eth_t208xrdb.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2014 Freescale Semiconductor, Inc.
  4. *
  5. * Shengzhou Liu <Shengzhou.Liu@freescale.com>
  6. */
  7. #include <common.h>
  8. #include <command.h>
  9. #include <netdev.h>
  10. #include <asm/mmu.h>
  11. #include <asm/processor.h>
  12. #include <asm/immap_85xx.h>
  13. #include <asm/fsl_law.h>
  14. #include <asm/fsl_serdes.h>
  15. #include <asm/fsl_portals.h>
  16. #include <asm/fsl_liodn.h>
  17. #include <malloc.h>
  18. #include <fm_eth.h>
  19. #include <fsl_mdio.h>
  20. #include <miiphy.h>
  21. #include <phy.h>
  22. #include <fsl_dtsec.h>
  23. #include <asm/fsl_serdes.h>
  24. int board_eth_init(bd_t *bis)
  25. {
  26. #if defined(CONFIG_FMAN_ENET)
  27. int i, interface;
  28. struct memac_mdio_info dtsec_mdio_info;
  29. struct memac_mdio_info tgec_mdio_info;
  30. struct mii_dev *dev;
  31. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  32. u32 srds_s1;
  33. srds_s1 = in_be32(&gur->rcwsr[4]) &
  34. FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
  35. srds_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
  36. dtsec_mdio_info.regs =
  37. (struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR;
  38. dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
  39. /* Register the 1G MDIO bus */
  40. fm_memac_mdio_init(bis, &dtsec_mdio_info);
  41. tgec_mdio_info.regs =
  42. (struct memac_mdio_controller *)CONFIG_SYS_FM1_TGEC_MDIO_ADDR;
  43. tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
  44. /* Register the 10G MDIO bus */
  45. fm_memac_mdio_init(bis, &tgec_mdio_info);
  46. /* Set the two on-board RGMII PHY address */
  47. fm_info_set_phy_address(FM1_DTSEC3, RGMII_PHY1_ADDR);
  48. fm_info_set_phy_address(FM1_DTSEC4, RGMII_PHY2_ADDR);
  49. switch (srds_s1) {
  50. case 0x66:
  51. case 0x6b:
  52. fm_info_set_phy_address(FM1_10GEC1, CORTINA_PHY_ADDR1);
  53. fm_info_set_phy_address(FM1_10GEC2, CORTINA_PHY_ADDR2);
  54. fm_info_set_phy_address(FM1_10GEC3, FM1_10GEC3_PHY_ADDR);
  55. fm_info_set_phy_address(FM1_10GEC4, FM1_10GEC4_PHY_ADDR);
  56. break;
  57. default:
  58. printf("SerDes1 protocol 0x%x is not supported on T208xRDB\n",
  59. srds_s1);
  60. break;
  61. }
  62. for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
  63. interface = fm_info_get_enet_if(i);
  64. switch (interface) {
  65. case PHY_INTERFACE_MODE_RGMII:
  66. dev = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME);
  67. fm_info_set_mdio(i, dev);
  68. break;
  69. default:
  70. break;
  71. }
  72. }
  73. for (i = FM1_10GEC1; i < FM1_10GEC1 + CONFIG_SYS_NUM_FM1_10GEC; i++) {
  74. switch (fm_info_get_enet_if(i)) {
  75. case PHY_INTERFACE_MODE_XGMII:
  76. dev = miiphy_get_dev_by_name(DEFAULT_FM_TGEC_MDIO_NAME);
  77. fm_info_set_mdio(i, dev);
  78. break;
  79. default:
  80. break;
  81. }
  82. }
  83. cpu_eth_init(bis);
  84. #endif /* CONFIG_FMAN_ENET */
  85. return pci_eth_init(bis);
  86. }
  87. void fdt_fixup_board_enet(void *fdt)
  88. {
  89. return;
  90. }