tlb.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  4. *
  5. * (C) Copyright 2000
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. */
  8. #include <common.h>
  9. #include <asm/mmu.h>
  10. struct fsl_e_tlb_entry tlb_table[] = {
  11. /* TLB 0 - for temp stack in cache */
  12. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR,
  13. CONFIG_SYS_INIT_RAM_ADDR_PHYS,
  14. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  15. 0, 0, BOOKE_PAGESZ_4K, 0),
  16. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  17. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
  18. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  19. 0, 0, BOOKE_PAGESZ_4K, 0),
  20. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  21. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
  22. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  23. 0, 0, BOOKE_PAGESZ_4K, 0),
  24. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  25. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
  26. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  27. 0, 0, BOOKE_PAGESZ_4K, 0),
  28. /* TLB 1 */
  29. /* *I*** - Covers boot page */
  30. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L3_ADDR)
  31. /*
  32. * *I*G - L3SRAM. When L3 is used as 1M SRAM, the address of the
  33. * SRAM is at 0xfff00000, it covered the 0xfffff000.
  34. */
  35. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L3_ADDR, CONFIG_SYS_INIT_L3_ADDR,
  36. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  37. 0, 0, BOOKE_PAGESZ_1M, 1),
  38. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  39. /*
  40. * SRIO_PCIE_BOOT-SLAVE. When slave boot, the address of the
  41. * space is at 0xfff00000, it covered the 0xfffff000.
  42. */
  43. SET_TLB_ENTRY(1, CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR,
  44. CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS,
  45. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_W|MAS2_G,
  46. 0, 0, BOOKE_PAGESZ_1M, 1),
  47. #else
  48. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  49. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  50. 0, 0, BOOKE_PAGESZ_4K, 1),
  51. #endif
  52. /* *I*G* - CCSRBAR */
  53. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  54. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  55. 0, 1, BOOKE_PAGESZ_16M, 1),
  56. /* *I*G* - Flash, localbus */
  57. /* This will be changed to *I*G* after relocation to RAM. */
  58. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  59. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  60. 0, 2, BOOKE_PAGESZ_256M, 1),
  61. #ifndef CONFIG_SPL_BUILD
  62. /* *I*G* - PCIe 1, 0x80000000 */
  63. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
  64. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  65. 0, 3, BOOKE_PAGESZ_512M, 1),
  66. /* *I*G* - PCIe 2, 0xa0000000 */
  67. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE2_MEM_VIRT, CONFIG_SYS_PCIE2_MEM_PHYS,
  68. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  69. 0, 4, BOOKE_PAGESZ_256M, 1),
  70. /* *I*G* - PCIe 3, 0xb0000000 */
  71. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT, CONFIG_SYS_PCIE3_MEM_PHYS,
  72. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  73. 0, 5, BOOKE_PAGESZ_256M, 1),
  74. /* *I*G* - PCIe 4, 0xc0000000 */
  75. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE4_MEM_VIRT, CONFIG_SYS_PCIE4_MEM_PHYS,
  76. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  77. 0, 6, BOOKE_PAGESZ_256M, 1),
  78. /* *I*G* - PCI I/O */
  79. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
  80. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  81. 0, 7, BOOKE_PAGESZ_256K, 1),
  82. /* Bman/Qman */
  83. #ifdef CONFIG_SYS_BMAN_MEM_PHYS
  84. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE, CONFIG_SYS_BMAN_MEM_PHYS,
  85. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  86. 0, 9, BOOKE_PAGESZ_16M, 1),
  87. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE + 0x01000000,
  88. CONFIG_SYS_BMAN_MEM_PHYS + 0x01000000,
  89. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  90. 0, 10, BOOKE_PAGESZ_16M, 1),
  91. #endif
  92. #ifdef CONFIG_SYS_QMAN_MEM_PHYS
  93. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE, CONFIG_SYS_QMAN_MEM_PHYS,
  94. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  95. 0, 11, BOOKE_PAGESZ_16M, 1),
  96. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE + 0x01000000,
  97. CONFIG_SYS_QMAN_MEM_PHYS + 0x01000000,
  98. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  99. 0, 12, BOOKE_PAGESZ_16M, 1),
  100. #endif
  101. #endif
  102. #ifdef CONFIG_SYS_DCSRBAR_PHYS
  103. SET_TLB_ENTRY(1, CONFIG_SYS_DCSRBAR, CONFIG_SYS_DCSRBAR_PHYS,
  104. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  105. 0, 13, BOOKE_PAGESZ_32M, 1),
  106. #endif
  107. #ifdef CONFIG_SYS_NAND_BASE
  108. /*
  109. * *I*G - NAND
  110. * entry 14 and 15 has been used hard coded, they will be disabled
  111. * in cpu_init_f, so we use entry 16 for nand.
  112. */
  113. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
  114. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  115. 0, 16, BOOKE_PAGESZ_64K, 1),
  116. #endif
  117. #ifdef CONFIG_SYS_CPLD_BASE
  118. SET_TLB_ENTRY(1, CONFIG_SYS_CPLD_BASE, CONFIG_SYS_CPLD_BASE_PHYS,
  119. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  120. 0, 17, BOOKE_PAGESZ_4K, 1),
  121. #endif
  122. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  123. /*
  124. * SRIO_PCIE_BOOT-SLAVE. 1M space from 0xffe00000 for
  125. * fetching ucode and ENV from master
  126. */
  127. SET_TLB_ENTRY(1, CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR,
  128. CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS,
  129. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_G,
  130. 0, 18, BOOKE_PAGESZ_1M, 1),
  131. #endif
  132. #if defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SPL_BUILD)
  133. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
  134. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M,
  135. 0, 19, BOOKE_PAGESZ_2G, 1)
  136. #endif
  137. };
  138. int num_tlb_entries = ARRAY_SIZE(tlb_table);