coresight-etm-perf.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright(C) 2015 Linaro Limited. All rights reserved.
  4. * Author: Mathieu Poirier <mathieu.poirier@linaro.org>
  5. */
  6. #include <linux/coresight.h>
  7. #include <linux/coresight-pmu.h>
  8. #include <linux/cpumask.h>
  9. #include <linux/device.h>
  10. #include <linux/list.h>
  11. #include <linux/mm.h>
  12. #include <linux/init.h>
  13. #include <linux/perf_event.h>
  14. #include <linux/percpu-defs.h>
  15. #include <linux/slab.h>
  16. #include <linux/types.h>
  17. #include <linux/workqueue.h>
  18. #include "coresight-etm-perf.h"
  19. #include "coresight-priv.h"
  20. static struct pmu etm_pmu;
  21. static bool etm_perf_up;
  22. /**
  23. * struct etm_event_data - Coresight specifics associated to an event
  24. * @work: Handle to free allocated memory outside IRQ context.
  25. * @mask: Hold the CPU(s) this event was set for.
  26. * @snk_config: The sink configuration.
  27. * @path: An array of path, each slot for one CPU.
  28. */
  29. struct etm_event_data {
  30. struct work_struct work;
  31. cpumask_t mask;
  32. void *snk_config;
  33. struct list_head * __percpu *path;
  34. };
  35. static DEFINE_PER_CPU(struct perf_output_handle, ctx_handle);
  36. static DEFINE_PER_CPU(struct coresight_device *, csdev_src);
  37. /* ETMv3.5/PTM's ETMCR is 'config' */
  38. PMU_FORMAT_ATTR(cycacc, "config:" __stringify(ETM_OPT_CYCACC));
  39. PMU_FORMAT_ATTR(timestamp, "config:" __stringify(ETM_OPT_TS));
  40. PMU_FORMAT_ATTR(retstack, "config:" __stringify(ETM_OPT_RETSTK));
  41. static struct attribute *etm_config_formats_attr[] = {
  42. &format_attr_cycacc.attr,
  43. &format_attr_timestamp.attr,
  44. &format_attr_retstack.attr,
  45. NULL,
  46. };
  47. static const struct attribute_group etm_pmu_format_group = {
  48. .name = "format",
  49. .attrs = etm_config_formats_attr,
  50. };
  51. static const struct attribute_group *etm_pmu_attr_groups[] = {
  52. &etm_pmu_format_group,
  53. NULL,
  54. };
  55. static inline struct list_head **
  56. etm_event_cpu_path_ptr(struct etm_event_data *data, int cpu)
  57. {
  58. return per_cpu_ptr(data->path, cpu);
  59. }
  60. static inline struct list_head *
  61. etm_event_cpu_path(struct etm_event_data *data, int cpu)
  62. {
  63. return *etm_event_cpu_path_ptr(data, cpu);
  64. }
  65. static void etm_event_read(struct perf_event *event) {}
  66. static int etm_addr_filters_alloc(struct perf_event *event)
  67. {
  68. struct etm_filters *filters;
  69. int node = event->cpu == -1 ? -1 : cpu_to_node(event->cpu);
  70. filters = kzalloc_node(sizeof(struct etm_filters), GFP_KERNEL, node);
  71. if (!filters)
  72. return -ENOMEM;
  73. if (event->parent)
  74. memcpy(filters, event->parent->hw.addr_filters,
  75. sizeof(*filters));
  76. event->hw.addr_filters = filters;
  77. return 0;
  78. }
  79. static void etm_event_destroy(struct perf_event *event)
  80. {
  81. kfree(event->hw.addr_filters);
  82. event->hw.addr_filters = NULL;
  83. }
  84. static int etm_event_init(struct perf_event *event)
  85. {
  86. int ret = 0;
  87. if (event->attr.type != etm_pmu.type) {
  88. ret = -ENOENT;
  89. goto out;
  90. }
  91. ret = etm_addr_filters_alloc(event);
  92. if (ret)
  93. goto out;
  94. event->destroy = etm_event_destroy;
  95. out:
  96. return ret;
  97. }
  98. static void free_event_data(struct work_struct *work)
  99. {
  100. int cpu;
  101. cpumask_t *mask;
  102. struct etm_event_data *event_data;
  103. struct coresight_device *sink;
  104. event_data = container_of(work, struct etm_event_data, work);
  105. mask = &event_data->mask;
  106. /*
  107. * First deal with the sink configuration. See comment in
  108. * etm_setup_aux() about why we take the first available path.
  109. */
  110. if (event_data->snk_config) {
  111. cpu = cpumask_first(mask);
  112. sink = coresight_get_sink(etm_event_cpu_path(event_data, cpu));
  113. if (sink_ops(sink)->free_buffer)
  114. sink_ops(sink)->free_buffer(event_data->snk_config);
  115. }
  116. for_each_cpu(cpu, mask) {
  117. struct list_head **ppath;
  118. ppath = etm_event_cpu_path_ptr(event_data, cpu);
  119. if (!(IS_ERR_OR_NULL(*ppath)))
  120. coresight_release_path(*ppath);
  121. *ppath = NULL;
  122. }
  123. free_percpu(event_data->path);
  124. kfree(event_data);
  125. }
  126. static void *alloc_event_data(int cpu)
  127. {
  128. cpumask_t *mask;
  129. struct etm_event_data *event_data;
  130. /* First get memory for the session's data */
  131. event_data = kzalloc(sizeof(struct etm_event_data), GFP_KERNEL);
  132. if (!event_data)
  133. return NULL;
  134. /* Make sure nothing disappears under us */
  135. get_online_cpus();
  136. mask = &event_data->mask;
  137. if (cpu != -1)
  138. cpumask_set_cpu(cpu, mask);
  139. else
  140. cpumask_copy(mask, cpu_online_mask);
  141. put_online_cpus();
  142. /*
  143. * Each CPU has a single path between source and destination. As such
  144. * allocate an array using CPU numbers as indexes. That way a path
  145. * for any CPU can easily be accessed at any given time. We proceed
  146. * the same way for sessions involving a single CPU. The cost of
  147. * unused memory when dealing with single CPU trace scenarios is small
  148. * compared to the cost of searching through an optimized array.
  149. */
  150. event_data->path = alloc_percpu(struct list_head *);
  151. if (!event_data->path) {
  152. kfree(event_data);
  153. return NULL;
  154. }
  155. return event_data;
  156. }
  157. static void etm_free_aux(void *data)
  158. {
  159. struct etm_event_data *event_data = data;
  160. schedule_work(&event_data->work);
  161. }
  162. static void *etm_setup_aux(struct perf_event *event, void **pages,
  163. int nr_pages, bool overwrite)
  164. {
  165. int cpu = event->cpu;
  166. cpumask_t *mask;
  167. struct coresight_device *sink;
  168. struct etm_event_data *event_data = NULL;
  169. event_data = alloc_event_data(cpu);
  170. if (!event_data)
  171. return NULL;
  172. INIT_WORK(&event_data->work, free_event_data);
  173. /*
  174. * In theory nothing prevent tracers in a trace session from being
  175. * associated with different sinks, nor having a sink per tracer. But
  176. * until we have HW with this kind of topology we need to assume tracers
  177. * in a trace session are using the same sink. Therefore go through
  178. * the coresight bus and pick the first enabled sink.
  179. *
  180. * When operated from sysFS users are responsible to enable the sink
  181. * while from perf, the perf tools will do it based on the choice made
  182. * on the cmd line. As such the "enable_sink" flag in sysFS is reset.
  183. */
  184. sink = coresight_get_enabled_sink(true);
  185. if (!sink)
  186. goto err;
  187. mask = &event_data->mask;
  188. /* Setup the path for each CPU in a trace session */
  189. for_each_cpu(cpu, mask) {
  190. struct list_head *path;
  191. struct coresight_device *csdev;
  192. csdev = per_cpu(csdev_src, cpu);
  193. if (!csdev)
  194. goto err;
  195. /*
  196. * Building a path doesn't enable it, it simply builds a
  197. * list of devices from source to sink that can be
  198. * referenced later when the path is actually needed.
  199. */
  200. path = coresight_build_path(csdev, sink);
  201. if (IS_ERR(path))
  202. goto err;
  203. *etm_event_cpu_path_ptr(event_data, cpu) = path;
  204. }
  205. if (!sink_ops(sink)->alloc_buffer)
  206. goto err;
  207. cpu = cpumask_first(mask);
  208. /* Get the AUX specific data from the sink buffer */
  209. event_data->snk_config =
  210. sink_ops(sink)->alloc_buffer(sink, cpu, pages,
  211. nr_pages, overwrite);
  212. if (!event_data->snk_config)
  213. goto err;
  214. out:
  215. return event_data;
  216. err:
  217. etm_free_aux(event_data);
  218. event_data = NULL;
  219. goto out;
  220. }
  221. static void etm_event_start(struct perf_event *event, int flags)
  222. {
  223. int cpu = smp_processor_id();
  224. struct etm_event_data *event_data;
  225. struct perf_output_handle *handle = this_cpu_ptr(&ctx_handle);
  226. struct coresight_device *sink, *csdev = per_cpu(csdev_src, cpu);
  227. struct list_head *path;
  228. if (!csdev)
  229. goto fail;
  230. /*
  231. * Deal with the ring buffer API and get a handle on the
  232. * session's information.
  233. */
  234. event_data = perf_aux_output_begin(handle, event);
  235. if (!event_data)
  236. goto fail;
  237. path = etm_event_cpu_path(event_data, cpu);
  238. /* We need a sink, no need to continue without one */
  239. sink = coresight_get_sink(path);
  240. if (WARN_ON_ONCE(!sink || !sink_ops(sink)->set_buffer))
  241. goto fail_end_stop;
  242. /* Configure the sink */
  243. if (sink_ops(sink)->set_buffer(sink, handle,
  244. event_data->snk_config))
  245. goto fail_end_stop;
  246. /* Nothing will happen without a path */
  247. if (coresight_enable_path(path, CS_MODE_PERF))
  248. goto fail_end_stop;
  249. /* Tell the perf core the event is alive */
  250. event->hw.state = 0;
  251. /* Finally enable the tracer */
  252. if (source_ops(csdev)->enable(csdev, event, CS_MODE_PERF))
  253. goto fail_disable_path;
  254. out:
  255. return;
  256. fail_disable_path:
  257. coresight_disable_path(path);
  258. fail_end_stop:
  259. perf_aux_output_flag(handle, PERF_AUX_FLAG_TRUNCATED);
  260. perf_aux_output_end(handle, 0);
  261. fail:
  262. event->hw.state = PERF_HES_STOPPED;
  263. goto out;
  264. }
  265. static void etm_event_stop(struct perf_event *event, int mode)
  266. {
  267. int cpu = smp_processor_id();
  268. unsigned long size;
  269. struct coresight_device *sink, *csdev = per_cpu(csdev_src, cpu);
  270. struct perf_output_handle *handle = this_cpu_ptr(&ctx_handle);
  271. struct etm_event_data *event_data = perf_get_aux(handle);
  272. struct list_head *path;
  273. if (event->hw.state == PERF_HES_STOPPED)
  274. return;
  275. if (!csdev)
  276. return;
  277. path = etm_event_cpu_path(event_data, cpu);
  278. if (!path)
  279. return;
  280. sink = coresight_get_sink(path);
  281. if (!sink)
  282. return;
  283. /* stop tracer */
  284. source_ops(csdev)->disable(csdev, event);
  285. /* tell the core */
  286. event->hw.state = PERF_HES_STOPPED;
  287. if (mode & PERF_EF_UPDATE) {
  288. if (WARN_ON_ONCE(handle->event != event))
  289. return;
  290. /* update trace information */
  291. if (!sink_ops(sink)->update_buffer)
  292. return;
  293. sink_ops(sink)->update_buffer(sink, handle,
  294. event_data->snk_config);
  295. if (!sink_ops(sink)->reset_buffer)
  296. return;
  297. size = sink_ops(sink)->reset_buffer(sink, handle,
  298. event_data->snk_config);
  299. perf_aux_output_end(handle, size);
  300. }
  301. /* Disabling the path make its elements available to other sessions */
  302. coresight_disable_path(path);
  303. }
  304. static int etm_event_add(struct perf_event *event, int mode)
  305. {
  306. int ret = 0;
  307. struct hw_perf_event *hwc = &event->hw;
  308. if (mode & PERF_EF_START) {
  309. etm_event_start(event, 0);
  310. if (hwc->state & PERF_HES_STOPPED)
  311. ret = -EINVAL;
  312. } else {
  313. hwc->state = PERF_HES_STOPPED;
  314. }
  315. return ret;
  316. }
  317. static void etm_event_del(struct perf_event *event, int mode)
  318. {
  319. etm_event_stop(event, PERF_EF_UPDATE);
  320. }
  321. static int etm_addr_filters_validate(struct list_head *filters)
  322. {
  323. bool range = false, address = false;
  324. int index = 0;
  325. struct perf_addr_filter *filter;
  326. list_for_each_entry(filter, filters, entry) {
  327. /*
  328. * No need to go further if there's no more
  329. * room for filters.
  330. */
  331. if (++index > ETM_ADDR_CMP_MAX)
  332. return -EOPNOTSUPP;
  333. /* filter::size==0 means single address trigger */
  334. if (filter->size) {
  335. /*
  336. * The existing code relies on START/STOP filters
  337. * being address filters.
  338. */
  339. if (filter->action == PERF_ADDR_FILTER_ACTION_START ||
  340. filter->action == PERF_ADDR_FILTER_ACTION_STOP)
  341. return -EOPNOTSUPP;
  342. range = true;
  343. } else
  344. address = true;
  345. /*
  346. * At this time we don't allow range and start/stop filtering
  347. * to cohabitate, they have to be mutually exclusive.
  348. */
  349. if (range && address)
  350. return -EOPNOTSUPP;
  351. }
  352. return 0;
  353. }
  354. static void etm_addr_filters_sync(struct perf_event *event)
  355. {
  356. struct perf_addr_filters_head *head = perf_event_addr_filters(event);
  357. unsigned long start, stop;
  358. struct perf_addr_filter_range *fr = event->addr_filter_ranges;
  359. struct etm_filters *filters = event->hw.addr_filters;
  360. struct etm_filter *etm_filter;
  361. struct perf_addr_filter *filter;
  362. int i = 0;
  363. list_for_each_entry(filter, &head->list, entry) {
  364. start = fr[i].start;
  365. stop = start + fr[i].size;
  366. etm_filter = &filters->etm_filter[i];
  367. switch (filter->action) {
  368. case PERF_ADDR_FILTER_ACTION_FILTER:
  369. etm_filter->start_addr = start;
  370. etm_filter->stop_addr = stop;
  371. etm_filter->type = ETM_ADDR_TYPE_RANGE;
  372. break;
  373. case PERF_ADDR_FILTER_ACTION_START:
  374. etm_filter->start_addr = start;
  375. etm_filter->type = ETM_ADDR_TYPE_START;
  376. break;
  377. case PERF_ADDR_FILTER_ACTION_STOP:
  378. etm_filter->stop_addr = stop;
  379. etm_filter->type = ETM_ADDR_TYPE_STOP;
  380. break;
  381. }
  382. i++;
  383. }
  384. filters->nr_filters = i;
  385. }
  386. int etm_perf_symlink(struct coresight_device *csdev, bool link)
  387. {
  388. char entry[sizeof("cpu9999999")];
  389. int ret = 0, cpu = source_ops(csdev)->cpu_id(csdev);
  390. struct device *pmu_dev = etm_pmu.dev;
  391. struct device *cs_dev = &csdev->dev;
  392. sprintf(entry, "cpu%d", cpu);
  393. if (!etm_perf_up)
  394. return -EPROBE_DEFER;
  395. if (link) {
  396. ret = sysfs_create_link(&pmu_dev->kobj, &cs_dev->kobj, entry);
  397. if (ret)
  398. return ret;
  399. per_cpu(csdev_src, cpu) = csdev;
  400. } else {
  401. sysfs_remove_link(&pmu_dev->kobj, entry);
  402. per_cpu(csdev_src, cpu) = NULL;
  403. }
  404. return 0;
  405. }
  406. static int __init etm_perf_init(void)
  407. {
  408. int ret;
  409. etm_pmu.capabilities = PERF_PMU_CAP_EXCLUSIVE;
  410. etm_pmu.attr_groups = etm_pmu_attr_groups;
  411. etm_pmu.task_ctx_nr = perf_sw_context;
  412. etm_pmu.read = etm_event_read;
  413. etm_pmu.event_init = etm_event_init;
  414. etm_pmu.setup_aux = etm_setup_aux;
  415. etm_pmu.free_aux = etm_free_aux;
  416. etm_pmu.start = etm_event_start;
  417. etm_pmu.stop = etm_event_stop;
  418. etm_pmu.add = etm_event_add;
  419. etm_pmu.del = etm_event_del;
  420. etm_pmu.addr_filters_sync = etm_addr_filters_sync;
  421. etm_pmu.addr_filters_validate = etm_addr_filters_validate;
  422. etm_pmu.nr_addr_filters = ETM_ADDR_CMP_MAX;
  423. ret = perf_pmu_register(&etm_pmu, CORESIGHT_ETM_PMU_NAME, -1);
  424. if (ret == 0)
  425. etm_perf_up = true;
  426. return ret;
  427. }
  428. device_initcall(etm_perf_init);