qt1010.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455
  1. /*
  2. * Driver for Quantek QT1010 silicon tuner
  3. *
  4. * Copyright (C) 2006 Antti Palosaari <crope@iki.fi>
  5. * Aapo Tahkola <aet@rasterburn.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include "qt1010.h"
  18. #include "qt1010_priv.h"
  19. /* read single register */
  20. static int qt1010_readreg(struct qt1010_priv *priv, u8 reg, u8 *val)
  21. {
  22. struct i2c_msg msg[2] = {
  23. { .addr = priv->cfg->i2c_address,
  24. .flags = 0, .buf = &reg, .len = 1 },
  25. { .addr = priv->cfg->i2c_address,
  26. .flags = I2C_M_RD, .buf = val, .len = 1 },
  27. };
  28. if (i2c_transfer(priv->i2c, msg, 2) != 2) {
  29. dev_warn(&priv->i2c->dev, "%s: i2c rd failed reg=%02x\n",
  30. KBUILD_MODNAME, reg);
  31. return -EREMOTEIO;
  32. }
  33. return 0;
  34. }
  35. /* write single register */
  36. static int qt1010_writereg(struct qt1010_priv *priv, u8 reg, u8 val)
  37. {
  38. u8 buf[2] = { reg, val };
  39. struct i2c_msg msg = { .addr = priv->cfg->i2c_address,
  40. .flags = 0, .buf = buf, .len = 2 };
  41. if (i2c_transfer(priv->i2c, &msg, 1) != 1) {
  42. dev_warn(&priv->i2c->dev, "%s: i2c wr failed reg=%02x\n",
  43. KBUILD_MODNAME, reg);
  44. return -EREMOTEIO;
  45. }
  46. return 0;
  47. }
  48. static int qt1010_set_params(struct dvb_frontend *fe)
  49. {
  50. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  51. struct qt1010_priv *priv;
  52. int err;
  53. u32 freq, div, mod1, mod2;
  54. u8 i, tmpval, reg05;
  55. qt1010_i2c_oper_t rd[48] = {
  56. { QT1010_WR, 0x01, 0x80 },
  57. { QT1010_WR, 0x02, 0x3f },
  58. { QT1010_WR, 0x05, 0xff }, /* 02 c write */
  59. { QT1010_WR, 0x06, 0x44 },
  60. { QT1010_WR, 0x07, 0xff }, /* 04 c write */
  61. { QT1010_WR, 0x08, 0x08 },
  62. { QT1010_WR, 0x09, 0xff }, /* 06 c write */
  63. { QT1010_WR, 0x0a, 0xff }, /* 07 c write */
  64. { QT1010_WR, 0x0b, 0xff }, /* 08 c write */
  65. { QT1010_WR, 0x0c, 0xe1 },
  66. { QT1010_WR, 0x1a, 0xff }, /* 10 c write */
  67. { QT1010_WR, 0x1b, 0x00 },
  68. { QT1010_WR, 0x1c, 0x89 },
  69. { QT1010_WR, 0x11, 0xff }, /* 13 c write */
  70. { QT1010_WR, 0x12, 0xff }, /* 14 c write */
  71. { QT1010_WR, 0x22, 0xff }, /* 15 c write */
  72. { QT1010_WR, 0x1e, 0x00 },
  73. { QT1010_WR, 0x1e, 0xd0 },
  74. { QT1010_RD, 0x22, 0xff }, /* 16 c read */
  75. { QT1010_WR, 0x1e, 0x00 },
  76. { QT1010_RD, 0x05, 0xff }, /* 20 c read */
  77. { QT1010_RD, 0x22, 0xff }, /* 21 c read */
  78. { QT1010_WR, 0x23, 0xd0 },
  79. { QT1010_WR, 0x1e, 0x00 },
  80. { QT1010_WR, 0x1e, 0xe0 },
  81. { QT1010_RD, 0x23, 0xff }, /* 25 c read */
  82. { QT1010_RD, 0x23, 0xff }, /* 26 c read */
  83. { QT1010_WR, 0x1e, 0x00 },
  84. { QT1010_WR, 0x24, 0xd0 },
  85. { QT1010_WR, 0x1e, 0x00 },
  86. { QT1010_WR, 0x1e, 0xf0 },
  87. { QT1010_RD, 0x24, 0xff }, /* 31 c read */
  88. { QT1010_WR, 0x1e, 0x00 },
  89. { QT1010_WR, 0x14, 0x7f },
  90. { QT1010_WR, 0x15, 0x7f },
  91. { QT1010_WR, 0x05, 0xff }, /* 35 c write */
  92. { QT1010_WR, 0x06, 0x00 },
  93. { QT1010_WR, 0x15, 0x1f },
  94. { QT1010_WR, 0x16, 0xff },
  95. { QT1010_WR, 0x18, 0xff },
  96. { QT1010_WR, 0x1f, 0xff }, /* 40 c write */
  97. { QT1010_WR, 0x20, 0xff }, /* 41 c write */
  98. { QT1010_WR, 0x21, 0x53 },
  99. { QT1010_WR, 0x25, 0xff }, /* 43 c write */
  100. { QT1010_WR, 0x26, 0x15 },
  101. { QT1010_WR, 0x00, 0xff }, /* 45 c write */
  102. { QT1010_WR, 0x02, 0x00 },
  103. { QT1010_WR, 0x01, 0x00 }
  104. };
  105. #define FREQ1 32000000 /* 32 MHz */
  106. #define FREQ2 4000000 /* 4 MHz Quartz oscillator in the stick? */
  107. priv = fe->tuner_priv;
  108. freq = c->frequency;
  109. div = (freq + QT1010_OFFSET) / QT1010_STEP;
  110. freq = (div * QT1010_STEP) - QT1010_OFFSET;
  111. mod1 = (freq + QT1010_OFFSET) % FREQ1;
  112. mod2 = (freq + QT1010_OFFSET) % FREQ2;
  113. priv->frequency = freq;
  114. if (fe->ops.i2c_gate_ctrl)
  115. fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
  116. /* reg 05 base value */
  117. if (freq < 290000000) reg05 = 0x14; /* 290 MHz */
  118. else if (freq < 610000000) reg05 = 0x34; /* 610 MHz */
  119. else if (freq < 802000000) reg05 = 0x54; /* 802 MHz */
  120. else reg05 = 0x74;
  121. /* 0x5 */
  122. rd[2].val = reg05;
  123. /* 07 - set frequency: 32 MHz scale */
  124. rd[4].val = (freq + QT1010_OFFSET) / FREQ1;
  125. /* 09 - changes every 8/24 MHz */
  126. if (mod1 < 8000000) rd[6].val = 0x1d;
  127. else rd[6].val = 0x1c;
  128. /* 0a - set frequency: 4 MHz scale (max 28 MHz) */
  129. if (mod1 < 1*FREQ2) rd[7].val = 0x09; /* +0 MHz */
  130. else if (mod1 < 2*FREQ2) rd[7].val = 0x08; /* +4 MHz */
  131. else if (mod1 < 3*FREQ2) rd[7].val = 0x0f; /* +8 MHz */
  132. else if (mod1 < 4*FREQ2) rd[7].val = 0x0e; /* +12 MHz */
  133. else if (mod1 < 5*FREQ2) rd[7].val = 0x0d; /* +16 MHz */
  134. else if (mod1 < 6*FREQ2) rd[7].val = 0x0c; /* +20 MHz */
  135. else if (mod1 < 7*FREQ2) rd[7].val = 0x0b; /* +24 MHz */
  136. else rd[7].val = 0x0a; /* +28 MHz */
  137. /* 0b - changes every 2/2 MHz */
  138. if (mod2 < 2000000) rd[8].val = 0x45;
  139. else rd[8].val = 0x44;
  140. /* 1a - set frequency: 125 kHz scale (max 3875 kHz)*/
  141. tmpval = 0x78; /* byte, overflows intentionally */
  142. rd[10].val = tmpval-((mod2/QT1010_STEP)*0x08);
  143. /* 11 */
  144. rd[13].val = 0xfd; /* TODO: correct value calculation */
  145. /* 12 */
  146. rd[14].val = 0x91; /* TODO: correct value calculation */
  147. /* 22 */
  148. if (freq < 450000000) rd[15].val = 0xd0; /* 450 MHz */
  149. else if (freq < 482000000) rd[15].val = 0xd1; /* 482 MHz */
  150. else if (freq < 514000000) rd[15].val = 0xd4; /* 514 MHz */
  151. else if (freq < 546000000) rd[15].val = 0xd7; /* 546 MHz */
  152. else if (freq < 610000000) rd[15].val = 0xda; /* 610 MHz */
  153. else rd[15].val = 0xd0;
  154. /* 05 */
  155. rd[35].val = (reg05 & 0xf0);
  156. /* 1f */
  157. if (mod1 < 8000000) tmpval = 0x00;
  158. else if (mod1 < 12000000) tmpval = 0x01;
  159. else if (mod1 < 16000000) tmpval = 0x02;
  160. else if (mod1 < 24000000) tmpval = 0x03;
  161. else if (mod1 < 28000000) tmpval = 0x04;
  162. else tmpval = 0x05;
  163. rd[40].val = (priv->reg1f_init_val + 0x0e + tmpval);
  164. /* 20 */
  165. if (mod1 < 8000000) tmpval = 0x00;
  166. else if (mod1 < 12000000) tmpval = 0x01;
  167. else if (mod1 < 20000000) tmpval = 0x02;
  168. else if (mod1 < 24000000) tmpval = 0x03;
  169. else if (mod1 < 28000000) tmpval = 0x04;
  170. else tmpval = 0x05;
  171. rd[41].val = (priv->reg20_init_val + 0x0d + tmpval);
  172. /* 25 */
  173. rd[43].val = priv->reg25_init_val;
  174. /* 00 */
  175. rd[45].val = 0x92; /* TODO: correct value calculation */
  176. dev_dbg(&priv->i2c->dev,
  177. "%s: freq:%u 05:%02x 07:%02x 09:%02x 0a:%02x 0b:%02x " \
  178. "1a:%02x 11:%02x 12:%02x 22:%02x 05:%02x 1f:%02x " \
  179. "20:%02x 25:%02x 00:%02x\n", __func__, \
  180. freq, rd[2].val, rd[4].val, rd[6].val, rd[7].val, \
  181. rd[8].val, rd[10].val, rd[13].val, rd[14].val, \
  182. rd[15].val, rd[35].val, rd[40].val, rd[41].val, \
  183. rd[43].val, rd[45].val);
  184. for (i = 0; i < ARRAY_SIZE(rd); i++) {
  185. if (rd[i].oper == QT1010_WR) {
  186. err = qt1010_writereg(priv, rd[i].reg, rd[i].val);
  187. } else { /* read is required to proper locking */
  188. err = qt1010_readreg(priv, rd[i].reg, &tmpval);
  189. }
  190. if (err) return err;
  191. }
  192. if (fe->ops.i2c_gate_ctrl)
  193. fe->ops.i2c_gate_ctrl(fe, 0); /* close i2c_gate */
  194. return 0;
  195. }
  196. static int qt1010_init_meas1(struct qt1010_priv *priv,
  197. u8 oper, u8 reg, u8 reg_init_val, u8 *retval)
  198. {
  199. u8 i, val1, uninitialized_var(val2);
  200. int err;
  201. qt1010_i2c_oper_t i2c_data[] = {
  202. { QT1010_WR, reg, reg_init_val },
  203. { QT1010_WR, 0x1e, 0x00 },
  204. { QT1010_WR, 0x1e, oper },
  205. { QT1010_RD, reg, 0xff }
  206. };
  207. for (i = 0; i < ARRAY_SIZE(i2c_data); i++) {
  208. if (i2c_data[i].oper == QT1010_WR) {
  209. err = qt1010_writereg(priv, i2c_data[i].reg,
  210. i2c_data[i].val);
  211. } else {
  212. err = qt1010_readreg(priv, i2c_data[i].reg, &val2);
  213. }
  214. if (err) return err;
  215. }
  216. do {
  217. val1 = val2;
  218. err = qt1010_readreg(priv, reg, &val2);
  219. if (err) return err;
  220. dev_dbg(&priv->i2c->dev, "%s: compare reg:%02x %02x %02x\n",
  221. __func__, reg, val1, val2);
  222. } while (val1 != val2);
  223. *retval = val1;
  224. return qt1010_writereg(priv, 0x1e, 0x00);
  225. }
  226. static int qt1010_init_meas2(struct qt1010_priv *priv,
  227. u8 reg_init_val, u8 *retval)
  228. {
  229. u8 i, uninitialized_var(val);
  230. int err;
  231. qt1010_i2c_oper_t i2c_data[] = {
  232. { QT1010_WR, 0x07, reg_init_val },
  233. { QT1010_WR, 0x22, 0xd0 },
  234. { QT1010_WR, 0x1e, 0x00 },
  235. { QT1010_WR, 0x1e, 0xd0 },
  236. { QT1010_RD, 0x22, 0xff },
  237. { QT1010_WR, 0x1e, 0x00 },
  238. { QT1010_WR, 0x22, 0xff }
  239. };
  240. for (i = 0; i < ARRAY_SIZE(i2c_data); i++) {
  241. if (i2c_data[i].oper == QT1010_WR) {
  242. err = qt1010_writereg(priv, i2c_data[i].reg,
  243. i2c_data[i].val);
  244. } else {
  245. err = qt1010_readreg(priv, i2c_data[i].reg, &val);
  246. }
  247. if (err) return err;
  248. }
  249. *retval = val;
  250. return 0;
  251. }
  252. static int qt1010_init(struct dvb_frontend *fe)
  253. {
  254. struct qt1010_priv *priv = fe->tuner_priv;
  255. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  256. int err = 0;
  257. u8 i, tmpval, *valptr = NULL;
  258. static const qt1010_i2c_oper_t i2c_data[] = {
  259. { QT1010_WR, 0x01, 0x80 },
  260. { QT1010_WR, 0x0d, 0x84 },
  261. { QT1010_WR, 0x0e, 0xb7 },
  262. { QT1010_WR, 0x2a, 0x23 },
  263. { QT1010_WR, 0x2c, 0xdc },
  264. { QT1010_M1, 0x25, 0x40 }, /* get reg 25 init value */
  265. { QT1010_M1, 0x81, 0xff }, /* get reg 25 init value */
  266. { QT1010_WR, 0x2b, 0x70 },
  267. { QT1010_WR, 0x2a, 0x23 },
  268. { QT1010_M1, 0x26, 0x08 },
  269. { QT1010_M1, 0x82, 0xff },
  270. { QT1010_WR, 0x05, 0x14 },
  271. { QT1010_WR, 0x06, 0x44 },
  272. { QT1010_WR, 0x07, 0x28 },
  273. { QT1010_WR, 0x08, 0x0b },
  274. { QT1010_WR, 0x11, 0xfd },
  275. { QT1010_M1, 0x22, 0x0d },
  276. { QT1010_M1, 0xd0, 0xff },
  277. { QT1010_WR, 0x06, 0x40 },
  278. { QT1010_WR, 0x16, 0xf0 },
  279. { QT1010_WR, 0x02, 0x38 },
  280. { QT1010_WR, 0x03, 0x18 },
  281. { QT1010_WR, 0x20, 0xe0 },
  282. { QT1010_M1, 0x1f, 0x20 }, /* get reg 1f init value */
  283. { QT1010_M1, 0x84, 0xff }, /* get reg 1f init value */
  284. { QT1010_RD, 0x20, 0x20 }, /* get reg 20 init value */
  285. { QT1010_WR, 0x03, 0x19 },
  286. { QT1010_WR, 0x02, 0x3f },
  287. { QT1010_WR, 0x21, 0x53 },
  288. { QT1010_RD, 0x21, 0xff },
  289. { QT1010_WR, 0x11, 0xfd },
  290. { QT1010_WR, 0x05, 0x34 },
  291. { QT1010_WR, 0x06, 0x44 },
  292. { QT1010_WR, 0x08, 0x08 }
  293. };
  294. if (fe->ops.i2c_gate_ctrl)
  295. fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
  296. for (i = 0; i < ARRAY_SIZE(i2c_data); i++) {
  297. switch (i2c_data[i].oper) {
  298. case QT1010_WR:
  299. err = qt1010_writereg(priv, i2c_data[i].reg,
  300. i2c_data[i].val);
  301. break;
  302. case QT1010_RD:
  303. if (i2c_data[i].val == 0x20)
  304. valptr = &priv->reg20_init_val;
  305. else
  306. valptr = &tmpval;
  307. err = qt1010_readreg(priv, i2c_data[i].reg, valptr);
  308. break;
  309. case QT1010_M1:
  310. if (i2c_data[i].val == 0x25)
  311. valptr = &priv->reg25_init_val;
  312. else if (i2c_data[i].val == 0x1f)
  313. valptr = &priv->reg1f_init_val;
  314. else
  315. valptr = &tmpval;
  316. BUG_ON(i >= ARRAY_SIZE(i2c_data) - 1);
  317. err = qt1010_init_meas1(priv, i2c_data[i+1].reg,
  318. i2c_data[i].reg,
  319. i2c_data[i].val, valptr);
  320. i++;
  321. break;
  322. }
  323. if (err)
  324. return err;
  325. }
  326. for (i = 0x31; i < 0x3a; i++) /* 0x31 - 0x39 */
  327. if ((err = qt1010_init_meas2(priv, i, &tmpval)))
  328. return err;
  329. if (!c->frequency)
  330. c->frequency = 545000000; /* Sigmatek DVB-110 545000000 */
  331. /* MSI Megasky 580 GL861 533000000 */
  332. return qt1010_set_params(fe);
  333. }
  334. static void qt1010_release(struct dvb_frontend *fe)
  335. {
  336. kfree(fe->tuner_priv);
  337. fe->tuner_priv = NULL;
  338. }
  339. static int qt1010_get_frequency(struct dvb_frontend *fe, u32 *frequency)
  340. {
  341. struct qt1010_priv *priv = fe->tuner_priv;
  342. *frequency = priv->frequency;
  343. return 0;
  344. }
  345. static int qt1010_get_if_frequency(struct dvb_frontend *fe, u32 *frequency)
  346. {
  347. *frequency = 36125000;
  348. return 0;
  349. }
  350. static const struct dvb_tuner_ops qt1010_tuner_ops = {
  351. .info = {
  352. .name = "Quantek QT1010",
  353. .frequency_min_hz = QT1010_MIN_FREQ,
  354. .frequency_max_hz = QT1010_MAX_FREQ,
  355. .frequency_step_hz = QT1010_STEP,
  356. },
  357. .release = qt1010_release,
  358. .init = qt1010_init,
  359. /* TODO: implement sleep */
  360. .set_params = qt1010_set_params,
  361. .get_frequency = qt1010_get_frequency,
  362. .get_if_frequency = qt1010_get_if_frequency,
  363. };
  364. struct dvb_frontend * qt1010_attach(struct dvb_frontend *fe,
  365. struct i2c_adapter *i2c,
  366. struct qt1010_config *cfg)
  367. {
  368. struct qt1010_priv *priv = NULL;
  369. u8 id;
  370. priv = kzalloc(sizeof(struct qt1010_priv), GFP_KERNEL);
  371. if (priv == NULL)
  372. return NULL;
  373. priv->cfg = cfg;
  374. priv->i2c = i2c;
  375. if (fe->ops.i2c_gate_ctrl)
  376. fe->ops.i2c_gate_ctrl(fe, 1); /* open i2c_gate */
  377. /* Try to detect tuner chip. Probably this is not correct register. */
  378. if (qt1010_readreg(priv, 0x29, &id) != 0 || (id != 0x39)) {
  379. kfree(priv);
  380. return NULL;
  381. }
  382. if (fe->ops.i2c_gate_ctrl)
  383. fe->ops.i2c_gate_ctrl(fe, 0); /* close i2c_gate */
  384. dev_info(&priv->i2c->dev,
  385. "%s: Quantek QT1010 successfully identified\n",
  386. KBUILD_MODNAME);
  387. memcpy(&fe->ops.tuner_ops, &qt1010_tuner_ops,
  388. sizeof(struct dvb_tuner_ops));
  389. fe->tuner_priv = priv;
  390. return fe;
  391. }
  392. EXPORT_SYMBOL(qt1010_attach);
  393. MODULE_DESCRIPTION("Quantek QT1010 silicon tuner driver");
  394. MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
  395. MODULE_AUTHOR("Aapo Tahkola <aet@rasterburn.org>");
  396. MODULE_VERSION("0.1");
  397. MODULE_LICENSE("GPL");