global2.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. /*
  2. * Marvell 88E6xxx Switch Global 2 Registers support
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. *
  6. * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
  7. * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. */
  14. #ifndef _MV88E6XXX_GLOBAL2_H
  15. #define _MV88E6XXX_GLOBAL2_H
  16. #include "chip.h"
  17. /* Offset 0x00: Interrupt Source Register */
  18. #define MV88E6XXX_G2_INT_SRC 0x00
  19. #define MV88E6XXX_G2_INT_SRC_WDOG 0x8000
  20. #define MV88E6XXX_G2_INT_SRC_JAM_LIMIT 0x4000
  21. #define MV88E6XXX_G2_INT_SRC_DUPLEX_MISMATCH 0x2000
  22. #define MV88E6XXX_G2_INT_SRC_WAKE_EVENT 0x1000
  23. #define MV88E6352_G2_INT_SRC_SERDES 0x0800
  24. #define MV88E6352_G2_INT_SRC_PHY 0x001f
  25. #define MV88E6390_G2_INT_SRC_PHY 0x07fe
  26. #define MV88E6XXX_G2_INT_SOURCE_WATCHDOG 15
  27. /* Offset 0x01: Interrupt Mask Register */
  28. #define MV88E6XXX_G2_INT_MASK 0x01
  29. #define MV88E6XXX_G2_INT_MASK_WDOG 0x8000
  30. #define MV88E6XXX_G2_INT_MASK_JAM_LIMIT 0x4000
  31. #define MV88E6XXX_G2_INT_MASK_DUPLEX_MISMATCH 0x2000
  32. #define MV88E6XXX_G2_INT_MASK_WAKE_EVENT 0x1000
  33. #define MV88E6352_G2_INT_MASK_SERDES 0x0800
  34. #define MV88E6352_G2_INT_MASK_PHY 0x001f
  35. #define MV88E6390_G2_INT_MASK_PHY 0x07fe
  36. /* Offset 0x02: MGMT Enable Register 2x */
  37. #define MV88E6XXX_G2_MGMT_EN_2X 0x02
  38. /* Offset 0x03: MGMT Enable Register 0x */
  39. #define MV88E6XXX_G2_MGMT_EN_0X 0x03
  40. /* Offset 0x04: Flow Control Delay Register */
  41. #define MV88E6XXX_G2_FLOW_CTL 0x04
  42. /* Offset 0x05: Switch Management Register */
  43. #define MV88E6XXX_G2_SWITCH_MGMT 0x05
  44. #define MV88E6XXX_G2_SWITCH_MGMT_USE_DOUBLE_TAG_DATA 0x8000
  45. #define MV88E6XXX_G2_SWITCH_MGMT_PREVENT_LOOPS 0x4000
  46. #define MV88E6XXX_G2_SWITCH_MGMT_FLOW_CTL_MSG 0x2000
  47. #define MV88E6XXX_G2_SWITCH_MGMT_FORCE_FLOW_CTL_PRI 0x0080
  48. #define MV88E6XXX_G2_SWITCH_MGMT_RSVD2CPU 0x0008
  49. /* Offset 0x06: Device Mapping Table Register */
  50. #define MV88E6XXX_G2_DEVICE_MAPPING 0x06
  51. #define MV88E6XXX_G2_DEVICE_MAPPING_UPDATE 0x8000
  52. #define MV88E6XXX_G2_DEVICE_MAPPING_DEV_MASK 0x1f00
  53. #define MV88E6352_G2_DEVICE_MAPPING_PORT_MASK 0x000f
  54. #define MV88E6390_G2_DEVICE_MAPPING_PORT_MASK 0x001f
  55. /* Offset 0x07: Trunk Mask Table Register */
  56. #define MV88E6XXX_G2_TRUNK_MASK 0x07
  57. #define MV88E6XXX_G2_TRUNK_MASK_UPDATE 0x8000
  58. #define MV88E6XXX_G2_TRUNK_MASK_NUM_MASK 0x7000
  59. #define MV88E6XXX_G2_TRUNK_MASK_HASH 0x0800
  60. /* Offset 0x08: Trunk Mapping Table Register */
  61. #define MV88E6XXX_G2_TRUNK_MAPPING 0x08
  62. #define MV88E6XXX_G2_TRUNK_MAPPING_UPDATE 0x8000
  63. #define MV88E6XXX_G2_TRUNK_MAPPING_ID_MASK 0x7800
  64. /* Offset 0x09: Ingress Rate Command Register */
  65. #define MV88E6XXX_G2_IRL_CMD 0x09
  66. #define MV88E6XXX_G2_IRL_CMD_BUSY 0x8000
  67. #define MV88E6352_G2_IRL_CMD_OP_MASK 0x7000
  68. #define MV88E6352_G2_IRL_CMD_OP_NOOP 0x0000
  69. #define MV88E6352_G2_IRL_CMD_OP_INIT_ALL 0x1000
  70. #define MV88E6352_G2_IRL_CMD_OP_INIT_RES 0x2000
  71. #define MV88E6352_G2_IRL_CMD_OP_WRITE_REG 0x3000
  72. #define MV88E6352_G2_IRL_CMD_OP_READ_REG 0x4000
  73. #define MV88E6390_G2_IRL_CMD_OP_MASK 0x6000
  74. #define MV88E6390_G2_IRL_CMD_OP_READ_REG 0x0000
  75. #define MV88E6390_G2_IRL_CMD_OP_INIT_ALL 0x2000
  76. #define MV88E6390_G2_IRL_CMD_OP_INIT_RES 0x4000
  77. #define MV88E6390_G2_IRL_CMD_OP_WRITE_REG 0x6000
  78. #define MV88E6352_G2_IRL_CMD_PORT_MASK 0x0f00
  79. #define MV88E6390_G2_IRL_CMD_PORT_MASK 0x1f00
  80. #define MV88E6XXX_G2_IRL_CMD_RES_MASK 0x00e0
  81. #define MV88E6XXX_G2_IRL_CMD_REG_MASK 0x000f
  82. /* Offset 0x0A: Ingress Rate Data Register */
  83. #define MV88E6XXX_G2_IRL_DATA 0x0a
  84. #define MV88E6XXX_G2_IRL_DATA_MASK 0xffff
  85. /* Offset 0x0B: Cross-chip Port VLAN Register */
  86. #define MV88E6XXX_G2_PVT_ADDR 0x0b
  87. #define MV88E6XXX_G2_PVT_ADDR_BUSY 0x8000
  88. #define MV88E6XXX_G2_PVT_ADDR_OP_MASK 0x7000
  89. #define MV88E6XXX_G2_PVT_ADDR_OP_INIT_ONES 0x1000
  90. #define MV88E6XXX_G2_PVT_ADDR_OP_WRITE_PVLAN 0x3000
  91. #define MV88E6XXX_G2_PVT_ADDR_OP_READ 0x4000
  92. #define MV88E6XXX_G2_PVT_ADDR_PTR_MASK 0x01ff
  93. /* Offset 0x0C: Cross-chip Port VLAN Data Register */
  94. #define MV88E6XXX_G2_PVT_DATA 0x0c
  95. #define MV88E6XXX_G2_PVT_DATA_MASK 0x7f
  96. /* Offset 0x0D: Switch MAC/WoL/WoF Register */
  97. #define MV88E6XXX_G2_SWITCH_MAC 0x0d
  98. #define MV88E6XXX_G2_SWITCH_MAC_UPDATE 0x8000
  99. #define MV88E6XXX_G2_SWITCH_MAC_PTR_MASK 0x1f00
  100. #define MV88E6XXX_G2_SWITCH_MAC_DATA_MASK 0x00ff
  101. /* Offset 0x0E: ATU Stats Register */
  102. #define MV88E6XXX_G2_ATU_STATS 0x0e
  103. /* Offset 0x0F: Priority Override Table */
  104. #define MV88E6XXX_G2_PRIO_OVERRIDE 0x0f
  105. #define MV88E6XXX_G2_PRIO_OVERRIDE_UPDATE 0x8000
  106. #define MV88E6XXX_G2_PRIO_OVERRIDE_FPRISET 0x1000
  107. #define MV88E6XXX_G2_PRIO_OVERRIDE_PTR_MASK 0x0f00
  108. #define MV88E6352_G2_PRIO_OVERRIDE_QPRIAVBEN 0x0080
  109. #define MV88E6352_G2_PRIO_OVERRIDE_DATAAVB_MASK 0x0030
  110. #define MV88E6XXX_G2_PRIO_OVERRIDE_QFPRIEN 0x0008
  111. #define MV88E6XXX_G2_PRIO_OVERRIDE_DATA_MASK 0x0007
  112. /* Offset 0x14: EEPROM Command */
  113. #define MV88E6XXX_G2_EEPROM_CMD 0x14
  114. #define MV88E6XXX_G2_EEPROM_CMD_BUSY 0x8000
  115. #define MV88E6XXX_G2_EEPROM_CMD_OP_MASK 0x7000
  116. #define MV88E6XXX_G2_EEPROM_CMD_OP_WRITE 0x3000
  117. #define MV88E6XXX_G2_EEPROM_CMD_OP_READ 0x4000
  118. #define MV88E6XXX_G2_EEPROM_CMD_OP_LOAD 0x6000
  119. #define MV88E6XXX_G2_EEPROM_CMD_RUNNING 0x0800
  120. #define MV88E6XXX_G2_EEPROM_CMD_WRITE_EN 0x0400
  121. #define MV88E6352_G2_EEPROM_CMD_ADDR_MASK 0x00ff
  122. #define MV88E6390_G2_EEPROM_CMD_DATA_MASK 0x00ff
  123. /* Offset 0x15: EEPROM Data */
  124. #define MV88E6352_G2_EEPROM_DATA 0x15
  125. #define MV88E6352_G2_EEPROM_DATA_MASK 0xffff
  126. /* Offset 0x15: EEPROM Addr */
  127. #define MV88E6390_G2_EEPROM_ADDR 0x15
  128. #define MV88E6390_G2_EEPROM_ADDR_MASK 0xffff
  129. /* Offset 0x16: AVB Command Register */
  130. #define MV88E6352_G2_AVB_CMD 0x16
  131. #define MV88E6352_G2_AVB_CMD_BUSY 0x8000
  132. #define MV88E6352_G2_AVB_CMD_OP_READ 0x4000
  133. #define MV88E6352_G2_AVB_CMD_OP_READ_INCR 0x6000
  134. #define MV88E6352_G2_AVB_CMD_OP_WRITE 0x3000
  135. #define MV88E6390_G2_AVB_CMD_OP_READ 0x0000
  136. #define MV88E6390_G2_AVB_CMD_OP_READ_INCR 0x4000
  137. #define MV88E6390_G2_AVB_CMD_OP_WRITE 0x6000
  138. #define MV88E6352_G2_AVB_CMD_PORT_MASK 0x0f00
  139. #define MV88E6352_G2_AVB_CMD_PORT_TAIGLOBAL 0xe
  140. #define MV88E6165_G2_AVB_CMD_PORT_PTPGLOBAL 0xf
  141. #define MV88E6352_G2_AVB_CMD_PORT_PTPGLOBAL 0xf
  142. #define MV88E6390_G2_AVB_CMD_PORT_MASK 0x1f00
  143. #define MV88E6390_G2_AVB_CMD_PORT_TAIGLOBAL 0x1e
  144. #define MV88E6390_G2_AVB_CMD_PORT_PTPGLOBAL 0x1f
  145. #define MV88E6352_G2_AVB_CMD_BLOCK_PTP 0
  146. #define MV88E6352_G2_AVB_CMD_BLOCK_AVB 1
  147. #define MV88E6352_G2_AVB_CMD_BLOCK_QAV 2
  148. #define MV88E6352_G2_AVB_CMD_BLOCK_QVB 3
  149. #define MV88E6352_G2_AVB_CMD_BLOCK_MASK 0x00e0
  150. #define MV88E6352_G2_AVB_CMD_ADDR_MASK 0x001f
  151. /* Offset 0x17: AVB Data Register */
  152. #define MV88E6352_G2_AVB_DATA 0x17
  153. /* Offset 0x18: SMI PHY Command Register */
  154. #define MV88E6XXX_G2_SMI_PHY_CMD 0x18
  155. #define MV88E6XXX_G2_SMI_PHY_CMD_BUSY 0x8000
  156. #define MV88E6390_G2_SMI_PHY_CMD_FUNC_MASK 0x6000
  157. #define MV88E6390_G2_SMI_PHY_CMD_FUNC_INTERNAL 0x0000
  158. #define MV88E6390_G2_SMI_PHY_CMD_FUNC_EXTERNAL 0x2000
  159. #define MV88E6390_G2_SMI_PHY_CMD_FUNC_SETUP 0x4000
  160. #define MV88E6XXX_G2_SMI_PHY_CMD_MODE_MASK 0x1000
  161. #define MV88E6XXX_G2_SMI_PHY_CMD_MODE_45 0x0000
  162. #define MV88E6XXX_G2_SMI_PHY_CMD_MODE_22 0x1000
  163. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_MASK 0x0c00
  164. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_22_WRITE_DATA 0x0400
  165. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_22_READ_DATA 0x0800
  166. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_ADDR 0x0000
  167. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_DATA 0x0400
  168. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA_INC 0x0800
  169. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA 0x0c00
  170. #define MV88E6XXX_G2_SMI_PHY_CMD_DEV_ADDR_MASK 0x03e0
  171. #define MV88E6XXX_G2_SMI_PHY_CMD_REG_ADDR_MASK 0x001f
  172. #define MV88E6XXX_G2_SMI_PHY_CMD_SETUP_PTR_MASK 0x03ff
  173. /* Offset 0x19: SMI PHY Data Register */
  174. #define MV88E6XXX_G2_SMI_PHY_DATA 0x19
  175. /* Offset 0x1A: Scratch and Misc. Register */
  176. #define MV88E6XXX_G2_SCRATCH_MISC_MISC 0x1a
  177. #define MV88E6XXX_G2_SCRATCH_MISC_UPDATE 0x8000
  178. #define MV88E6XXX_G2_SCRATCH_MISC_PTR_MASK 0x7f00
  179. #define MV88E6XXX_G2_SCRATCH_MISC_DATA_MASK 0x00ff
  180. /* Offset 0x1B: Watch Dog Control Register */
  181. #define MV88E6352_G2_WDOG_CTL 0x1b
  182. #define MV88E6352_G2_WDOG_CTL_EGRESS_EVENT 0x0080
  183. #define MV88E6352_G2_WDOG_CTL_RMU_TIMEOUT 0x0040
  184. #define MV88E6352_G2_WDOG_CTL_QC_ENABLE 0x0020
  185. #define MV88E6352_G2_WDOG_CTL_EGRESS_HISTORY 0x0010
  186. #define MV88E6352_G2_WDOG_CTL_EGRESS_ENABLE 0x0008
  187. #define MV88E6352_G2_WDOG_CTL_FORCE_IRQ 0x0004
  188. #define MV88E6352_G2_WDOG_CTL_HISTORY 0x0002
  189. #define MV88E6352_G2_WDOG_CTL_SWRESET 0x0001
  190. /* Offset 0x1B: Watch Dog Control Register */
  191. #define MV88E6390_G2_WDOG_CTL 0x1b
  192. #define MV88E6390_G2_WDOG_CTL_UPDATE 0x8000
  193. #define MV88E6390_G2_WDOG_CTL_PTR_MASK 0x7f00
  194. #define MV88E6390_G2_WDOG_CTL_PTR_INT_SOURCE 0x0000
  195. #define MV88E6390_G2_WDOG_CTL_PTR_INT_STS 0x1000
  196. #define MV88E6390_G2_WDOG_CTL_PTR_INT_ENABLE 0x1100
  197. #define MV88E6390_G2_WDOG_CTL_PTR_EVENT 0x1200
  198. #define MV88E6390_G2_WDOG_CTL_PTR_HISTORY 0x1300
  199. #define MV88E6390_G2_WDOG_CTL_DATA_MASK 0x00ff
  200. #define MV88E6390_G2_WDOG_CTL_CUT_THROUGH 0x0008
  201. #define MV88E6390_G2_WDOG_CTL_QUEUE_CONTROLLER 0x0004
  202. #define MV88E6390_G2_WDOG_CTL_EGRESS 0x0002
  203. #define MV88E6390_G2_WDOG_CTL_FORCE_IRQ 0x0001
  204. /* Offset 0x1C: QoS Weights Register */
  205. #define MV88E6XXX_G2_QOS_WEIGHTS 0x1c
  206. #define MV88E6XXX_G2_QOS_WEIGHTS_UPDATE 0x8000
  207. #define MV88E6352_G2_QOS_WEIGHTS_PTR_MASK 0x3f00
  208. #define MV88E6390_G2_QOS_WEIGHTS_PTR_MASK 0x7f00
  209. #define MV88E6XXX_G2_QOS_WEIGHTS_DATA_MASK 0x00ff
  210. /* Offset 0x1D: Misc Register */
  211. #define MV88E6XXX_G2_MISC 0x1d
  212. #define MV88E6XXX_G2_MISC_5_BIT_PORT 0x4000
  213. #define MV88E6352_G2_NOEGR_POLICY 0x2000
  214. #define MV88E6390_G2_LAG_ID_4 0x2000
  215. /* Scratch/Misc registers accessed through MV88E6XXX_G2_SCRATCH_MISC */
  216. /* Offset 0x02: Misc Configuration */
  217. #define MV88E6352_G2_SCRATCH_MISC_CFG 0x02
  218. #define MV88E6352_G2_SCRATCH_MISC_CFG_NORMALSMI 0x80
  219. /* Offset 0x60-0x61: GPIO Configuration */
  220. #define MV88E6352_G2_SCRATCH_GPIO_CFG0 0x60
  221. #define MV88E6352_G2_SCRATCH_GPIO_CFG1 0x61
  222. /* Offset 0x62-0x63: GPIO Direction */
  223. #define MV88E6352_G2_SCRATCH_GPIO_DIR0 0x62
  224. #define MV88E6352_G2_SCRATCH_GPIO_DIR1 0x63
  225. #define MV88E6352_G2_SCRATCH_GPIO_DIR_OUT 0
  226. #define MV88E6352_G2_SCRATCH_GPIO_DIR_IN 1
  227. /* Offset 0x64-0x65: GPIO Data */
  228. #define MV88E6352_G2_SCRATCH_GPIO_DATA0 0x64
  229. #define MV88E6352_G2_SCRATCH_GPIO_DATA1 0x65
  230. /* Offset 0x68-0x6F: GPIO Pin Control */
  231. #define MV88E6352_G2_SCRATCH_GPIO_PCTL0 0x68
  232. #define MV88E6352_G2_SCRATCH_GPIO_PCTL1 0x69
  233. #define MV88E6352_G2_SCRATCH_GPIO_PCTL2 0x6A
  234. #define MV88E6352_G2_SCRATCH_GPIO_PCTL3 0x6B
  235. #define MV88E6352_G2_SCRATCH_GPIO_PCTL4 0x6C
  236. #define MV88E6352_G2_SCRATCH_GPIO_PCTL5 0x6D
  237. #define MV88E6352_G2_SCRATCH_GPIO_PCTL6 0x6E
  238. #define MV88E6352_G2_SCRATCH_GPIO_PCTL7 0x6F
  239. #define MV88E6352_G2_SCRATCH_CONFIG_DATA0 0x70
  240. #define MV88E6352_G2_SCRATCH_CONFIG_DATA1 0x71
  241. #define MV88E6352_G2_SCRATCH_CONFIG_DATA1_NO_CPU BIT(2)
  242. #define MV88E6352_G2_SCRATCH_CONFIG_DATA2 0x72
  243. #define MV88E6352_G2_SCRATCH_CONFIG_DATA2_P0_MODE_MASK 0x3
  244. #define MV88E6352_G2_SCRATCH_GPIO_PCTL_GPIO 0
  245. #define MV88E6352_G2_SCRATCH_GPIO_PCTL_TRIG 1
  246. #define MV88E6352_G2_SCRATCH_GPIO_PCTL_EVREQ 2
  247. #ifdef CONFIG_NET_DSA_MV88E6XXX_GLOBAL2
  248. static inline int mv88e6xxx_g2_require(struct mv88e6xxx_chip *chip)
  249. {
  250. return 0;
  251. }
  252. int mv88e6xxx_g2_read(struct mv88e6xxx_chip *chip, int reg, u16 *val);
  253. int mv88e6xxx_g2_write(struct mv88e6xxx_chip *chip, int reg, u16 val);
  254. int mv88e6xxx_g2_update(struct mv88e6xxx_chip *chip, int reg, u16 update);
  255. int mv88e6xxx_g2_wait(struct mv88e6xxx_chip *chip, int reg, u16 mask);
  256. int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port);
  257. int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port);
  258. int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip,
  259. struct mii_bus *bus,
  260. int addr, int reg, u16 *val);
  261. int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip,
  262. struct mii_bus *bus,
  263. int addr, int reg, u16 val);
  264. int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr);
  265. int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
  266. struct ethtool_eeprom *eeprom, u8 *data);
  267. int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
  268. struct ethtool_eeprom *eeprom, u8 *data);
  269. int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
  270. struct ethtool_eeprom *eeprom, u8 *data);
  271. int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
  272. struct ethtool_eeprom *eeprom, u8 *data);
  273. int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip, int src_dev,
  274. int src_port, u16 data);
  275. int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip);
  276. int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip);
  277. void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip);
  278. int mv88e6xxx_g2_irq_mdio_setup(struct mv88e6xxx_chip *chip,
  279. struct mii_bus *bus);
  280. void mv88e6xxx_g2_irq_mdio_free(struct mv88e6xxx_chip *chip,
  281. struct mii_bus *bus);
  282. int mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip);
  283. int mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip);
  284. int mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip);
  285. int mv88e6xxx_g2_trunk_clear(struct mv88e6xxx_chip *chip);
  286. int mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip *chip, int target,
  287. int port);
  288. extern const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops;
  289. extern const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops;
  290. extern const struct mv88e6xxx_avb_ops mv88e6165_avb_ops;
  291. extern const struct mv88e6xxx_avb_ops mv88e6352_avb_ops;
  292. extern const struct mv88e6xxx_avb_ops mv88e6390_avb_ops;
  293. extern const struct mv88e6xxx_gpio_ops mv88e6352_gpio_ops;
  294. int mv88e6xxx_g2_scratch_gpio_set_smi(struct mv88e6xxx_chip *chip,
  295. bool external);
  296. #else /* !CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 */
  297. static inline int mv88e6xxx_g2_require(struct mv88e6xxx_chip *chip)
  298. {
  299. if (chip->info->global2_addr) {
  300. dev_err(chip->dev, "this chip requires CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 enabled\n");
  301. return -EOPNOTSUPP;
  302. }
  303. return 0;
  304. }
  305. static inline int mv88e6xxx_g2_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
  306. {
  307. return -EOPNOTSUPP;
  308. }
  309. static inline int mv88e6xxx_g2_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
  310. {
  311. return -EOPNOTSUPP;
  312. }
  313. static inline int mv88e6xxx_g2_update(struct mv88e6xxx_chip *chip, int reg, u16 update)
  314. {
  315. return -EOPNOTSUPP;
  316. }
  317. static inline int mv88e6xxx_g2_wait(struct mv88e6xxx_chip *chip, int reg, u16 mask)
  318. {
  319. return -EOPNOTSUPP;
  320. }
  321. static inline int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip,
  322. int port)
  323. {
  324. return -EOPNOTSUPP;
  325. }
  326. static inline int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip,
  327. int port)
  328. {
  329. return -EOPNOTSUPP;
  330. }
  331. static inline int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip,
  332. struct mii_bus *bus,
  333. int addr, int reg, u16 *val)
  334. {
  335. return -EOPNOTSUPP;
  336. }
  337. static inline int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip,
  338. struct mii_bus *bus,
  339. int addr, int reg, u16 val)
  340. {
  341. return -EOPNOTSUPP;
  342. }
  343. static inline int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip,
  344. u8 *addr)
  345. {
  346. return -EOPNOTSUPP;
  347. }
  348. static inline int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
  349. struct ethtool_eeprom *eeprom,
  350. u8 *data)
  351. {
  352. return -EOPNOTSUPP;
  353. }
  354. static inline int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
  355. struct ethtool_eeprom *eeprom,
  356. u8 *data)
  357. {
  358. return -EOPNOTSUPP;
  359. }
  360. static inline int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
  361. struct ethtool_eeprom *eeprom,
  362. u8 *data)
  363. {
  364. return -EOPNOTSUPP;
  365. }
  366. static inline int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
  367. struct ethtool_eeprom *eeprom,
  368. u8 *data)
  369. {
  370. return -EOPNOTSUPP;
  371. }
  372. static inline int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip,
  373. int src_dev, int src_port, u16 data)
  374. {
  375. return -EOPNOTSUPP;
  376. }
  377. static inline int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip)
  378. {
  379. return -EOPNOTSUPP;
  380. }
  381. static inline int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip)
  382. {
  383. return -EOPNOTSUPP;
  384. }
  385. static inline void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip)
  386. {
  387. }
  388. static inline int mv88e6xxx_g2_irq_mdio_setup(struct mv88e6xxx_chip *chip,
  389. struct mii_bus *bus)
  390. {
  391. return 0;
  392. }
  393. static inline void mv88e6xxx_g2_irq_mdio_free(struct mv88e6xxx_chip *chip,
  394. struct mii_bus *bus)
  395. {
  396. }
  397. static inline int mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
  398. {
  399. return -EOPNOTSUPP;
  400. }
  401. static inline int mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
  402. {
  403. return -EOPNOTSUPP;
  404. }
  405. static inline int mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip)
  406. {
  407. return -EOPNOTSUPP;
  408. }
  409. static const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops = {};
  410. static const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops = {};
  411. static const struct mv88e6xxx_avb_ops mv88e6165_avb_ops = {};
  412. static const struct mv88e6xxx_avb_ops mv88e6352_avb_ops = {};
  413. static const struct mv88e6xxx_avb_ops mv88e6390_avb_ops = {};
  414. static const struct mv88e6xxx_gpio_ops mv88e6352_gpio_ops = {};
  415. static inline int mv88e6xxx_g2_scratch_gpio_set_smi(struct mv88e6xxx_chip *chip,
  416. bool external)
  417. {
  418. return -EOPNOTSUPP;
  419. }
  420. static inline int mv88e6xxx_g2_trunk_clear(struct mv88e6xxx_chip *chip)
  421. {
  422. return -EOPNOTSUPP;
  423. }
  424. static inline int mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip *chip,
  425. int target, int port)
  426. {
  427. return -EOPNOTSUPP;
  428. }
  429. #endif /* CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 */
  430. #endif /* _MV88E6XXX_GLOBAL2_H */