pm80xx_hwi.h 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636
  1. /*
  2. * PMC-Sierra SPCv/ve 8088/8089 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 USI Co., Ltd.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #ifndef _PMC8001_REG_H_
  41. #define _PMC8001_REG_H_
  42. #include <linux/types.h>
  43. #include <scsi/libsas.h>
  44. /* for Request Opcode of IOMB */
  45. #define OPC_INB_ECHO 1 /* 0x000 */
  46. #define OPC_INB_PHYSTART 4 /* 0x004 */
  47. #define OPC_INB_PHYSTOP 5 /* 0x005 */
  48. #define OPC_INB_SSPINIIOSTART 6 /* 0x006 */
  49. #define OPC_INB_SSPINITMSTART 7 /* 0x007 */
  50. /* 0x8 RESV IN SPCv */
  51. #define OPC_INB_RSVD 8 /* 0x008 */
  52. #define OPC_INB_DEV_HANDLE_ACCEPT 9 /* 0x009 */
  53. #define OPC_INB_SSPTGTIOSTART 10 /* 0x00A */
  54. #define OPC_INB_SSPTGTRSPSTART 11 /* 0x00B */
  55. /* 0xC, 0xD, 0xE removed in SPCv */
  56. #define OPC_INB_SSP_ABORT 15 /* 0x00F */
  57. #define OPC_INB_DEREG_DEV_HANDLE 16 /* 0x010 */
  58. #define OPC_INB_GET_DEV_HANDLE 17 /* 0x011 */
  59. #define OPC_INB_SMP_REQUEST 18 /* 0x012 */
  60. /* 0x13 SMP_RESPONSE is removed in SPCv */
  61. #define OPC_INB_SMP_ABORT 20 /* 0x014 */
  62. /* 0x16 RESV IN SPCv */
  63. #define OPC_INB_RSVD1 22 /* 0x016 */
  64. #define OPC_INB_SATA_HOST_OPSTART 23 /* 0x017 */
  65. #define OPC_INB_SATA_ABORT 24 /* 0x018 */
  66. #define OPC_INB_LOCAL_PHY_CONTROL 25 /* 0x019 */
  67. /* 0x1A RESV IN SPCv */
  68. #define OPC_INB_RSVD2 26 /* 0x01A */
  69. #define OPC_INB_FW_FLASH_UPDATE 32 /* 0x020 */
  70. #define OPC_INB_GPIO 34 /* 0x022 */
  71. #define OPC_INB_SAS_DIAG_MODE_START_END 35 /* 0x023 */
  72. #define OPC_INB_SAS_DIAG_EXECUTE 36 /* 0x024 */
  73. /* 0x25 RESV IN SPCv */
  74. #define OPC_INB_RSVD3 37 /* 0x025 */
  75. #define OPC_INB_GET_TIME_STAMP 38 /* 0x026 */
  76. #define OPC_INB_PORT_CONTROL 39 /* 0x027 */
  77. #define OPC_INB_GET_NVMD_DATA 40 /* 0x028 */
  78. #define OPC_INB_SET_NVMD_DATA 41 /* 0x029 */
  79. #define OPC_INB_SET_DEVICE_STATE 42 /* 0x02A */
  80. #define OPC_INB_GET_DEVICE_STATE 43 /* 0x02B */
  81. #define OPC_INB_SET_DEV_INFO 44 /* 0x02C */
  82. /* 0x2D RESV IN SPCv */
  83. #define OPC_INB_RSVD4 45 /* 0x02D */
  84. #define OPC_INB_SGPIO_REGISTER 46 /* 0x02E */
  85. #define OPC_INB_PCIE_DIAG_EXEC 47 /* 0x02F */
  86. #define OPC_INB_SET_CONTROLLER_CONFIG 48 /* 0x030 */
  87. #define OPC_INB_GET_CONTROLLER_CONFIG 49 /* 0x031 */
  88. #define OPC_INB_REG_DEV 50 /* 0x032 */
  89. #define OPC_INB_SAS_HW_EVENT_ACK 51 /* 0x033 */
  90. #define OPC_INB_GET_DEVICE_INFO 52 /* 0x034 */
  91. #define OPC_INB_GET_PHY_PROFILE 53 /* 0x035 */
  92. #define OPC_INB_FLASH_OP_EXT 54 /* 0x036 */
  93. #define OPC_INB_SET_PHY_PROFILE 55 /* 0x037 */
  94. #define OPC_INB_KEK_MANAGEMENT 256 /* 0x100 */
  95. #define OPC_INB_DEK_MANAGEMENT 257 /* 0x101 */
  96. #define OPC_INB_SSP_INI_DIF_ENC_IO 258 /* 0x102 */
  97. #define OPC_INB_SATA_DIF_ENC_IO 259 /* 0x103 */
  98. /* for Response Opcode of IOMB */
  99. #define OPC_OUB_ECHO 1 /* 0x001 */
  100. #define OPC_OUB_RSVD 4 /* 0x004 */
  101. #define OPC_OUB_SSP_COMP 5 /* 0x005 */
  102. #define OPC_OUB_SMP_COMP 6 /* 0x006 */
  103. #define OPC_OUB_LOCAL_PHY_CNTRL 7 /* 0x007 */
  104. #define OPC_OUB_RSVD1 10 /* 0x00A */
  105. #define OPC_OUB_DEREG_DEV 11 /* 0x00B */
  106. #define OPC_OUB_GET_DEV_HANDLE 12 /* 0x00C */
  107. #define OPC_OUB_SATA_COMP 13 /* 0x00D */
  108. #define OPC_OUB_SATA_EVENT 14 /* 0x00E */
  109. #define OPC_OUB_SSP_EVENT 15 /* 0x00F */
  110. #define OPC_OUB_RSVD2 16 /* 0x010 */
  111. /* 0x11 - SMP_RECEIVED Notification removed in SPCv*/
  112. #define OPC_OUB_SSP_RECV_EVENT 18 /* 0x012 */
  113. #define OPC_OUB_RSVD3 19 /* 0x013 */
  114. #define OPC_OUB_FW_FLASH_UPDATE 20 /* 0x014 */
  115. #define OPC_OUB_GPIO_RESPONSE 22 /* 0x016 */
  116. #define OPC_OUB_GPIO_EVENT 23 /* 0x017 */
  117. #define OPC_OUB_GENERAL_EVENT 24 /* 0x018 */
  118. #define OPC_OUB_SSP_ABORT_RSP 26 /* 0x01A */
  119. #define OPC_OUB_SATA_ABORT_RSP 27 /* 0x01B */
  120. #define OPC_OUB_SAS_DIAG_MODE_START_END 28 /* 0x01C */
  121. #define OPC_OUB_SAS_DIAG_EXECUTE 29 /* 0x01D */
  122. #define OPC_OUB_GET_TIME_STAMP 30 /* 0x01E */
  123. #define OPC_OUB_RSVD4 31 /* 0x01F */
  124. #define OPC_OUB_PORT_CONTROL 32 /* 0x020 */
  125. #define OPC_OUB_SKIP_ENTRY 33 /* 0x021 */
  126. #define OPC_OUB_SMP_ABORT_RSP 34 /* 0x022 */
  127. #define OPC_OUB_GET_NVMD_DATA 35 /* 0x023 */
  128. #define OPC_OUB_SET_NVMD_DATA 36 /* 0x024 */
  129. #define OPC_OUB_DEVICE_HANDLE_REMOVAL 37 /* 0x025 */
  130. #define OPC_OUB_SET_DEVICE_STATE 38 /* 0x026 */
  131. #define OPC_OUB_GET_DEVICE_STATE 39 /* 0x027 */
  132. #define OPC_OUB_SET_DEV_INFO 40 /* 0x028 */
  133. #define OPC_OUB_RSVD5 41 /* 0x029 */
  134. #define OPC_OUB_HW_EVENT 1792 /* 0x700 */
  135. #define OPC_OUB_DEV_HANDLE_ARRIV 1824 /* 0x720 */
  136. #define OPC_OUB_THERM_HW_EVENT 1840 /* 0x730 */
  137. #define OPC_OUB_SGPIO_RESP 2094 /* 0x82E */
  138. #define OPC_OUB_PCIE_DIAG_EXECUTE 2095 /* 0x82F */
  139. #define OPC_OUB_DEV_REGIST 2098 /* 0x832 */
  140. #define OPC_OUB_SAS_HW_EVENT_ACK 2099 /* 0x833 */
  141. #define OPC_OUB_GET_DEVICE_INFO 2100 /* 0x834 */
  142. /* spcv specific commands */
  143. #define OPC_OUB_PHY_START_RESP 2052 /* 0x804 */
  144. #define OPC_OUB_PHY_STOP_RESP 2053 /* 0x805 */
  145. #define OPC_OUB_SET_CONTROLLER_CONFIG 2096 /* 0x830 */
  146. #define OPC_OUB_GET_CONTROLLER_CONFIG 2097 /* 0x831 */
  147. #define OPC_OUB_GET_PHY_PROFILE 2101 /* 0x835 */
  148. #define OPC_OUB_FLASH_OP_EXT 2102 /* 0x836 */
  149. #define OPC_OUB_SET_PHY_PROFILE 2103 /* 0x837 */
  150. #define OPC_OUB_KEK_MANAGEMENT_RESP 2304 /* 0x900 */
  151. #define OPC_OUB_DEK_MANAGEMENT_RESP 2305 /* 0x901 */
  152. #define OPC_OUB_SSP_COALESCED_COMP_RESP 2306 /* 0x902 */
  153. /* for phy start*/
  154. #define SSC_DISABLE_15 (0x01 << 16)
  155. #define SSC_DISABLE_30 (0x02 << 16)
  156. #define SSC_DISABLE_60 (0x04 << 16)
  157. #define SAS_ASE (0x01 << 15)
  158. #define SPINHOLD_DISABLE (0x00 << 14)
  159. #define SPINHOLD_ENABLE (0x01 << 14)
  160. #define LINKMODE_SAS (0x01 << 12)
  161. #define LINKMODE_DSATA (0x02 << 12)
  162. #define LINKMODE_AUTO (0x03 << 12)
  163. #define LINKRATE_15 (0x01 << 8)
  164. #define LINKRATE_30 (0x02 << 8)
  165. #define LINKRATE_60 (0x04 << 8)
  166. #define LINKRATE_120 (0x08 << 8)
  167. /* phy_profile */
  168. #define SAS_PHY_ANALOG_SETTINGS_PAGE 0x04
  169. #define PHY_DWORD_LENGTH 0xC
  170. /* Thermal related */
  171. #define THERMAL_ENABLE 0x1
  172. #define THERMAL_LOG_ENABLE 0x1
  173. #define THERMAL_PAGE_CODE_7H 0x6
  174. #define THERMAL_PAGE_CODE_8H 0x7
  175. #define LTEMPHIL 70
  176. #define RTEMPHIL 100
  177. /* Encryption info */
  178. #define SCRATCH_PAD3_ENC_DISABLED 0x00000000
  179. #define SCRATCH_PAD3_ENC_DIS_ERR 0x00000001
  180. #define SCRATCH_PAD3_ENC_ENA_ERR 0x00000002
  181. #define SCRATCH_PAD3_ENC_READY 0x00000003
  182. #define SCRATCH_PAD3_ENC_MASK SCRATCH_PAD3_ENC_READY
  183. #define SCRATCH_PAD3_XTS_ENABLED (1 << 14)
  184. #define SCRATCH_PAD3_SMA_ENABLED (1 << 4)
  185. #define SCRATCH_PAD3_SMB_ENABLED (1 << 5)
  186. #define SCRATCH_PAD3_SMF_ENABLED 0
  187. #define SCRATCH_PAD3_SM_MASK 0x000000F0
  188. #define SCRATCH_PAD3_ERR_CODE 0x00FF0000
  189. #define SEC_MODE_SMF 0x0
  190. #define SEC_MODE_SMA 0x100
  191. #define SEC_MODE_SMB 0x200
  192. #define CIPHER_MODE_ECB 0x00000001
  193. #define CIPHER_MODE_XTS 0x00000002
  194. #define KEK_MGMT_SUBOP_KEYCARDUPDATE 0x4
  195. /* SAS protocol timer configuration page */
  196. #define SAS_PROTOCOL_TIMER_CONFIG_PAGE 0x04
  197. #define STP_MCT_TMO 32
  198. #define SSP_MCT_TMO 32
  199. #define SAS_MAX_OPEN_TIME 5
  200. #define SMP_MAX_CONN_TIMER 0xFF
  201. #define STP_FRM_TIMER 0
  202. #define STP_IDLE_TIME 5 /* 5 us; controller default */
  203. #define SAS_MFD 0
  204. #define SAS_OPNRJT_RTRY_INTVL 2
  205. #define SAS_DOPNRJT_RTRY_TMO 128
  206. #define SAS_COPNRJT_RTRY_TMO 128
  207. /* for phy state */
  208. #define PHY_STATE_LINK_UP_SPCV 0x2
  209. /*
  210. Making ORR bigger than IT NEXUS LOSS which is 2000000us = 2 second.
  211. Assuming a bigger value 3 second, 3000000/128 = 23437.5 where 128
  212. is DOPNRJT_RTRY_TMO
  213. */
  214. #define SAS_DOPNRJT_RTRY_THR 23438
  215. #define SAS_COPNRJT_RTRY_THR 23438
  216. #define SAS_MAX_AIP 0x200000
  217. #define IT_NEXUS_TIMEOUT 0x7D0
  218. #define PORT_RECOVERY_TIMEOUT ((IT_NEXUS_TIMEOUT/100) + 30)
  219. /* Port recovery timeout, 10000 ms for PM8006 controller */
  220. #define CHIP_8006_PORT_RECOVERY_TIMEOUT 0x640000
  221. #ifdef __LITTLE_ENDIAN_BITFIELD
  222. struct sas_identify_frame_local {
  223. /* Byte 0 */
  224. u8 frame_type:4;
  225. u8 dev_type:3;
  226. u8 _un0:1;
  227. /* Byte 1 */
  228. u8 _un1;
  229. /* Byte 2 */
  230. union {
  231. struct {
  232. u8 _un20:1;
  233. u8 smp_iport:1;
  234. u8 stp_iport:1;
  235. u8 ssp_iport:1;
  236. u8 _un247:4;
  237. };
  238. u8 initiator_bits;
  239. };
  240. /* Byte 3 */
  241. union {
  242. struct {
  243. u8 _un30:1;
  244. u8 smp_tport:1;
  245. u8 stp_tport:1;
  246. u8 ssp_tport:1;
  247. u8 _un347:4;
  248. };
  249. u8 target_bits;
  250. };
  251. /* Byte 4 - 11 */
  252. u8 _un4_11[8];
  253. /* Byte 12 - 19 */
  254. u8 sas_addr[SAS_ADDR_SIZE];
  255. /* Byte 20 */
  256. u8 phy_id;
  257. u8 _un21_27[7];
  258. } __packed;
  259. #elif defined(__BIG_ENDIAN_BITFIELD)
  260. struct sas_identify_frame_local {
  261. /* Byte 0 */
  262. u8 _un0:1;
  263. u8 dev_type:3;
  264. u8 frame_type:4;
  265. /* Byte 1 */
  266. u8 _un1;
  267. /* Byte 2 */
  268. union {
  269. struct {
  270. u8 _un247:4;
  271. u8 ssp_iport:1;
  272. u8 stp_iport:1;
  273. u8 smp_iport:1;
  274. u8 _un20:1;
  275. };
  276. u8 initiator_bits;
  277. };
  278. /* Byte 3 */
  279. union {
  280. struct {
  281. u8 _un347:4;
  282. u8 ssp_tport:1;
  283. u8 stp_tport:1;
  284. u8 smp_tport:1;
  285. u8 _un30:1;
  286. };
  287. u8 target_bits;
  288. };
  289. /* Byte 4 - 11 */
  290. u8 _un4_11[8];
  291. /* Byte 12 - 19 */
  292. u8 sas_addr[SAS_ADDR_SIZE];
  293. /* Byte 20 */
  294. u8 phy_id;
  295. u8 _un21_27[7];
  296. } __packed;
  297. #else
  298. #error "Bitfield order not defined!"
  299. #endif
  300. struct mpi_msg_hdr {
  301. __le32 header; /* Bits [11:0] - Message operation code */
  302. /* Bits [15:12] - Message Category */
  303. /* Bits [21:16] - Outboundqueue ID for the
  304. operation completion message */
  305. /* Bits [23:22] - Reserved */
  306. /* Bits [28:24] - Buffer Count, indicates how
  307. many buffer are allocated for the massage */
  308. /* Bits [30:29] - Reserved */
  309. /* Bits [31] - Message Valid bit */
  310. } __attribute__((packed, aligned(4)));
  311. /*
  312. * brief the data structure of PHY Start Command
  313. * use to describe enable the phy (128 bytes)
  314. */
  315. struct phy_start_req {
  316. __le32 tag;
  317. __le32 ase_sh_lm_slr_phyid;
  318. struct sas_identify_frame_local sas_identify; /* 28 Bytes */
  319. __le32 spasti;
  320. u32 reserved[21];
  321. } __attribute__((packed, aligned(4)));
  322. /*
  323. * brief the data structure of PHY Start Command
  324. * use to disable the phy (128 bytes)
  325. */
  326. struct phy_stop_req {
  327. __le32 tag;
  328. __le32 phy_id;
  329. u32 reserved[29];
  330. } __attribute__((packed, aligned(4)));
  331. /* set device bits fis - device to host */
  332. struct set_dev_bits_fis {
  333. u8 fis_type; /* 0xA1*/
  334. u8 n_i_pmport;
  335. /* b7 : n Bit. Notification bit. If set device needs attention. */
  336. /* b6 : i Bit. Interrupt Bit */
  337. /* b5-b4: reserved2 */
  338. /* b3-b0: PM Port */
  339. u8 status;
  340. u8 error;
  341. u32 _r_a;
  342. } __attribute__ ((packed));
  343. /* PIO setup FIS - device to host */
  344. struct pio_setup_fis {
  345. u8 fis_type; /* 0x5f */
  346. u8 i_d_pmPort;
  347. /* b7 : reserved */
  348. /* b6 : i bit. Interrupt bit */
  349. /* b5 : d bit. data transfer direction. set to 1 for device to host
  350. xfer */
  351. /* b4 : reserved */
  352. /* b3-b0: PM Port */
  353. u8 status;
  354. u8 error;
  355. u8 lbal;
  356. u8 lbam;
  357. u8 lbah;
  358. u8 device;
  359. u8 lbal_exp;
  360. u8 lbam_exp;
  361. u8 lbah_exp;
  362. u8 _r_a;
  363. u8 sector_count;
  364. u8 sector_count_exp;
  365. u8 _r_b;
  366. u8 e_status;
  367. u8 _r_c[2];
  368. u8 transfer_count;
  369. } __attribute__ ((packed));
  370. /*
  371. * brief the data structure of SATA Completion Response
  372. * use to describe the sata task response (64 bytes)
  373. */
  374. struct sata_completion_resp {
  375. __le32 tag;
  376. __le32 status;
  377. __le32 param;
  378. u32 sata_resp[12];
  379. } __attribute__((packed, aligned(4)));
  380. /*
  381. * brief the data structure of SAS HW Event Notification
  382. * use to alert the host about the hardware event(64 bytes)
  383. */
  384. /* updated outbound struct for spcv */
  385. struct hw_event_resp {
  386. __le32 lr_status_evt_portid;
  387. __le32 evt_param;
  388. __le32 phyid_npip_portstate;
  389. struct sas_identify_frame sas_identify;
  390. struct dev_to_host_fis sata_fis;
  391. } __attribute__((packed, aligned(4)));
  392. /*
  393. * brief the data structure for thermal event notification
  394. */
  395. struct thermal_hw_event {
  396. __le32 thermal_event;
  397. __le32 rht_lht;
  398. } __attribute__((packed, aligned(4)));
  399. /*
  400. * brief the data structure of REGISTER DEVICE Command
  401. * use to describe MPI REGISTER DEVICE Command (64 bytes)
  402. */
  403. struct reg_dev_req {
  404. __le32 tag;
  405. __le32 phyid_portid;
  406. __le32 dtype_dlr_mcn_ir_retry;
  407. __le32 firstburstsize_ITNexustimeout;
  408. u8 sas_addr[SAS_ADDR_SIZE];
  409. __le32 upper_device_id;
  410. u32 reserved[24];
  411. } __attribute__((packed, aligned(4)));
  412. /*
  413. * brief the data structure of DEREGISTER DEVICE Command
  414. * use to request spc to remove all internal resources associated
  415. * with the device id (64 bytes)
  416. */
  417. struct dereg_dev_req {
  418. __le32 tag;
  419. __le32 device_id;
  420. u32 reserved[29];
  421. } __attribute__((packed, aligned(4)));
  422. /*
  423. * brief the data structure of DEVICE_REGISTRATION Response
  424. * use to notify the completion of the device registration (64 bytes)
  425. */
  426. struct dev_reg_resp {
  427. __le32 tag;
  428. __le32 status;
  429. __le32 device_id;
  430. u32 reserved[12];
  431. } __attribute__((packed, aligned(4)));
  432. /*
  433. * brief the data structure of Local PHY Control Command
  434. * use to issue PHY CONTROL to local phy (64 bytes)
  435. */
  436. struct local_phy_ctl_req {
  437. __le32 tag;
  438. __le32 phyop_phyid;
  439. u32 reserved1[29];
  440. } __attribute__((packed, aligned(4)));
  441. /**
  442. * brief the data structure of Local Phy Control Response
  443. * use to describe MPI Local Phy Control Response (64 bytes)
  444. */
  445. struct local_phy_ctl_resp {
  446. __le32 tag;
  447. __le32 phyop_phyid;
  448. __le32 status;
  449. u32 reserved[12];
  450. } __attribute__((packed, aligned(4)));
  451. #define OP_BITS 0x0000FF00
  452. #define ID_BITS 0x000000FF
  453. /*
  454. * brief the data structure of PORT Control Command
  455. * use to control port properties (64 bytes)
  456. */
  457. struct port_ctl_req {
  458. __le32 tag;
  459. __le32 portop_portid;
  460. __le32 param0;
  461. __le32 param1;
  462. u32 reserved1[27];
  463. } __attribute__((packed, aligned(4)));
  464. /*
  465. * brief the data structure of HW Event Ack Command
  466. * use to acknowledge receive HW event (64 bytes)
  467. */
  468. struct hw_event_ack_req {
  469. __le32 tag;
  470. __le32 phyid_sea_portid;
  471. __le32 param0;
  472. __le32 param1;
  473. u32 reserved1[27];
  474. } __attribute__((packed, aligned(4)));
  475. /*
  476. * brief the data structure of PHY_START Response Command
  477. * indicates the completion of PHY_START command (64 bytes)
  478. */
  479. struct phy_start_resp {
  480. __le32 tag;
  481. __le32 status;
  482. __le32 phyid;
  483. u32 reserved[12];
  484. } __attribute__((packed, aligned(4)));
  485. /*
  486. * brief the data structure of PHY_STOP Response Command
  487. * indicates the completion of PHY_STOP command (64 bytes)
  488. */
  489. struct phy_stop_resp {
  490. __le32 tag;
  491. __le32 status;
  492. __le32 phyid;
  493. u32 reserved[12];
  494. } __attribute__((packed, aligned(4)));
  495. /*
  496. * brief the data structure of SSP Completion Response
  497. * use to indicate a SSP Completion (n bytes)
  498. */
  499. struct ssp_completion_resp {
  500. __le32 tag;
  501. __le32 status;
  502. __le32 param;
  503. __le32 ssptag_rescv_rescpad;
  504. struct ssp_response_iu ssp_resp_iu;
  505. __le32 residual_count;
  506. } __attribute__((packed, aligned(4)));
  507. #define SSP_RESCV_BIT 0x00010000
  508. /*
  509. * brief the data structure of SATA EVNET response
  510. * use to indicate a SATA Completion (64 bytes)
  511. */
  512. struct sata_event_resp {
  513. __le32 tag;
  514. __le32 event;
  515. __le32 port_id;
  516. __le32 device_id;
  517. u32 reserved;
  518. __le32 event_param0;
  519. __le32 event_param1;
  520. __le32 sata_addr_h32;
  521. __le32 sata_addr_l32;
  522. __le32 e_udt1_udt0_crc;
  523. __le32 e_udt5_udt4_udt3_udt2;
  524. __le32 a_udt1_udt0_crc;
  525. __le32 a_udt5_udt4_udt3_udt2;
  526. __le32 hwdevid_diferr;
  527. __le32 err_framelen_byteoffset;
  528. __le32 err_dataframe;
  529. } __attribute__((packed, aligned(4)));
  530. /*
  531. * brief the data structure of SSP EVNET esponse
  532. * use to indicate a SSP Completion (64 bytes)
  533. */
  534. struct ssp_event_resp {
  535. __le32 tag;
  536. __le32 event;
  537. __le32 port_id;
  538. __le32 device_id;
  539. __le32 ssp_tag;
  540. __le32 event_param0;
  541. __le32 event_param1;
  542. __le32 sas_addr_h32;
  543. __le32 sas_addr_l32;
  544. __le32 e_udt1_udt0_crc;
  545. __le32 e_udt5_udt4_udt3_udt2;
  546. __le32 a_udt1_udt0_crc;
  547. __le32 a_udt5_udt4_udt3_udt2;
  548. __le32 hwdevid_diferr;
  549. __le32 err_framelen_byteoffset;
  550. __le32 err_dataframe;
  551. } __attribute__((packed, aligned(4)));
  552. /**
  553. * brief the data structure of General Event Notification Response
  554. * use to describe MPI General Event Notification Response (64 bytes)
  555. */
  556. struct general_event_resp {
  557. __le32 status;
  558. __le32 inb_IOMB_payload[14];
  559. } __attribute__((packed, aligned(4)));
  560. #define GENERAL_EVENT_PAYLOAD 14
  561. #define OPCODE_BITS 0x00000fff
  562. /*
  563. * brief the data structure of SMP Request Command
  564. * use to describe MPI SMP REQUEST Command (64 bytes)
  565. */
  566. struct smp_req {
  567. __le32 tag;
  568. __le32 device_id;
  569. __le32 len_ip_ir;
  570. /* Bits [0] - Indirect response */
  571. /* Bits [1] - Indirect Payload */
  572. /* Bits [15:2] - Reserved */
  573. /* Bits [23:16] - direct payload Len */
  574. /* Bits [31:24] - Reserved */
  575. u8 smp_req16[16];
  576. union {
  577. u8 smp_req[32];
  578. struct {
  579. __le64 long_req_addr;/* sg dma address, LE */
  580. __le32 long_req_size;/* LE */
  581. u32 _r_a;
  582. __le64 long_resp_addr;/* sg dma address, LE */
  583. __le32 long_resp_size;/* LE */
  584. u32 _r_b;
  585. } long_smp_req;/* sequencer extension */
  586. };
  587. __le32 rsvd[16];
  588. } __attribute__((packed, aligned(4)));
  589. /*
  590. * brief the data structure of SMP Completion Response
  591. * use to describe MPI SMP Completion Response (64 bytes)
  592. */
  593. struct smp_completion_resp {
  594. __le32 tag;
  595. __le32 status;
  596. __le32 param;
  597. u8 _r_a[252];
  598. } __attribute__((packed, aligned(4)));
  599. /*
  600. *brief the data structure of SSP SMP SATA Abort Command
  601. * use to describe MPI SSP SMP & SATA Abort Command (64 bytes)
  602. */
  603. struct task_abort_req {
  604. __le32 tag;
  605. __le32 device_id;
  606. __le32 tag_to_abort;
  607. __le32 abort_all;
  608. u32 reserved[27];
  609. } __attribute__((packed, aligned(4)));
  610. /* These flags used for SSP SMP & SATA Abort */
  611. #define ABORT_MASK 0x3
  612. #define ABORT_SINGLE 0x0
  613. #define ABORT_ALL 0x1
  614. /**
  615. * brief the data structure of SSP SATA SMP Abort Response
  616. * use to describe SSP SMP & SATA Abort Response ( 64 bytes)
  617. */
  618. struct task_abort_resp {
  619. __le32 tag;
  620. __le32 status;
  621. __le32 scp;
  622. u32 reserved[12];
  623. } __attribute__((packed, aligned(4)));
  624. /**
  625. * brief the data structure of SAS Diagnostic Start/End Command
  626. * use to describe MPI SAS Diagnostic Start/End Command (64 bytes)
  627. */
  628. struct sas_diag_start_end_req {
  629. __le32 tag;
  630. __le32 operation_phyid;
  631. u32 reserved[29];
  632. } __attribute__((packed, aligned(4)));
  633. /**
  634. * brief the data structure of SAS Diagnostic Execute Command
  635. * use to describe MPI SAS Diagnostic Execute Command (64 bytes)
  636. */
  637. struct sas_diag_execute_req {
  638. __le32 tag;
  639. __le32 cmdtype_cmddesc_phyid;
  640. __le32 pat1_pat2;
  641. __le32 threshold;
  642. __le32 codepat_errmsk;
  643. __le32 pmon;
  644. __le32 pERF1CTL;
  645. u32 reserved[24];
  646. } __attribute__((packed, aligned(4)));
  647. #define SAS_DIAG_PARAM_BYTES 24
  648. /*
  649. * brief the data structure of Set Device State Command
  650. * use to describe MPI Set Device State Command (64 bytes)
  651. */
  652. struct set_dev_state_req {
  653. __le32 tag;
  654. __le32 device_id;
  655. __le32 nds;
  656. u32 reserved[28];
  657. } __attribute__((packed, aligned(4)));
  658. /*
  659. * brief the data structure of SATA Start Command
  660. * use to describe MPI SATA IO Start Command (64 bytes)
  661. * Note: This structure is common for normal / encryption I/O
  662. */
  663. struct sata_start_req {
  664. __le32 tag;
  665. __le32 device_id;
  666. __le32 data_len;
  667. __le32 ncqtag_atap_dir_m_dad;
  668. struct host_to_dev_fis sata_fis;
  669. u32 reserved1;
  670. u32 reserved2; /* dword 11. rsvd for normal I/O. */
  671. /* EPLE Descl for enc I/O */
  672. u32 addr_low; /* dword 12. rsvd for enc I/O */
  673. u32 addr_high; /* dword 13. reserved for enc I/O */
  674. __le32 len; /* dword 14: length for normal I/O. */
  675. /* EPLE Desch for enc I/O */
  676. __le32 esgl; /* dword 15. rsvd for enc I/O */
  677. __le32 atapi_scsi_cdb[4]; /* dword 16-19. rsvd for enc I/O */
  678. /* The below fields are reserved for normal I/O */
  679. __le32 key_index_mode; /* dword 20 */
  680. __le32 sector_cnt_enss;/* dword 21 */
  681. __le32 keytagl; /* dword 22 */
  682. __le32 keytagh; /* dword 23 */
  683. __le32 twk_val0; /* dword 24 */
  684. __le32 twk_val1; /* dword 25 */
  685. __le32 twk_val2; /* dword 26 */
  686. __le32 twk_val3; /* dword 27 */
  687. __le32 enc_addr_low; /* dword 28. Encryption SGL address high */
  688. __le32 enc_addr_high; /* dword 29. Encryption SGL address low */
  689. __le32 enc_len; /* dword 30. Encryption length */
  690. __le32 enc_esgl; /* dword 31. Encryption esgl bit */
  691. } __attribute__((packed, aligned(4)));
  692. /**
  693. * brief the data structure of SSP INI TM Start Command
  694. * use to describe MPI SSP INI TM Start Command (64 bytes)
  695. */
  696. struct ssp_ini_tm_start_req {
  697. __le32 tag;
  698. __le32 device_id;
  699. __le32 relate_tag;
  700. __le32 tmf;
  701. u8 lun[8];
  702. __le32 ds_ads_m;
  703. u32 reserved[24];
  704. } __attribute__((packed, aligned(4)));
  705. struct ssp_info_unit {
  706. u8 lun[8];/* SCSI Logical Unit Number */
  707. u8 reserved1;/* reserved */
  708. u8 efb_prio_attr;
  709. /* B7 : enabledFirstBurst */
  710. /* B6-3 : taskPriority */
  711. /* B2-0 : taskAttribute */
  712. u8 reserved2; /* reserved */
  713. u8 additional_cdb_len;
  714. /* B7-2 : additional_cdb_len */
  715. /* B1-0 : reserved */
  716. u8 cdb[16];/* The SCSI CDB up to 16 bytes length */
  717. } __attribute__((packed, aligned(4)));
  718. /**
  719. * brief the data structure of SSP INI IO Start Command
  720. * use to describe MPI SSP INI IO Start Command (64 bytes)
  721. * Note: This structure is common for normal / encryption I/O
  722. */
  723. struct ssp_ini_io_start_req {
  724. __le32 tag;
  725. __le32 device_id;
  726. __le32 data_len;
  727. __le32 dad_dir_m_tlr;
  728. struct ssp_info_unit ssp_iu;
  729. __le32 addr_low; /* dword 12: sgl low for normal I/O. */
  730. /* epl_descl for encryption I/O */
  731. __le32 addr_high; /* dword 13: sgl hi for normal I/O */
  732. /* dpl_descl for encryption I/O */
  733. __le32 len; /* dword 14: len for normal I/O. */
  734. /* edpl_desch for encryption I/O */
  735. __le32 esgl; /* dword 15: ESGL bit for normal I/O. */
  736. /* user defined tag mask for enc I/O */
  737. /* The below fields are reserved for normal I/O */
  738. u8 udt[12]; /* dword 16-18 */
  739. __le32 sectcnt_ios; /* dword 19 */
  740. __le32 key_cmode; /* dword 20 */
  741. __le32 ks_enss; /* dword 21 */
  742. __le32 keytagl; /* dword 22 */
  743. __le32 keytagh; /* dword 23 */
  744. __le32 twk_val0; /* dword 24 */
  745. __le32 twk_val1; /* dword 25 */
  746. __le32 twk_val2; /* dword 26 */
  747. __le32 twk_val3; /* dword 27 */
  748. __le32 enc_addr_low; /* dword 28: Encryption sgl addr low */
  749. __le32 enc_addr_high; /* dword 29: Encryption sgl addr hi */
  750. __le32 enc_len; /* dword 30: Encryption length */
  751. __le32 enc_esgl; /* dword 31: ESGL bit for encryption */
  752. } __attribute__((packed, aligned(4)));
  753. /**
  754. * brief the data structure for SSP_INI_DIF_ENC_IO COMMAND
  755. * use to initiate SSP I/O operation with optional DIF/ENC
  756. */
  757. struct ssp_dif_enc_io_req {
  758. __le32 tag;
  759. __le32 device_id;
  760. __le32 data_len;
  761. __le32 dirMTlr;
  762. __le32 sspiu0;
  763. __le32 sspiu1;
  764. __le32 sspiu2;
  765. __le32 sspiu3;
  766. __le32 sspiu4;
  767. __le32 sspiu5;
  768. __le32 sspiu6;
  769. __le32 epl_des;
  770. __le32 dpl_desl_ndplr;
  771. __le32 dpl_desh;
  772. __le32 uum_uuv_bss_difbits;
  773. u8 udt[12];
  774. __le32 sectcnt_ios;
  775. __le32 key_cmode;
  776. __le32 ks_enss;
  777. __le32 keytagl;
  778. __le32 keytagh;
  779. __le32 twk_val0;
  780. __le32 twk_val1;
  781. __le32 twk_val2;
  782. __le32 twk_val3;
  783. __le32 addr_low;
  784. __le32 addr_high;
  785. __le32 len;
  786. __le32 esgl;
  787. } __attribute__((packed, aligned(4)));
  788. /**
  789. * brief the data structure of Firmware download
  790. * use to describe MPI FW DOWNLOAD Command (64 bytes)
  791. */
  792. struct fw_flash_Update_req {
  793. __le32 tag;
  794. __le32 cur_image_offset;
  795. __le32 cur_image_len;
  796. __le32 total_image_len;
  797. u32 reserved0[7];
  798. __le32 sgl_addr_lo;
  799. __le32 sgl_addr_hi;
  800. __le32 len;
  801. __le32 ext_reserved;
  802. u32 reserved1[16];
  803. } __attribute__((packed, aligned(4)));
  804. #define FWFLASH_IOMB_RESERVED_LEN 0x07
  805. /**
  806. * brief the data structure of FW_FLASH_UPDATE Response
  807. * use to describe MPI FW_FLASH_UPDATE Response (64 bytes)
  808. *
  809. */
  810. struct fw_flash_Update_resp {
  811. __le32 tag;
  812. __le32 status;
  813. u32 reserved[13];
  814. } __attribute__((packed, aligned(4)));
  815. /**
  816. * brief the data structure of Get NVM Data Command
  817. * use to get data from NVM in HBA(64 bytes)
  818. */
  819. struct get_nvm_data_req {
  820. __le32 tag;
  821. __le32 len_ir_vpdd;
  822. __le32 vpd_offset;
  823. u32 reserved[8];
  824. __le32 resp_addr_lo;
  825. __le32 resp_addr_hi;
  826. __le32 resp_len;
  827. u32 reserved1[17];
  828. } __attribute__((packed, aligned(4)));
  829. struct set_nvm_data_req {
  830. __le32 tag;
  831. __le32 len_ir_vpdd;
  832. __le32 vpd_offset;
  833. u32 reserved[8];
  834. __le32 resp_addr_lo;
  835. __le32 resp_addr_hi;
  836. __le32 resp_len;
  837. u32 reserved1[17];
  838. } __attribute__((packed, aligned(4)));
  839. /**
  840. * brief the data structure for SET CONTROLLER CONFIG COMMAND
  841. * use to modify controller configuration
  842. */
  843. struct set_ctrl_cfg_req {
  844. __le32 tag;
  845. __le32 cfg_pg[14];
  846. u32 reserved[16];
  847. } __attribute__((packed, aligned(4)));
  848. /**
  849. * brief the data structure for GET CONTROLLER CONFIG COMMAND
  850. * use to get controller configuration page
  851. */
  852. struct get_ctrl_cfg_req {
  853. __le32 tag;
  854. __le32 pgcd;
  855. __le32 int_vec;
  856. u32 reserved[28];
  857. } __attribute__((packed, aligned(4)));
  858. /**
  859. * brief the data structure for KEK_MANAGEMENT COMMAND
  860. * use for KEK management
  861. */
  862. struct kek_mgmt_req {
  863. __le32 tag;
  864. __le32 new_curidx_ksop;
  865. u32 reserved;
  866. __le32 kblob[12];
  867. u32 reserved1[16];
  868. } __attribute__((packed, aligned(4)));
  869. /**
  870. * brief the data structure for DEK_MANAGEMENT COMMAND
  871. * use for DEK management
  872. */
  873. struct dek_mgmt_req {
  874. __le32 tag;
  875. __le32 kidx_dsop;
  876. __le32 dekidx;
  877. __le32 addr_l;
  878. __le32 addr_h;
  879. __le32 nent;
  880. __le32 dbf_tblsize;
  881. u32 reserved[24];
  882. } __attribute__((packed, aligned(4)));
  883. /**
  884. * brief the data structure for SET PHY PROFILE COMMAND
  885. * use to retrive phy specific information
  886. */
  887. struct set_phy_profile_req {
  888. __le32 tag;
  889. __le32 ppc_phyid;
  890. u32 reserved[29];
  891. } __attribute__((packed, aligned(4)));
  892. /**
  893. * brief the data structure for GET PHY PROFILE COMMAND
  894. * use to retrive phy specific information
  895. */
  896. struct get_phy_profile_req {
  897. __le32 tag;
  898. __le32 ppc_phyid;
  899. __le32 profile[29];
  900. } __attribute__((packed, aligned(4)));
  901. /**
  902. * brief the data structure for EXT FLASH PARTITION
  903. * use to manage ext flash partition
  904. */
  905. struct ext_flash_partition_req {
  906. __le32 tag;
  907. __le32 cmd;
  908. __le32 offset;
  909. __le32 len;
  910. u32 reserved[7];
  911. __le32 addr_low;
  912. __le32 addr_high;
  913. __le32 len1;
  914. __le32 ext;
  915. u32 reserved1[16];
  916. } __attribute__((packed, aligned(4)));
  917. #define TWI_DEVICE 0x0
  918. #define C_SEEPROM 0x1
  919. #define VPD_FLASH 0x4
  920. #define AAP1_RDUMP 0x5
  921. #define IOP_RDUMP 0x6
  922. #define EXPAN_ROM 0x7
  923. #define IPMode 0x80000000
  924. #define NVMD_TYPE 0x0000000F
  925. #define NVMD_STAT 0x0000FFFF
  926. #define NVMD_LEN 0xFF000000
  927. /**
  928. * brief the data structure of Get NVMD Data Response
  929. * use to describe MPI Get NVMD Data Response (64 bytes)
  930. */
  931. struct get_nvm_data_resp {
  932. __le32 tag;
  933. __le32 ir_tda_bn_dps_das_nvm;
  934. __le32 dlen_status;
  935. __le32 nvm_data[12];
  936. } __attribute__((packed, aligned(4)));
  937. /**
  938. * brief the data structure of SAS Diagnostic Start/End Response
  939. * use to describe MPI SAS Diagnostic Start/End Response (64 bytes)
  940. *
  941. */
  942. struct sas_diag_start_end_resp {
  943. __le32 tag;
  944. __le32 status;
  945. u32 reserved[13];
  946. } __attribute__((packed, aligned(4)));
  947. /**
  948. * brief the data structure of SAS Diagnostic Execute Response
  949. * use to describe MPI SAS Diagnostic Execute Response (64 bytes)
  950. *
  951. */
  952. struct sas_diag_execute_resp {
  953. __le32 tag;
  954. __le32 cmdtype_cmddesc_phyid;
  955. __le32 Status;
  956. __le32 ReportData;
  957. u32 reserved[11];
  958. } __attribute__((packed, aligned(4)));
  959. /**
  960. * brief the data structure of Set Device State Response
  961. * use to describe MPI Set Device State Response (64 bytes)
  962. *
  963. */
  964. struct set_dev_state_resp {
  965. __le32 tag;
  966. __le32 status;
  967. __le32 device_id;
  968. __le32 pds_nds;
  969. u32 reserved[11];
  970. } __attribute__((packed, aligned(4)));
  971. /* new outbound structure for spcv - begins */
  972. /**
  973. * brief the data structure for SET CONTROLLER CONFIG COMMAND
  974. * use to modify controller configuration
  975. */
  976. struct set_ctrl_cfg_resp {
  977. __le32 tag;
  978. __le32 status;
  979. __le32 err_qlfr_pgcd;
  980. u32 reserved[12];
  981. } __attribute__((packed, aligned(4)));
  982. struct get_ctrl_cfg_resp {
  983. __le32 tag;
  984. __le32 status;
  985. __le32 err_qlfr;
  986. __le32 confg_page[12];
  987. } __attribute__((packed, aligned(4)));
  988. struct kek_mgmt_resp {
  989. __le32 tag;
  990. __le32 status;
  991. __le32 kidx_new_curr_ksop;
  992. __le32 err_qlfr;
  993. u32 reserved[11];
  994. } __attribute__((packed, aligned(4)));
  995. struct dek_mgmt_resp {
  996. __le32 tag;
  997. __le32 status;
  998. __le32 kekidx_tbls_dsop;
  999. __le32 dekidx;
  1000. __le32 err_qlfr;
  1001. u32 reserved[10];
  1002. } __attribute__((packed, aligned(4)));
  1003. struct get_phy_profile_resp {
  1004. __le32 tag;
  1005. __le32 status;
  1006. __le32 ppc_phyid;
  1007. __le32 ppc_specific_rsp[12];
  1008. } __attribute__((packed, aligned(4)));
  1009. struct flash_op_ext_resp {
  1010. __le32 tag;
  1011. __le32 cmd;
  1012. __le32 status;
  1013. __le32 epart_size;
  1014. __le32 epart_sect_size;
  1015. u32 reserved[10];
  1016. } __attribute__((packed, aligned(4)));
  1017. struct set_phy_profile_resp {
  1018. __le32 tag;
  1019. __le32 status;
  1020. __le32 ppc_phyid;
  1021. __le32 ppc_specific_rsp[12];
  1022. } __attribute__((packed, aligned(4)));
  1023. struct ssp_coalesced_comp_resp {
  1024. __le32 coal_cnt;
  1025. __le32 tag0;
  1026. __le32 ssp_tag0;
  1027. __le32 tag1;
  1028. __le32 ssp_tag1;
  1029. __le32 add_tag_ssp_tag[10];
  1030. } __attribute__((packed, aligned(4)));
  1031. /* new outbound structure for spcv - ends */
  1032. /* brief data structure for SAS protocol timer configuration page.
  1033. *
  1034. */
  1035. struct SASProtocolTimerConfig {
  1036. __le32 pageCode; /* 0 */
  1037. __le32 MST_MSI; /* 1 */
  1038. __le32 STP_SSP_MCT_TMO; /* 2 */
  1039. __le32 STP_FRM_TMO; /* 3 */
  1040. __le32 STP_IDLE_TMO; /* 4 */
  1041. __le32 OPNRJT_RTRY_INTVL; /* 5 */
  1042. __le32 Data_Cmd_OPNRJT_RTRY_TMO; /* 6 */
  1043. __le32 Data_Cmd_OPNRJT_RTRY_THR; /* 7 */
  1044. __le32 MAX_AIP; /* 8 */
  1045. } __attribute__((packed, aligned(4)));
  1046. typedef struct SASProtocolTimerConfig SASProtocolTimerConfig_t;
  1047. #define NDS_BITS 0x0F
  1048. #define PDS_BITS 0xF0
  1049. /*
  1050. * HW Events type
  1051. */
  1052. #define HW_EVENT_RESET_START 0x01
  1053. #define HW_EVENT_CHIP_RESET_COMPLETE 0x02
  1054. #define HW_EVENT_PHY_STOP_STATUS 0x03
  1055. #define HW_EVENT_SAS_PHY_UP 0x04
  1056. #define HW_EVENT_SATA_PHY_UP 0x05
  1057. #define HW_EVENT_SATA_SPINUP_HOLD 0x06
  1058. #define HW_EVENT_PHY_DOWN 0x07
  1059. #define HW_EVENT_PORT_INVALID 0x08
  1060. #define HW_EVENT_BROADCAST_CHANGE 0x09
  1061. #define HW_EVENT_PHY_ERROR 0x0A
  1062. #define HW_EVENT_BROADCAST_SES 0x0B
  1063. #define HW_EVENT_INBOUND_CRC_ERROR 0x0C
  1064. #define HW_EVENT_HARD_RESET_RECEIVED 0x0D
  1065. #define HW_EVENT_MALFUNCTION 0x0E
  1066. #define HW_EVENT_ID_FRAME_TIMEOUT 0x0F
  1067. #define HW_EVENT_BROADCAST_EXP 0x10
  1068. #define HW_EVENT_PHY_START_STATUS 0x11
  1069. #define HW_EVENT_LINK_ERR_INVALID_DWORD 0x12
  1070. #define HW_EVENT_LINK_ERR_DISPARITY_ERROR 0x13
  1071. #define HW_EVENT_LINK_ERR_CODE_VIOLATION 0x14
  1072. #define HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH 0x15
  1073. #define HW_EVENT_LINK_ERR_PHY_RESET_FAILED 0x16
  1074. #define HW_EVENT_PORT_RECOVERY_TIMER_TMO 0x17
  1075. #define HW_EVENT_PORT_RECOVER 0x18
  1076. #define HW_EVENT_PORT_RESET_TIMER_TMO 0x19
  1077. #define HW_EVENT_PORT_RESET_COMPLETE 0x20
  1078. #define EVENT_BROADCAST_ASYNCH_EVENT 0x21
  1079. /* port state */
  1080. #define PORT_NOT_ESTABLISHED 0x00
  1081. #define PORT_VALID 0x01
  1082. #define PORT_LOSTCOMM 0x02
  1083. #define PORT_IN_RESET 0x04
  1084. #define PORT_3RD_PARTY_RESET 0x07
  1085. #define PORT_INVALID 0x08
  1086. /*
  1087. * SSP/SMP/SATA IO Completion Status values
  1088. */
  1089. #define IO_SUCCESS 0x00
  1090. #define IO_ABORTED 0x01
  1091. #define IO_OVERFLOW 0x02
  1092. #define IO_UNDERFLOW 0x03
  1093. #define IO_FAILED 0x04
  1094. #define IO_ABORT_RESET 0x05
  1095. #define IO_NOT_VALID 0x06
  1096. #define IO_NO_DEVICE 0x07
  1097. #define IO_ILLEGAL_PARAMETER 0x08
  1098. #define IO_LINK_FAILURE 0x09
  1099. #define IO_PROG_ERROR 0x0A
  1100. #define IO_EDC_IN_ERROR 0x0B
  1101. #define IO_EDC_OUT_ERROR 0x0C
  1102. #define IO_ERROR_HW_TIMEOUT 0x0D
  1103. #define IO_XFER_ERROR_BREAK 0x0E
  1104. #define IO_XFER_ERROR_PHY_NOT_READY 0x0F
  1105. #define IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED 0x10
  1106. #define IO_OPEN_CNX_ERROR_ZONE_VIOLATION 0x11
  1107. #define IO_OPEN_CNX_ERROR_BREAK 0x12
  1108. #define IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS 0x13
  1109. #define IO_OPEN_CNX_ERROR_BAD_DESTINATION 0x14
  1110. #define IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED 0x15
  1111. #define IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY 0x16
  1112. #define IO_OPEN_CNX_ERROR_WRONG_DESTINATION 0x17
  1113. /* This error code 0x18 is not used on SPCv */
  1114. #define IO_OPEN_CNX_ERROR_UNKNOWN_ERROR 0x18
  1115. #define IO_XFER_ERROR_NAK_RECEIVED 0x19
  1116. #define IO_XFER_ERROR_ACK_NAK_TIMEOUT 0x1A
  1117. #define IO_XFER_ERROR_PEER_ABORTED 0x1B
  1118. #define IO_XFER_ERROR_RX_FRAME 0x1C
  1119. #define IO_XFER_ERROR_DMA 0x1D
  1120. #define IO_XFER_ERROR_CREDIT_TIMEOUT 0x1E
  1121. #define IO_XFER_ERROR_SATA_LINK_TIMEOUT 0x1F
  1122. #define IO_XFER_ERROR_SATA 0x20
  1123. /* This error code 0x22 is not used on SPCv */
  1124. #define IO_XFER_ERROR_ABORTED_DUE_TO_SRST 0x22
  1125. #define IO_XFER_ERROR_REJECTED_NCQ_MODE 0x21
  1126. #define IO_XFER_ERROR_ABORTED_NCQ_MODE 0x23
  1127. #define IO_XFER_OPEN_RETRY_TIMEOUT 0x24
  1128. /* This error code 0x25 is not used on SPCv */
  1129. #define IO_XFER_SMP_RESP_CONNECTION_ERROR 0x25
  1130. #define IO_XFER_ERROR_UNEXPECTED_PHASE 0x26
  1131. #define IO_XFER_ERROR_XFER_RDY_OVERRUN 0x27
  1132. #define IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED 0x28
  1133. #define IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT 0x30
  1134. /* The following error code 0x31 and 0x32 are not using (obsolete) */
  1135. #define IO_XFER_ERROR_CMD_ISSUE_BREAK_BEFORE_ACK_NAK 0x31
  1136. #define IO_XFER_ERROR_CMD_ISSUE_PHY_DOWN_BEFORE_ACK_NAK 0x32
  1137. #define IO_XFER_ERROR_OFFSET_MISMATCH 0x34
  1138. #define IO_XFER_ERROR_XFER_ZERO_DATA_LEN 0x35
  1139. #define IO_XFER_CMD_FRAME_ISSUED 0x36
  1140. #define IO_ERROR_INTERNAL_SMP_RESOURCE 0x37
  1141. #define IO_PORT_IN_RESET 0x38
  1142. #define IO_DS_NON_OPERATIONAL 0x39
  1143. #define IO_DS_IN_RECOVERY 0x3A
  1144. #define IO_TM_TAG_NOT_FOUND 0x3B
  1145. #define IO_XFER_PIO_SETUP_ERROR 0x3C
  1146. #define IO_SSP_EXT_IU_ZERO_LEN_ERROR 0x3D
  1147. #define IO_DS_IN_ERROR 0x3E
  1148. #define IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY 0x3F
  1149. #define IO_ABORT_IN_PROGRESS 0x40
  1150. #define IO_ABORT_DELAYED 0x41
  1151. #define IO_INVALID_LENGTH 0x42
  1152. /********** additional response event values *****************/
  1153. #define IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY_ALT 0x43
  1154. #define IO_XFER_OPEN_RETRY_BACKOFF_THRESHOLD_REACHED 0x44
  1155. #define IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_TMO 0x45
  1156. #define IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_NO_DEST 0x46
  1157. #define IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_OPEN_COLLIDE 0x47
  1158. #define IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS_PATHWAY_BLOCKED 0x48
  1159. #define IO_DS_INVALID 0x49
  1160. /* WARNING: the value is not contiguous from here */
  1161. #define IO_XFER_ERR_LAST_PIO_DATAIN_CRC_ERR 0x52
  1162. #define IO_XFER_DMA_ACTIVATE_TIMEOUT 0x53
  1163. #define IO_XFER_ERROR_INTERNAL_CRC_ERROR 0x54
  1164. #define MPI_IO_RQE_BUSY_FULL 0x55
  1165. #define IO_XFER_ERR_EOB_DATA_OVERRUN 0x56
  1166. #define IO_XFER_ERROR_INVALID_SSP_RSP_FRAME 0x57
  1167. #define IO_OPEN_CNX_ERROR_OPEN_PREEMPTED 0x58
  1168. #define MPI_ERR_IO_RESOURCE_UNAVAILABLE 0x1004
  1169. #define MPI_ERR_ATAPI_DEVICE_BUSY 0x1024
  1170. #define IO_XFR_ERROR_DEK_KEY_CACHE_MISS 0x2040
  1171. /*
  1172. * An encryption IO request failed due to DEK Key Tag mismatch.
  1173. * The key tag supplied in the encryption IOMB does not match with
  1174. * the Key Tag in the referenced DEK Entry.
  1175. */
  1176. #define IO_XFR_ERROR_DEK_KEY_TAG_MISMATCH 0x2041
  1177. #define IO_XFR_ERROR_CIPHER_MODE_INVALID 0x2042
  1178. /*
  1179. * An encryption I/O request failed because the initial value (IV)
  1180. * in the unwrapped DEK blob didn't match the IV used to unwrap it.
  1181. */
  1182. #define IO_XFR_ERROR_DEK_IV_MISMATCH 0x2043
  1183. /* An encryption I/O request failed due to an internal RAM ECC or
  1184. * interface error while unwrapping the DEK. */
  1185. #define IO_XFR_ERROR_DEK_RAM_INTERFACE_ERROR 0x2044
  1186. /* An encryption I/O request failed due to an internal RAM ECC or
  1187. * interface error while unwrapping the DEK. */
  1188. #define IO_XFR_ERROR_INTERNAL_RAM 0x2045
  1189. /*
  1190. * An encryption I/O request failed
  1191. * because the DEK index specified in the I/O was outside the bounds of
  1192. * the total number of entries in the host DEK table.
  1193. */
  1194. #define IO_XFR_ERROR_DEK_INDEX_OUT_OF_BOUNDS0x2046
  1195. /* define DIF IO response error status code */
  1196. #define IO_XFR_ERROR_DIF_MISMATCH 0x3000
  1197. #define IO_XFR_ERROR_DIF_APPLICATION_TAG_MISMATCH 0x3001
  1198. #define IO_XFR_ERROR_DIF_REFERENCE_TAG_MISMATCH 0x3002
  1199. #define IO_XFR_ERROR_DIF_CRC_MISMATCH 0x3003
  1200. /* define operator management response status and error qualifier code */
  1201. #define OPR_MGMT_OP_NOT_SUPPORTED 0x2060
  1202. #define OPR_MGMT_MPI_ENC_ERR_OPR_PARAM_ILLEGAL 0x2061
  1203. #define OPR_MGMT_MPI_ENC_ERR_OPR_ID_NOT_FOUND 0x2062
  1204. #define OPR_MGMT_MPI_ENC_ERR_OPR_ROLE_NOT_MATCH 0x2063
  1205. #define OPR_MGMT_MPI_ENC_ERR_OPR_MAX_NUM_EXCEEDED 0x2064
  1206. #define OPR_MGMT_MPI_ENC_ERR_KEK_UNWRAP_FAIL 0x2022
  1207. #define OPR_MGMT_MPI_ENC_ERR_NVRAM_OPERATION_FAILURE 0x2023
  1208. /***************** additional response event values ***************/
  1209. /* WARNING: This error code must always be the last number.
  1210. * If you add error code, modify this code also
  1211. * It is used as an index
  1212. */
  1213. #define IO_ERROR_UNKNOWN_GENERIC 0x2023
  1214. /* MSGU CONFIGURATION TABLE*/
  1215. #define SPCv_MSGU_CFG_TABLE_UPDATE 0x001
  1216. #define SPCv_MSGU_CFG_TABLE_RESET 0x002
  1217. #define SPCv_MSGU_CFG_TABLE_FREEZE 0x004
  1218. #define SPCv_MSGU_CFG_TABLE_UNFREEZE 0x008
  1219. #define MSGU_IBDB_SET 0x00
  1220. #define MSGU_HOST_INT_STATUS 0x08
  1221. #define MSGU_HOST_INT_MASK 0x0C
  1222. #define MSGU_IOPIB_INT_STATUS 0x18
  1223. #define MSGU_IOPIB_INT_MASK 0x1C
  1224. #define MSGU_IBDB_CLEAR 0x20
  1225. #define MSGU_MSGU_CONTROL 0x24
  1226. #define MSGU_ODR 0x20
  1227. #define MSGU_ODCR 0x28
  1228. #define MSGU_ODMR 0x30
  1229. #define MSGU_ODMR_U 0x34
  1230. #define MSGU_ODMR_CLR 0x38
  1231. #define MSGU_ODMR_CLR_U 0x3C
  1232. #define MSGU_OD_RSVD 0x40
  1233. #define MSGU_SCRATCH_PAD_0 0x44
  1234. #define MSGU_SCRATCH_PAD_1 0x48
  1235. #define MSGU_SCRATCH_PAD_2 0x4C
  1236. #define MSGU_SCRATCH_PAD_3 0x50
  1237. #define MSGU_HOST_SCRATCH_PAD_0 0x54
  1238. #define MSGU_HOST_SCRATCH_PAD_1 0x58
  1239. #define MSGU_HOST_SCRATCH_PAD_2 0x5C
  1240. #define MSGU_HOST_SCRATCH_PAD_3 0x60
  1241. #define MSGU_HOST_SCRATCH_PAD_4 0x64
  1242. #define MSGU_HOST_SCRATCH_PAD_5 0x68
  1243. #define MSGU_HOST_SCRATCH_PAD_6 0x6C
  1244. #define MSGU_HOST_SCRATCH_PAD_7 0x70
  1245. /* bit definition for ODMR register */
  1246. #define ODMR_MASK_ALL 0xFFFFFFFF/* mask all
  1247. interrupt vector */
  1248. #define ODMR_CLEAR_ALL 0 /* clear all
  1249. interrupt vector */
  1250. /* bit definition for ODCR register */
  1251. #define ODCR_CLEAR_ALL 0xFFFFFFFF /* mask all
  1252. interrupt vector*/
  1253. /* MSIX Interupts */
  1254. #define MSIX_TABLE_OFFSET 0x2000
  1255. #define MSIX_TABLE_ELEMENT_SIZE 0x10
  1256. #define MSIX_INTERRUPT_CONTROL_OFFSET 0xC
  1257. #define MSIX_TABLE_BASE (MSIX_TABLE_OFFSET + \
  1258. MSIX_INTERRUPT_CONTROL_OFFSET)
  1259. #define MSIX_INTERRUPT_DISABLE 0x1
  1260. #define MSIX_INTERRUPT_ENABLE 0x0
  1261. /* state definition for Scratch Pad1 register */
  1262. #define SCRATCH_PAD_RAAE_READY 0x3
  1263. #define SCRATCH_PAD_ILA_READY 0xC
  1264. #define SCRATCH_PAD_BOOT_LOAD_SUCCESS 0x0
  1265. #define SCRATCH_PAD_IOP0_READY 0xC00
  1266. #define SCRATCH_PAD_IOP1_READY 0x3000
  1267. #define SCRATCH_PAD_MIPSALL_READY (SCRATCH_PAD_IOP1_READY | \
  1268. SCRATCH_PAD_IOP0_READY | \
  1269. SCRATCH_PAD_RAAE_READY)
  1270. /* boot loader state */
  1271. #define SCRATCH_PAD1_BOOTSTATE_MASK 0x70 /* Bit 4-6 */
  1272. #define SCRATCH_PAD1_BOOTSTATE_SUCESS 0x0 /* Load successful */
  1273. #define SCRATCH_PAD1_BOOTSTATE_HDA_SEEPROM 0x10 /* HDA SEEPROM */
  1274. #define SCRATCH_PAD1_BOOTSTATE_HDA_BOOTSTRAP 0x20 /* HDA BootStrap Pins */
  1275. #define SCRATCH_PAD1_BOOTSTATE_HDA_SOFTRESET 0x30 /* HDA Soft Reset */
  1276. #define SCRATCH_PAD1_BOOTSTATE_CRIT_ERROR 0x40 /* HDA critical error */
  1277. #define SCRATCH_PAD1_BOOTSTATE_R1 0x50 /* Reserved */
  1278. #define SCRATCH_PAD1_BOOTSTATE_R2 0x60 /* Reserved */
  1279. #define SCRATCH_PAD1_BOOTSTATE_FATAL 0x70 /* Fatal Error */
  1280. /* state definition for Scratch Pad2 register */
  1281. #define SCRATCH_PAD2_POR 0x00 /* power on state */
  1282. #define SCRATCH_PAD2_SFR 0x01 /* soft reset state */
  1283. #define SCRATCH_PAD2_ERR 0x02 /* error state */
  1284. #define SCRATCH_PAD2_RDY 0x03 /* ready state */
  1285. #define SCRATCH_PAD2_FWRDY_RST 0x04 /* FW rdy for soft reset flag */
  1286. #define SCRATCH_PAD2_IOPRDY_RST 0x08 /* IOP ready for soft reset */
  1287. #define SCRATCH_PAD2_STATE_MASK 0xFFFFFFF4 /* ScratchPad 2
  1288. Mask, bit1-0 State */
  1289. #define SCRATCH_PAD2_RESERVED 0x000003FC/* Scratch Pad1
  1290. Reserved bit 2 to 9 */
  1291. #define SCRATCH_PAD_ERROR_MASK 0xFFFFFC00 /* Error mask bits */
  1292. #define SCRATCH_PAD_STATE_MASK 0x00000003 /* State Mask bits */
  1293. /* main configuration offset - byte offset */
  1294. #define MAIN_SIGNATURE_OFFSET 0x00 /* DWORD 0x00 */
  1295. #define MAIN_INTERFACE_REVISION 0x04 /* DWORD 0x01 */
  1296. #define MAIN_FW_REVISION 0x08 /* DWORD 0x02 */
  1297. #define MAIN_MAX_OUTSTANDING_IO_OFFSET 0x0C /* DWORD 0x03 */
  1298. #define MAIN_MAX_SGL_OFFSET 0x10 /* DWORD 0x04 */
  1299. #define MAIN_CNTRL_CAP_OFFSET 0x14 /* DWORD 0x05 */
  1300. #define MAIN_GST_OFFSET 0x18 /* DWORD 0x06 */
  1301. #define MAIN_IBQ_OFFSET 0x1C /* DWORD 0x07 */
  1302. #define MAIN_OBQ_OFFSET 0x20 /* DWORD 0x08 */
  1303. #define MAIN_IQNPPD_HPPD_OFFSET 0x24 /* DWORD 0x09 */
  1304. /* 0x28 - 0x4C - RSVD */
  1305. #define MAIN_EVENT_CRC_CHECK 0x48 /* DWORD 0x12 */
  1306. #define MAIN_EVENT_LOG_ADDR_HI 0x50 /* DWORD 0x14 */
  1307. #define MAIN_EVENT_LOG_ADDR_LO 0x54 /* DWORD 0x15 */
  1308. #define MAIN_EVENT_LOG_BUFF_SIZE 0x58 /* DWORD 0x16 */
  1309. #define MAIN_EVENT_LOG_OPTION 0x5C /* DWORD 0x17 */
  1310. #define MAIN_PCS_EVENT_LOG_ADDR_HI 0x60 /* DWORD 0x18 */
  1311. #define MAIN_PCS_EVENT_LOG_ADDR_LO 0x64 /* DWORD 0x19 */
  1312. #define MAIN_PCS_EVENT_LOG_BUFF_SIZE 0x68 /* DWORD 0x1A */
  1313. #define MAIN_PCS_EVENT_LOG_OPTION 0x6C /* DWORD 0x1B */
  1314. #define MAIN_FATAL_ERROR_INTERRUPT 0x70 /* DWORD 0x1C */
  1315. #define MAIN_FATAL_ERROR_RDUMP0_OFFSET 0x74 /* DWORD 0x1D */
  1316. #define MAIN_FATAL_ERROR_RDUMP0_LENGTH 0x78 /* DWORD 0x1E */
  1317. #define MAIN_FATAL_ERROR_RDUMP1_OFFSET 0x7C /* DWORD 0x1F */
  1318. #define MAIN_FATAL_ERROR_RDUMP1_LENGTH 0x80 /* DWORD 0x20 */
  1319. #define MAIN_GPIO_LED_FLAGS_OFFSET 0x84 /* DWORD 0x21 */
  1320. #define MAIN_ANALOG_SETUP_OFFSET 0x88 /* DWORD 0x22 */
  1321. #define MAIN_INT_VECTOR_TABLE_OFFSET 0x8C /* DWORD 0x23 */
  1322. #define MAIN_SAS_PHY_ATTR_TABLE_OFFSET 0x90 /* DWORD 0x24 */
  1323. #define MAIN_PORT_RECOVERY_TIMER 0x94 /* DWORD 0x25 */
  1324. #define MAIN_INT_REASSERTION_DELAY 0x98 /* DWORD 0x26 */
  1325. #define MAIN_MPI_ILA_RELEASE_TYPE 0xA4 /* DWORD 0x29 */
  1326. #define MAIN_MPI_INACTIVE_FW_VERSION 0XB0 /* DWORD 0x2C */
  1327. /* Gereral Status Table offset - byte offset */
  1328. #define GST_GSTLEN_MPIS_OFFSET 0x00
  1329. #define GST_IQ_FREEZE_STATE0_OFFSET 0x04
  1330. #define GST_IQ_FREEZE_STATE1_OFFSET 0x08
  1331. #define GST_MSGUTCNT_OFFSET 0x0C
  1332. #define GST_IOPTCNT_OFFSET 0x10
  1333. /* 0x14 - 0x34 - RSVD */
  1334. #define GST_GPIO_INPUT_VAL 0x38
  1335. /* 0x3c - 0x40 - RSVD */
  1336. #define GST_RERRINFO_OFFSET0 0x44
  1337. #define GST_RERRINFO_OFFSET1 0x48
  1338. #define GST_RERRINFO_OFFSET2 0x4c
  1339. #define GST_RERRINFO_OFFSET3 0x50
  1340. #define GST_RERRINFO_OFFSET4 0x54
  1341. #define GST_RERRINFO_OFFSET5 0x58
  1342. #define GST_RERRINFO_OFFSET6 0x5c
  1343. #define GST_RERRINFO_OFFSET7 0x60
  1344. /* General Status Table - MPI state */
  1345. #define GST_MPI_STATE_UNINIT 0x00
  1346. #define GST_MPI_STATE_INIT 0x01
  1347. #define GST_MPI_STATE_TERMINATION 0x02
  1348. #define GST_MPI_STATE_ERROR 0x03
  1349. #define GST_MPI_STATE_MASK 0x07
  1350. /* Per SAS PHY Attributes */
  1351. #define PSPA_PHYSTATE0_OFFSET 0x00 /* Dword V */
  1352. #define PSPA_OB_HW_EVENT_PID0_OFFSET 0x04 /* DWORD V+1 */
  1353. #define PSPA_PHYSTATE1_OFFSET 0x08 /* Dword V+2 */
  1354. #define PSPA_OB_HW_EVENT_PID1_OFFSET 0x0C /* DWORD V+3 */
  1355. #define PSPA_PHYSTATE2_OFFSET 0x10 /* Dword V+4 */
  1356. #define PSPA_OB_HW_EVENT_PID2_OFFSET 0x14 /* DWORD V+5 */
  1357. #define PSPA_PHYSTATE3_OFFSET 0x18 /* Dword V+6 */
  1358. #define PSPA_OB_HW_EVENT_PID3_OFFSET 0x1C /* DWORD V+7 */
  1359. #define PSPA_PHYSTATE4_OFFSET 0x20 /* Dword V+8 */
  1360. #define PSPA_OB_HW_EVENT_PID4_OFFSET 0x24 /* DWORD V+9 */
  1361. #define PSPA_PHYSTATE5_OFFSET 0x28 /* Dword V+10 */
  1362. #define PSPA_OB_HW_EVENT_PID5_OFFSET 0x2C /* DWORD V+11 */
  1363. #define PSPA_PHYSTATE6_OFFSET 0x30 /* Dword V+12 */
  1364. #define PSPA_OB_HW_EVENT_PID6_OFFSET 0x34 /* DWORD V+13 */
  1365. #define PSPA_PHYSTATE7_OFFSET 0x38 /* Dword V+14 */
  1366. #define PSPA_OB_HW_EVENT_PID7_OFFSET 0x3C /* DWORD V+15 */
  1367. #define PSPA_PHYSTATE8_OFFSET 0x40 /* DWORD V+16 */
  1368. #define PSPA_OB_HW_EVENT_PID8_OFFSET 0x44 /* DWORD V+17 */
  1369. #define PSPA_PHYSTATE9_OFFSET 0x48 /* DWORD V+18 */
  1370. #define PSPA_OB_HW_EVENT_PID9_OFFSET 0x4C /* DWORD V+19 */
  1371. #define PSPA_PHYSTATE10_OFFSET 0x50 /* DWORD V+20 */
  1372. #define PSPA_OB_HW_EVENT_PID10_OFFSET 0x54 /* DWORD V+21 */
  1373. #define PSPA_PHYSTATE11_OFFSET 0x58 /* DWORD V+22 */
  1374. #define PSPA_OB_HW_EVENT_PID11_OFFSET 0x5C /* DWORD V+23 */
  1375. #define PSPA_PHYSTATE12_OFFSET 0x60 /* DWORD V+24 */
  1376. #define PSPA_OB_HW_EVENT_PID12_OFFSET 0x64 /* DWORD V+25 */
  1377. #define PSPA_PHYSTATE13_OFFSET 0x68 /* DWORD V+26 */
  1378. #define PSPA_OB_HW_EVENT_PID13_OFFSET 0x6c /* DWORD V+27 */
  1379. #define PSPA_PHYSTATE14_OFFSET 0x70 /* DWORD V+28 */
  1380. #define PSPA_OB_HW_EVENT_PID14_OFFSET 0x74 /* DWORD V+29 */
  1381. #define PSPA_PHYSTATE15_OFFSET 0x78 /* DWORD V+30 */
  1382. #define PSPA_OB_HW_EVENT_PID15_OFFSET 0x7c /* DWORD V+31 */
  1383. /* end PSPA */
  1384. /* inbound queue configuration offset - byte offset */
  1385. #define IB_PROPERITY_OFFSET 0x00
  1386. #define IB_BASE_ADDR_HI_OFFSET 0x04
  1387. #define IB_BASE_ADDR_LO_OFFSET 0x08
  1388. #define IB_CI_BASE_ADDR_HI_OFFSET 0x0C
  1389. #define IB_CI_BASE_ADDR_LO_OFFSET 0x10
  1390. #define IB_PIPCI_BAR 0x14
  1391. #define IB_PIPCI_BAR_OFFSET 0x18
  1392. #define IB_RESERVED_OFFSET 0x1C
  1393. /* outbound queue configuration offset - byte offset */
  1394. #define OB_PROPERITY_OFFSET 0x00
  1395. #define OB_BASE_ADDR_HI_OFFSET 0x04
  1396. #define OB_BASE_ADDR_LO_OFFSET 0x08
  1397. #define OB_PI_BASE_ADDR_HI_OFFSET 0x0C
  1398. #define OB_PI_BASE_ADDR_LO_OFFSET 0x10
  1399. #define OB_CIPCI_BAR 0x14
  1400. #define OB_CIPCI_BAR_OFFSET 0x18
  1401. #define OB_INTERRUPT_COALES_OFFSET 0x1C
  1402. #define OB_DYNAMIC_COALES_OFFSET 0x20
  1403. #define OB_PROPERTY_INT_ENABLE 0x40000000
  1404. #define MBIC_NMI_ENABLE_VPE0_IOP 0x000418
  1405. #define MBIC_NMI_ENABLE_VPE0_AAP1 0x000418
  1406. /* PCIE registers - BAR2(0x18), BAR1(win) 0x010000 */
  1407. #define PCIE_EVENT_INTERRUPT_ENABLE 0x003040
  1408. #define PCIE_EVENT_INTERRUPT 0x003044
  1409. #define PCIE_ERROR_INTERRUPT_ENABLE 0x003048
  1410. #define PCIE_ERROR_INTERRUPT 0x00304C
  1411. /* SPCV soft reset */
  1412. #define SPC_REG_SOFT_RESET 0x00001000
  1413. #define SPCv_NORMAL_RESET_VALUE 0x1
  1414. #define SPCv_SOFT_RESET_READ_MASK 0xC0
  1415. #define SPCv_SOFT_RESET_NO_RESET 0x0
  1416. #define SPCv_SOFT_RESET_NORMAL_RESET_OCCURED 0x40
  1417. #define SPCv_SOFT_RESET_HDA_MODE_OCCURED 0x80
  1418. #define SPCv_SOFT_RESET_CHIP_RESET_OCCURED 0xC0
  1419. /* signature definition for host scratch pad0 register */
  1420. #define SPC_SOFT_RESET_SIGNATURE 0x252acbcd
  1421. /* Signature for Soft Reset */
  1422. /* SPC Reset register - BAR4(0x20), BAR2(win) (need dynamic mapping) */
  1423. #define SPC_REG_RESET 0x000000/* reset register */
  1424. /* bit definition for SPC_RESET register */
  1425. #define SPC_REG_RESET_OSSP 0x00000001
  1426. #define SPC_REG_RESET_RAAE 0x00000002
  1427. #define SPC_REG_RESET_PCS_SPBC 0x00000004
  1428. #define SPC_REG_RESET_PCS_IOP_SS 0x00000008
  1429. #define SPC_REG_RESET_PCS_AAP1_SS 0x00000010
  1430. #define SPC_REG_RESET_PCS_AAP2_SS 0x00000020
  1431. #define SPC_REG_RESET_PCS_LM 0x00000040
  1432. #define SPC_REG_RESET_PCS 0x00000080
  1433. #define SPC_REG_RESET_GSM 0x00000100
  1434. #define SPC_REG_RESET_DDR2 0x00010000
  1435. #define SPC_REG_RESET_BDMA_CORE 0x00020000
  1436. #define SPC_REG_RESET_BDMA_SXCBI 0x00040000
  1437. #define SPC_REG_RESET_PCIE_AL_SXCBI 0x00080000
  1438. #define SPC_REG_RESET_PCIE_PWR 0x00100000
  1439. #define SPC_REG_RESET_PCIE_SFT 0x00200000
  1440. #define SPC_REG_RESET_PCS_SXCBI 0x00400000
  1441. #define SPC_REG_RESET_LMS_SXCBI 0x00800000
  1442. #define SPC_REG_RESET_PMIC_SXCBI 0x01000000
  1443. #define SPC_REG_RESET_PMIC_CORE 0x02000000
  1444. #define SPC_REG_RESET_PCIE_PC_SXCBI 0x04000000
  1445. #define SPC_REG_RESET_DEVICE 0x80000000
  1446. /* registers for BAR Shifting - BAR2(0x18), BAR1(win) */
  1447. #define SPCV_IBW_AXI_TRANSLATION_LOW 0x001010
  1448. #define MBIC_AAP1_ADDR_BASE 0x060000
  1449. #define MBIC_IOP_ADDR_BASE 0x070000
  1450. #define GSM_ADDR_BASE 0x0700000
  1451. /* Dynamic map through Bar4 - 0x00700000 */
  1452. #define GSM_CONFIG_RESET 0x00000000
  1453. #define RAM_ECC_DB_ERR 0x00000018
  1454. #define GSM_READ_ADDR_PARITY_INDIC 0x00000058
  1455. #define GSM_WRITE_ADDR_PARITY_INDIC 0x00000060
  1456. #define GSM_WRITE_DATA_PARITY_INDIC 0x00000068
  1457. #define GSM_READ_ADDR_PARITY_CHECK 0x00000038
  1458. #define GSM_WRITE_ADDR_PARITY_CHECK 0x00000040
  1459. #define GSM_WRITE_DATA_PARITY_CHECK 0x00000048
  1460. #define RB6_ACCESS_REG 0x6A0000
  1461. #define HDAC_EXEC_CMD 0x0002
  1462. #define HDA_C_PA 0xcb
  1463. #define HDA_SEQ_ID_BITS 0x00ff0000
  1464. #define HDA_GSM_OFFSET_BITS 0x00FFFFFF
  1465. #define HDA_GSM_CMD_OFFSET_BITS 0x42C0
  1466. #define HDA_GSM_RSP_OFFSET_BITS 0x42E0
  1467. #define MBIC_AAP1_ADDR_BASE 0x060000
  1468. #define MBIC_IOP_ADDR_BASE 0x070000
  1469. #define GSM_ADDR_BASE 0x0700000
  1470. #define SPC_TOP_LEVEL_ADDR_BASE 0x000000
  1471. #define GSM_CONFIG_RESET_VALUE 0x00003b00
  1472. #define GPIO_ADDR_BASE 0x00090000
  1473. #define GPIO_GPIO_0_0UTPUT_CTL_OFFSET 0x0000010c
  1474. /* RB6 offset */
  1475. #define SPC_RB6_OFFSET 0x80C0
  1476. /* Magic number of soft reset for RB6 */
  1477. #define RB6_MAGIC_NUMBER_RST 0x1234
  1478. /* Device Register status */
  1479. #define DEVREG_SUCCESS 0x00
  1480. #define DEVREG_FAILURE_OUT_OF_RESOURCE 0x01
  1481. #define DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED 0x02
  1482. #define DEVREG_FAILURE_INVALID_PHY_ID 0x03
  1483. #define DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED 0x04
  1484. #define DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE 0x05
  1485. #define DEVREG_FAILURE_PORT_NOT_VALID_STATE 0x06
  1486. #define DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID 0x07
  1487. #define MEMBASE_II_SHIFT_REGISTER 0x1010
  1488. #endif