sprd_wdt.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393
  1. /*
  2. * Spreadtrum watchdog driver
  3. * Copyright (C) 2017 Spreadtrum - http://www.spreadtrum.com
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * version 2 as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  12. * General Public License for more details.
  13. */
  14. #include <linux/bitops.h>
  15. #include <linux/clk.h>
  16. #include <linux/device.h>
  17. #include <linux/err.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/io.h>
  20. #include <linux/kernel.h>
  21. #include <linux/module.h>
  22. #include <linux/of.h>
  23. #include <linux/of_address.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/watchdog.h>
  26. #define SPRD_WDT_LOAD_LOW 0x0
  27. #define SPRD_WDT_LOAD_HIGH 0x4
  28. #define SPRD_WDT_CTRL 0x8
  29. #define SPRD_WDT_INT_CLR 0xc
  30. #define SPRD_WDT_INT_RAW 0x10
  31. #define SPRD_WDT_INT_MSK 0x14
  32. #define SPRD_WDT_CNT_LOW 0x18
  33. #define SPRD_WDT_CNT_HIGH 0x1c
  34. #define SPRD_WDT_LOCK 0x20
  35. #define SPRD_WDT_IRQ_LOAD_LOW 0x2c
  36. #define SPRD_WDT_IRQ_LOAD_HIGH 0x30
  37. /* WDT_CTRL */
  38. #define SPRD_WDT_INT_EN_BIT BIT(0)
  39. #define SPRD_WDT_CNT_EN_BIT BIT(1)
  40. #define SPRD_WDT_NEW_VER_EN BIT(2)
  41. #define SPRD_WDT_RST_EN_BIT BIT(3)
  42. /* WDT_INT_CLR */
  43. #define SPRD_WDT_INT_CLEAR_BIT BIT(0)
  44. #define SPRD_WDT_RST_CLEAR_BIT BIT(3)
  45. /* WDT_INT_RAW */
  46. #define SPRD_WDT_INT_RAW_BIT BIT(0)
  47. #define SPRD_WDT_RST_RAW_BIT BIT(3)
  48. #define SPRD_WDT_LD_BUSY_BIT BIT(4)
  49. /* 1s equal to 32768 counter steps */
  50. #define SPRD_WDT_CNT_STEP 32768
  51. #define SPRD_WDT_UNLOCK_KEY 0xe551
  52. #define SPRD_WDT_MIN_TIMEOUT 3
  53. #define SPRD_WDT_MAX_TIMEOUT 60
  54. #define SPRD_WDT_CNT_HIGH_SHIFT 16
  55. #define SPRD_WDT_LOW_VALUE_MASK GENMASK(15, 0)
  56. #define SPRD_WDT_LOAD_TIMEOUT 1000
  57. struct sprd_wdt {
  58. void __iomem *base;
  59. struct watchdog_device wdd;
  60. struct clk *enable;
  61. struct clk *rtc_enable;
  62. int irq;
  63. };
  64. static inline struct sprd_wdt *to_sprd_wdt(struct watchdog_device *wdd)
  65. {
  66. return container_of(wdd, struct sprd_wdt, wdd);
  67. }
  68. static inline void sprd_wdt_lock(void __iomem *addr)
  69. {
  70. writel_relaxed(0x0, addr + SPRD_WDT_LOCK);
  71. }
  72. static inline void sprd_wdt_unlock(void __iomem *addr)
  73. {
  74. writel_relaxed(SPRD_WDT_UNLOCK_KEY, addr + SPRD_WDT_LOCK);
  75. }
  76. static irqreturn_t sprd_wdt_isr(int irq, void *dev_id)
  77. {
  78. struct sprd_wdt *wdt = (struct sprd_wdt *)dev_id;
  79. sprd_wdt_unlock(wdt->base);
  80. writel_relaxed(SPRD_WDT_INT_CLEAR_BIT, wdt->base + SPRD_WDT_INT_CLR);
  81. sprd_wdt_lock(wdt->base);
  82. watchdog_notify_pretimeout(&wdt->wdd);
  83. return IRQ_HANDLED;
  84. }
  85. static u32 sprd_wdt_get_cnt_value(struct sprd_wdt *wdt)
  86. {
  87. u32 val;
  88. val = readl_relaxed(wdt->base + SPRD_WDT_CNT_HIGH) <<
  89. SPRD_WDT_CNT_HIGH_SHIFT;
  90. val |= readl_relaxed(wdt->base + SPRD_WDT_CNT_LOW) &
  91. SPRD_WDT_LOW_VALUE_MASK;
  92. return val;
  93. }
  94. static int sprd_wdt_load_value(struct sprd_wdt *wdt, u32 timeout,
  95. u32 pretimeout)
  96. {
  97. u32 val, delay_cnt = 0;
  98. u32 tmr_step = timeout * SPRD_WDT_CNT_STEP;
  99. u32 prtmr_step = pretimeout * SPRD_WDT_CNT_STEP;
  100. /*
  101. * Waiting the load value operation done,
  102. * it needs two or three RTC clock cycles.
  103. */
  104. do {
  105. val = readl_relaxed(wdt->base + SPRD_WDT_INT_RAW);
  106. if (!(val & SPRD_WDT_LD_BUSY_BIT))
  107. break;
  108. cpu_relax();
  109. } while (delay_cnt++ < SPRD_WDT_LOAD_TIMEOUT);
  110. if (delay_cnt >= SPRD_WDT_LOAD_TIMEOUT)
  111. return -EBUSY;
  112. sprd_wdt_unlock(wdt->base);
  113. writel_relaxed((tmr_step >> SPRD_WDT_CNT_HIGH_SHIFT) &
  114. SPRD_WDT_LOW_VALUE_MASK, wdt->base + SPRD_WDT_LOAD_HIGH);
  115. writel_relaxed((tmr_step & SPRD_WDT_LOW_VALUE_MASK),
  116. wdt->base + SPRD_WDT_LOAD_LOW);
  117. writel_relaxed((prtmr_step >> SPRD_WDT_CNT_HIGH_SHIFT) &
  118. SPRD_WDT_LOW_VALUE_MASK,
  119. wdt->base + SPRD_WDT_IRQ_LOAD_HIGH);
  120. writel_relaxed(prtmr_step & SPRD_WDT_LOW_VALUE_MASK,
  121. wdt->base + SPRD_WDT_IRQ_LOAD_LOW);
  122. sprd_wdt_lock(wdt->base);
  123. return 0;
  124. }
  125. static int sprd_wdt_enable(struct sprd_wdt *wdt)
  126. {
  127. u32 val;
  128. int ret;
  129. ret = clk_prepare_enable(wdt->enable);
  130. if (ret)
  131. return ret;
  132. ret = clk_prepare_enable(wdt->rtc_enable);
  133. if (ret) {
  134. clk_disable_unprepare(wdt->enable);
  135. return ret;
  136. }
  137. sprd_wdt_unlock(wdt->base);
  138. val = readl_relaxed(wdt->base + SPRD_WDT_CTRL);
  139. val |= SPRD_WDT_NEW_VER_EN;
  140. writel_relaxed(val, wdt->base + SPRD_WDT_CTRL);
  141. sprd_wdt_lock(wdt->base);
  142. return 0;
  143. }
  144. static void sprd_wdt_disable(void *_data)
  145. {
  146. struct sprd_wdt *wdt = _data;
  147. sprd_wdt_unlock(wdt->base);
  148. writel_relaxed(0x0, wdt->base + SPRD_WDT_CTRL);
  149. sprd_wdt_lock(wdt->base);
  150. clk_disable_unprepare(wdt->rtc_enable);
  151. clk_disable_unprepare(wdt->enable);
  152. }
  153. static int sprd_wdt_start(struct watchdog_device *wdd)
  154. {
  155. struct sprd_wdt *wdt = to_sprd_wdt(wdd);
  156. u32 val;
  157. int ret;
  158. ret = sprd_wdt_load_value(wdt, wdd->timeout, wdd->pretimeout);
  159. if (ret)
  160. return ret;
  161. sprd_wdt_unlock(wdt->base);
  162. val = readl_relaxed(wdt->base + SPRD_WDT_CTRL);
  163. val |= SPRD_WDT_CNT_EN_BIT | SPRD_WDT_INT_EN_BIT | SPRD_WDT_RST_EN_BIT;
  164. writel_relaxed(val, wdt->base + SPRD_WDT_CTRL);
  165. sprd_wdt_lock(wdt->base);
  166. set_bit(WDOG_HW_RUNNING, &wdd->status);
  167. return 0;
  168. }
  169. static int sprd_wdt_stop(struct watchdog_device *wdd)
  170. {
  171. struct sprd_wdt *wdt = to_sprd_wdt(wdd);
  172. u32 val;
  173. sprd_wdt_unlock(wdt->base);
  174. val = readl_relaxed(wdt->base + SPRD_WDT_CTRL);
  175. val &= ~(SPRD_WDT_CNT_EN_BIT | SPRD_WDT_RST_EN_BIT |
  176. SPRD_WDT_INT_EN_BIT);
  177. writel_relaxed(val, wdt->base + SPRD_WDT_CTRL);
  178. sprd_wdt_lock(wdt->base);
  179. return 0;
  180. }
  181. static int sprd_wdt_set_timeout(struct watchdog_device *wdd,
  182. u32 timeout)
  183. {
  184. struct sprd_wdt *wdt = to_sprd_wdt(wdd);
  185. if (timeout == wdd->timeout)
  186. return 0;
  187. wdd->timeout = timeout;
  188. return sprd_wdt_load_value(wdt, timeout, wdd->pretimeout);
  189. }
  190. static int sprd_wdt_set_pretimeout(struct watchdog_device *wdd,
  191. u32 new_pretimeout)
  192. {
  193. struct sprd_wdt *wdt = to_sprd_wdt(wdd);
  194. if (new_pretimeout < wdd->min_timeout)
  195. return -EINVAL;
  196. wdd->pretimeout = new_pretimeout;
  197. return sprd_wdt_load_value(wdt, wdd->timeout, new_pretimeout);
  198. }
  199. static u32 sprd_wdt_get_timeleft(struct watchdog_device *wdd)
  200. {
  201. struct sprd_wdt *wdt = to_sprd_wdt(wdd);
  202. u32 val;
  203. val = sprd_wdt_get_cnt_value(wdt);
  204. val = val / SPRD_WDT_CNT_STEP;
  205. return val;
  206. }
  207. static const struct watchdog_ops sprd_wdt_ops = {
  208. .owner = THIS_MODULE,
  209. .start = sprd_wdt_start,
  210. .stop = sprd_wdt_stop,
  211. .set_timeout = sprd_wdt_set_timeout,
  212. .set_pretimeout = sprd_wdt_set_pretimeout,
  213. .get_timeleft = sprd_wdt_get_timeleft,
  214. };
  215. static const struct watchdog_info sprd_wdt_info = {
  216. .options = WDIOF_SETTIMEOUT |
  217. WDIOF_PRETIMEOUT |
  218. WDIOF_MAGICCLOSE |
  219. WDIOF_KEEPALIVEPING,
  220. .identity = "Spreadtrum Watchdog Timer",
  221. };
  222. static int sprd_wdt_probe(struct platform_device *pdev)
  223. {
  224. struct resource *wdt_res;
  225. struct sprd_wdt *wdt;
  226. int ret;
  227. wdt = devm_kzalloc(&pdev->dev, sizeof(*wdt), GFP_KERNEL);
  228. if (!wdt)
  229. return -ENOMEM;
  230. wdt_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  231. wdt->base = devm_ioremap_resource(&pdev->dev, wdt_res);
  232. if (IS_ERR(wdt->base))
  233. return PTR_ERR(wdt->base);
  234. wdt->enable = devm_clk_get(&pdev->dev, "enable");
  235. if (IS_ERR(wdt->enable)) {
  236. dev_err(&pdev->dev, "can't get the enable clock\n");
  237. return PTR_ERR(wdt->enable);
  238. }
  239. wdt->rtc_enable = devm_clk_get(&pdev->dev, "rtc_enable");
  240. if (IS_ERR(wdt->rtc_enable)) {
  241. dev_err(&pdev->dev, "can't get the rtc enable clock\n");
  242. return PTR_ERR(wdt->rtc_enable);
  243. }
  244. wdt->irq = platform_get_irq(pdev, 0);
  245. if (wdt->irq < 0) {
  246. dev_err(&pdev->dev, "failed to get IRQ resource\n");
  247. return wdt->irq;
  248. }
  249. ret = devm_request_irq(&pdev->dev, wdt->irq, sprd_wdt_isr,
  250. IRQF_NO_SUSPEND, "sprd-wdt", (void *)wdt);
  251. if (ret) {
  252. dev_err(&pdev->dev, "failed to register irq\n");
  253. return ret;
  254. }
  255. wdt->wdd.info = &sprd_wdt_info;
  256. wdt->wdd.ops = &sprd_wdt_ops;
  257. wdt->wdd.parent = &pdev->dev;
  258. wdt->wdd.min_timeout = SPRD_WDT_MIN_TIMEOUT;
  259. wdt->wdd.max_timeout = SPRD_WDT_MAX_TIMEOUT;
  260. wdt->wdd.timeout = SPRD_WDT_MAX_TIMEOUT;
  261. ret = sprd_wdt_enable(wdt);
  262. if (ret) {
  263. dev_err(&pdev->dev, "failed to enable wdt\n");
  264. return ret;
  265. }
  266. ret = devm_add_action(&pdev->dev, sprd_wdt_disable, wdt);
  267. if (ret) {
  268. sprd_wdt_disable(wdt);
  269. dev_err(&pdev->dev, "Failed to add wdt disable action\n");
  270. return ret;
  271. }
  272. watchdog_set_nowayout(&wdt->wdd, WATCHDOG_NOWAYOUT);
  273. watchdog_init_timeout(&wdt->wdd, 0, &pdev->dev);
  274. ret = devm_watchdog_register_device(&pdev->dev, &wdt->wdd);
  275. if (ret) {
  276. sprd_wdt_disable(wdt);
  277. dev_err(&pdev->dev, "failed to register watchdog\n");
  278. return ret;
  279. }
  280. platform_set_drvdata(pdev, wdt);
  281. return 0;
  282. }
  283. static int __maybe_unused sprd_wdt_pm_suspend(struct device *dev)
  284. {
  285. struct sprd_wdt *wdt = dev_get_drvdata(dev);
  286. if (watchdog_active(&wdt->wdd))
  287. sprd_wdt_stop(&wdt->wdd);
  288. sprd_wdt_disable(wdt);
  289. return 0;
  290. }
  291. static int __maybe_unused sprd_wdt_pm_resume(struct device *dev)
  292. {
  293. struct sprd_wdt *wdt = dev_get_drvdata(dev);
  294. int ret;
  295. ret = sprd_wdt_enable(wdt);
  296. if (ret)
  297. return ret;
  298. if (watchdog_active(&wdt->wdd))
  299. ret = sprd_wdt_start(&wdt->wdd);
  300. return ret;
  301. }
  302. static const struct dev_pm_ops sprd_wdt_pm_ops = {
  303. SET_SYSTEM_SLEEP_PM_OPS(sprd_wdt_pm_suspend,
  304. sprd_wdt_pm_resume)
  305. };
  306. static const struct of_device_id sprd_wdt_match_table[] = {
  307. { .compatible = "sprd,sp9860-wdt", },
  308. {},
  309. };
  310. MODULE_DEVICE_TABLE(of, sprd_wdt_match_table);
  311. static struct platform_driver sprd_watchdog_driver = {
  312. .probe = sprd_wdt_probe,
  313. .driver = {
  314. .name = "sprd-wdt",
  315. .of_match_table = sprd_wdt_match_table,
  316. .pm = &sprd_wdt_pm_ops,
  317. },
  318. };
  319. module_platform_driver(sprd_watchdog_driver);
  320. MODULE_AUTHOR("Eric Long <eric.long@spreadtrum.com>");
  321. MODULE_DESCRIPTION("Spreadtrum Watchdog Timer Controller Driver");
  322. MODULE_LICENSE("GPL v2");