iomux-v3.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Based on Linux i.MX iomux-v3.h file:
  4. * Copyright (C) 2009 by Jan Weitzel Phytec Messtechnik GmbH,
  5. * <armlinux@phytec.de>
  6. *
  7. * Copyright (C) 2011 Freescale Semiconductor, Inc.
  8. */
  9. #ifndef __MACH_IOMUX_V3_H__
  10. #define __MACH_IOMUX_V3_H__
  11. #include <common.h>
  12. /*
  13. * build IOMUX_PAD structure
  14. *
  15. * This iomux scheme is based around pads, which are the physical balls
  16. * on the processor.
  17. *
  18. * - Each pad has a pad control register (IOMUXC_SW_PAD_CTRL_x) which controls
  19. * things like driving strength and pullup/pulldown.
  20. * - Each pad can have but not necessarily does have an output routing register
  21. * (IOMUXC_SW_MUX_CTL_PAD_x).
  22. * - Each pad can have but not necessarily does have an input routing register
  23. * (IOMUXC_x_SELECT_INPUT)
  24. *
  25. * The three register sets do not have a fixed offset to each other,
  26. * hence we order this table by pad control registers (which all pads
  27. * have) and put the optional i/o routing registers into additional
  28. * fields.
  29. *
  30. * The naming convention for the pad modes is SOC_PAD_<padname>__<padmode>
  31. * If <padname> or <padmode> refers to a GPIO, it is named GPIO_<unit>_<num>
  32. *
  33. * IOMUX/PAD Bit field definitions
  34. *
  35. * MUX_CTRL_OFS: 0..11 (12)
  36. * PAD_CTRL_OFS: 12..23 (12)
  37. * SEL_INPUT_OFS: 24..35 (12)
  38. * MUX_MODE + SION + LPSR: 36..41 (6)
  39. * PAD_CTRL + NO_PAD_CTRL: 42..59 (18)
  40. * SEL_INP: 60..63 (4)
  41. */
  42. typedef u64 iomux_v3_cfg_t;
  43. #define MUX_CTRL_OFS_SHIFT 0
  44. #define MUX_CTRL_OFS_MASK ((iomux_v3_cfg_t)0xfff << MUX_CTRL_OFS_SHIFT)
  45. #define MUX_PAD_CTRL_OFS_SHIFT 12
  46. #define MUX_PAD_CTRL_OFS_MASK ((iomux_v3_cfg_t)0xfff << \
  47. MUX_PAD_CTRL_OFS_SHIFT)
  48. #define MUX_SEL_INPUT_OFS_SHIFT 24
  49. #define MUX_SEL_INPUT_OFS_MASK ((iomux_v3_cfg_t)0xfff << \
  50. MUX_SEL_INPUT_OFS_SHIFT)
  51. #define MUX_MODE_SHIFT 36
  52. #define MUX_MODE_MASK ((iomux_v3_cfg_t)0x3f << MUX_MODE_SHIFT)
  53. #define MUX_PAD_CTRL_SHIFT 42
  54. #define MUX_PAD_CTRL_MASK ((iomux_v3_cfg_t)0x3ffff << MUX_PAD_CTRL_SHIFT)
  55. #define MUX_SEL_INPUT_SHIFT 60
  56. #define MUX_SEL_INPUT_MASK ((iomux_v3_cfg_t)0xf << MUX_SEL_INPUT_SHIFT)
  57. #define MUX_MODE_SION ((iomux_v3_cfg_t)IOMUX_CONFIG_SION << \
  58. MUX_MODE_SHIFT)
  59. #define MUX_PAD_CTRL(x) ((iomux_v3_cfg_t)(x) << MUX_PAD_CTRL_SHIFT)
  60. #define IOMUX_PAD(pad_ctrl_ofs, mux_ctrl_ofs, mux_mode, sel_input_ofs, \
  61. sel_input, pad_ctrl) \
  62. (((iomux_v3_cfg_t)(mux_ctrl_ofs) << MUX_CTRL_OFS_SHIFT) | \
  63. ((iomux_v3_cfg_t)(mux_mode) << MUX_MODE_SHIFT) | \
  64. ((iomux_v3_cfg_t)(pad_ctrl_ofs) << MUX_PAD_CTRL_OFS_SHIFT) | \
  65. ((iomux_v3_cfg_t)(pad_ctrl) << MUX_PAD_CTRL_SHIFT) | \
  66. ((iomux_v3_cfg_t)(sel_input_ofs) << MUX_SEL_INPUT_OFS_SHIFT)| \
  67. ((iomux_v3_cfg_t)(sel_input) << MUX_SEL_INPUT_SHIFT))
  68. #define NEW_PAD_CTRL(cfg, pad) (((cfg) & ~MUX_PAD_CTRL_MASK) | \
  69. MUX_PAD_CTRL(pad))
  70. #define __NA_ 0x000
  71. #define NO_MUX_I 0
  72. #define NO_PAD_I 0
  73. #define NO_PAD_CTRL (1 << 17)
  74. #define IOMUX_CONFIG_LPSR 0x20
  75. #define MUX_MODE_LPSR ((iomux_v3_cfg_t)IOMUX_CONFIG_LPSR << \
  76. MUX_MODE_SHIFT)
  77. #ifdef CONFIG_MX8M
  78. #define PAD_CTL_DSE0 (0x0 << 0)
  79. #define PAD_CTL_DSE1 (0x1 << 0)
  80. #define PAD_CTL_DSE2 (0x2 << 0)
  81. #define PAD_CTL_DSE3 (0x3 << 0)
  82. #define PAD_CTL_DSE4 (0x4 << 0)
  83. #define PAD_CTL_DSE5 (0x5 << 0)
  84. #define PAD_CTL_DSE6 (0x6 << 0)
  85. #define PAD_CTL_DSE7 (0x7 << 0)
  86. #define PAD_CTL_FSEL0 (0x0 << 3)
  87. #define PAD_CTL_FSEL1 (0x1 << 3)
  88. #define PAD_CTL_FSEL2 (0x2 << 3)
  89. #define PAD_CTL_FSEL3 (0x3 << 3)
  90. #define PAD_CTL_ODE (0x1 << 5)
  91. #define PAD_CTL_PUE (0x1 << 6)
  92. #define PAD_CTL_HYS (0x1 << 7)
  93. #define PAD_CTL_LVTTL (0x1 << 8)
  94. #elif defined CONFIG_MX7
  95. #define IOMUX_LPSR_SEL_INPUT_OFS 0x70000
  96. #define PAD_CTL_DSE_1P8V_140OHM (0x0<<0)
  97. #define PAD_CTL_DSE_1P8V_35OHM (0x1<<0)
  98. #define PAD_CTL_DSE_1P8V_70OHM (0x2<<0)
  99. #define PAD_CTL_DSE_1P8V_23OHM (0x3<<0)
  100. #define PAD_CTL_DSE_3P3V_196OHM (0x0<<0)
  101. #define PAD_CTL_DSE_3P3V_49OHM (0x1<<0)
  102. #define PAD_CTL_DSE_3P3V_98OHM (0x2<<0)
  103. #define PAD_CTL_DSE_3P3V_32OHM (0x3<<0)
  104. #define PAD_CTL_SRE_FAST (0 << 2)
  105. #define PAD_CTL_SRE_SLOW (0x1 << 2)
  106. #define PAD_CTL_HYS (0x1 << 3)
  107. #define PAD_CTL_PUE (0x1 << 4)
  108. #define PAD_CTL_PUS_PD100KOHM ((0x0 << 5) | PAD_CTL_PUE)
  109. #define PAD_CTL_PUS_PU5KOHM ((0x1 << 5) | PAD_CTL_PUE)
  110. #define PAD_CTL_PUS_PU47KOHM ((0x2 << 5) | PAD_CTL_PUE)
  111. #define PAD_CTL_PUS_PU100KOHM ((0x3 << 5) | PAD_CTL_PUE)
  112. #else
  113. #ifdef CONFIG_MX6
  114. #define PAD_CTL_HYS (1 << 16)
  115. #define PAD_CTL_PUS_100K_DOWN (0 << 14 | PAD_CTL_PUE)
  116. #define PAD_CTL_PUS_47K_UP (1 << 14 | PAD_CTL_PUE)
  117. #define PAD_CTL_PUS_100K_UP (2 << 14 | PAD_CTL_PUE)
  118. #define PAD_CTL_PUS_22K_UP (3 << 14 | PAD_CTL_PUE)
  119. #define PAD_CTL_PUE (1 << 13 | PAD_CTL_PKE)
  120. #define PAD_CTL_PKE (1 << 12)
  121. #define PAD_CTL_ODE (1 << 11)
  122. #if defined(CONFIG_MX6SL)
  123. #define PAD_CTL_SPEED_LOW (1 << 6)
  124. #else
  125. #define PAD_CTL_SPEED_LOW (0 << 6)
  126. #endif
  127. #define PAD_CTL_SPEED_MED (2 << 6)
  128. #define PAD_CTL_SPEED_HIGH (3 << 6)
  129. #define PAD_CTL_DSE_DISABLE (0 << 3)
  130. #define PAD_CTL_DSE_240ohm (1 << 3)
  131. #define PAD_CTL_DSE_120ohm (2 << 3)
  132. #define PAD_CTL_DSE_80ohm (3 << 3)
  133. #define PAD_CTL_DSE_60ohm (4 << 3)
  134. #define PAD_CTL_DSE_48ohm (5 << 3)
  135. #define PAD_CTL_DSE_40ohm (6 << 3)
  136. #define PAD_CTL_DSE_34ohm (7 << 3)
  137. /* i.MX6SL/SLL */
  138. #define PAD_CTL_LVE (1 << 1)
  139. #define PAD_CTL_LVE_BIT (1 << 22)
  140. /* i.MX6SLL */
  141. #define PAD_CTL_IPD_BIT (1 << 27)
  142. #elif defined(CONFIG_VF610)
  143. #define PAD_MUX_MODE_SHIFT 20
  144. #define PAD_CTL_INPUT_DIFFERENTIAL (1 << 16)
  145. #define PAD_CTL_SPEED_MED (1 << 12)
  146. #define PAD_CTL_SPEED_HIGH (3 << 12)
  147. #define PAD_CTL_SRE (1 << 11)
  148. #define PAD_CTL_ODE (1 << 10)
  149. #define PAD_CTL_DSE_150ohm (1 << 6)
  150. #define PAD_CTL_DSE_75ohm (2 << 6)
  151. #define PAD_CTL_DSE_50ohm (3 << 6)
  152. #define PAD_CTL_DSE_37ohm (4 << 6)
  153. #define PAD_CTL_DSE_30ohm (5 << 6)
  154. #define PAD_CTL_DSE_25ohm (6 << 6)
  155. #define PAD_CTL_DSE_20ohm (7 << 6)
  156. #define PAD_CTL_PUS_47K_UP (1 << 4 | PAD_CTL_PUE)
  157. #define PAD_CTL_PUS_100K_UP (2 << 4 | PAD_CTL_PUE)
  158. #define PAD_CTL_PUS_22K_UP (3 << 4 | PAD_CTL_PUE)
  159. #define PAD_CTL_PKE (1 << 3)
  160. #define PAD_CTL_PUE (1 << 2 | PAD_CTL_PKE)
  161. #define PAD_CTL_OBE_IBE_ENABLE (3 << 0)
  162. #define PAD_CTL_OBE_ENABLE (1 << 1)
  163. #define PAD_CTL_IBE_ENABLE (1 << 0)
  164. #else
  165. #define PAD_CTL_DVS (1 << 13)
  166. #define PAD_CTL_INPUT_DDR (1 << 9)
  167. #define PAD_CTL_HYS (1 << 8)
  168. #define PAD_CTL_PKE (1 << 7)
  169. #define PAD_CTL_PUE (1 << 6 | PAD_CTL_PKE)
  170. #define PAD_CTL_PUS_100K_DOWN (0 << 4 | PAD_CTL_PUE)
  171. #define PAD_CTL_PUS_47K_UP (1 << 4 | PAD_CTL_PUE)
  172. #define PAD_CTL_PUS_100K_UP (2 << 4 | PAD_CTL_PUE)
  173. #define PAD_CTL_PUS_22K_UP (3 << 4 | PAD_CTL_PUE)
  174. #define PAD_CTL_ODE (1 << 3)
  175. #define PAD_CTL_DSE_LOW (0 << 1)
  176. #define PAD_CTL_DSE_MED (1 << 1)
  177. #define PAD_CTL_DSE_HIGH (2 << 1)
  178. #define PAD_CTL_DSE_MAX (3 << 1)
  179. #endif
  180. #define PAD_CTL_SRE_SLOW (0 << 0)
  181. #define PAD_CTL_SRE_FAST (1 << 0)
  182. #endif
  183. #define IOMUX_CONFIG_SION 0x10
  184. #define GPIO_PIN_MASK 0x1f
  185. #define GPIO_PORT_SHIFT 5
  186. #define GPIO_PORT_MASK (0x7 << GPIO_PORT_SHIFT)
  187. #define GPIO_PORTA (0 << GPIO_PORT_SHIFT)
  188. #define GPIO_PORTB (1 << GPIO_PORT_SHIFT)
  189. #define GPIO_PORTC (2 << GPIO_PORT_SHIFT)
  190. #define GPIO_PORTD (3 << GPIO_PORT_SHIFT)
  191. #define GPIO_PORTE (4 << GPIO_PORT_SHIFT)
  192. #define GPIO_PORTF (5 << GPIO_PORT_SHIFT)
  193. void imx_iomux_v3_setup_pad(iomux_v3_cfg_t pad);
  194. void imx_iomux_v3_setup_multiple_pads(iomux_v3_cfg_t const *pad_list,
  195. unsigned count);
  196. /*
  197. * Set bits for general purpose registers
  198. */
  199. void imx_iomux_set_gpr_register(int group, int start_bit,
  200. int num_bits, int value);
  201. #ifdef CONFIG_IOMUX_SHARE_CONF_REG
  202. void imx_iomux_gpio_set_direction(unsigned int gpio,
  203. unsigned int direction);
  204. void imx_iomux_gpio_get_function(unsigned int gpio,
  205. u32 *gpio_state);
  206. #endif
  207. /* macros for declaring and using pinmux array */
  208. #if defined(CONFIG_MX6QDL)
  209. #define IOMUX_PADS(x) (MX6Q_##x), (MX6DL_##x)
  210. #define SETUP_IOMUX_PAD(def) \
  211. if (is_mx6dq() || is_mx6dqp()) { \
  212. imx_iomux_v3_setup_pad(MX6Q_##def); \
  213. } else { \
  214. imx_iomux_v3_setup_pad(MX6DL_##def); \
  215. }
  216. #define SETUP_IOMUX_PADS(x) \
  217. imx_iomux_v3_setup_multiple_pads(x, ARRAY_SIZE(x)/2)
  218. #elif defined(CONFIG_MX6Q) || defined(CONFIG_MX6D)
  219. #define IOMUX_PADS(x) MX6Q_##x
  220. #define SETUP_IOMUX_PAD(def) \
  221. imx_iomux_v3_setup_pad(MX6Q_##def);
  222. #define SETUP_IOMUX_PADS(x) \
  223. imx_iomux_v3_setup_multiple_pads(x, ARRAY_SIZE(x))
  224. #elif defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL)
  225. #define IOMUX_PADS(x) MX6_##x
  226. #define SETUP_IOMUX_PAD(def) \
  227. imx_iomux_v3_setup_pad(MX6_##def);
  228. #define SETUP_IOMUX_PADS(x) \
  229. imx_iomux_v3_setup_multiple_pads(x, ARRAY_SIZE(x))
  230. #else
  231. #define IOMUX_PADS(x) MX6DL_##x
  232. #define SETUP_IOMUX_PAD(def) \
  233. imx_iomux_v3_setup_pad(MX6DL_##def);
  234. #define SETUP_IOMUX_PADS(x) \
  235. imx_iomux_v3_setup_multiple_pads(x, ARRAY_SIZE(x))
  236. #endif
  237. #endif /* __MACH_IOMUX_V3_H__*/