regs-lcdif.h 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Freescale i.MX28/6SX/6UL/7D LCDIF Register Definitions
  4. *
  5. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  6. * on behalf of DENX Software Engineering GmbH
  7. *
  8. * Based on code from LTIB:
  9. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  10. */
  11. #ifndef __IMX_REGS_LCDIF_H__
  12. #define __IMX_REGS_LCDIF_H__
  13. #ifndef __ASSEMBLY__
  14. #include <asm/mach-imx/regs-common.h>
  15. struct mxs_lcdif_regs {
  16. mxs_reg_32(hw_lcdif_ctrl) /* 0x00 */
  17. mxs_reg_32(hw_lcdif_ctrl1) /* 0x10 */
  18. #if defined(CONFIG_MX28) || defined(CONFIG_MX6SX) || \
  19. defined(CONFIG_MX6SL) || defined(CONFIG_MX6SLL) || \
  20. defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL) || \
  21. defined(CONFIG_MX7) || defined(CONFIG_MX7ULP) || \
  22. defined(CONFIG_MX8M)
  23. mxs_reg_32(hw_lcdif_ctrl2) /* 0x20 */
  24. #endif
  25. mxs_reg_32(hw_lcdif_transfer_count) /* 0x20/0x30 */
  26. mxs_reg_32(hw_lcdif_cur_buf) /* 0x30/0x40 */
  27. mxs_reg_32(hw_lcdif_next_buf) /* 0x40/0x50 */
  28. #if defined(CONFIG_MX23)
  29. uint32_t reserved1[4];
  30. #endif
  31. mxs_reg_32(hw_lcdif_timing) /* 0x60 */
  32. mxs_reg_32(hw_lcdif_vdctrl0) /* 0x70 */
  33. mxs_reg_32(hw_lcdif_vdctrl1) /* 0x80 */
  34. mxs_reg_32(hw_lcdif_vdctrl2) /* 0x90 */
  35. mxs_reg_32(hw_lcdif_vdctrl3) /* 0xa0 */
  36. mxs_reg_32(hw_lcdif_vdctrl4) /* 0xb0 */
  37. mxs_reg_32(hw_lcdif_dvictrl0) /* 0xc0 */
  38. mxs_reg_32(hw_lcdif_dvictrl1) /* 0xd0 */
  39. mxs_reg_32(hw_lcdif_dvictrl2) /* 0xe0 */
  40. mxs_reg_32(hw_lcdif_dvictrl3) /* 0xf0 */
  41. mxs_reg_32(hw_lcdif_dvictrl4) /* 0x100 */
  42. mxs_reg_32(hw_lcdif_csc_coeffctrl0) /* 0x110 */
  43. mxs_reg_32(hw_lcdif_csc_coeffctrl1) /* 0x120 */
  44. mxs_reg_32(hw_lcdif_csc_coeffctrl2) /* 0x130 */
  45. mxs_reg_32(hw_lcdif_csc_coeffctrl3) /* 0x140 */
  46. mxs_reg_32(hw_lcdif_csc_coeffctrl4) /* 0x150 */
  47. mxs_reg_32(hw_lcdif_csc_offset) /* 0x160 */
  48. mxs_reg_32(hw_lcdif_csc_limit) /* 0x170 */
  49. #if defined(CONFIG_MX23)
  50. uint32_t reserved2[12];
  51. #endif
  52. mxs_reg_32(hw_lcdif_data) /* 0x1b0/0x180 */
  53. mxs_reg_32(hw_lcdif_bm_error_stat) /* 0x1c0/0x190 */
  54. #if defined(CONFIG_MX28) || defined(CONFIG_MX6SX) || \
  55. defined(CONFIG_MX6SL) || defined(CONFIG_MX6SLL) || \
  56. defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL) || \
  57. defined(CONFIG_MX7) || defined(CONFIG_MX7ULP) || \
  58. defined(CONFIG_MX8M)
  59. mxs_reg_32(hw_lcdif_crc_stat) /* 0x1a0 */
  60. #endif
  61. mxs_reg_32(hw_lcdif_lcdif_stat) /* 0x1d0/0x1b0 */
  62. mxs_reg_32(hw_lcdif_version) /* 0x1e0/0x1c0 */
  63. mxs_reg_32(hw_lcdif_debug0) /* 0x1f0/0x1d0 */
  64. mxs_reg_32(hw_lcdif_debug1) /* 0x200/0x1e0 */
  65. mxs_reg_32(hw_lcdif_debug2) /* 0x1f0 */
  66. #if defined(CONFIG_MX6SX) || \
  67. defined(CONFIG_MX6SL) || defined(CONFIG_MX6SLL) || \
  68. defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL) || \
  69. defined(CONFIG_MX7) || defined(CONFIG_MX7ULP) || \
  70. defined(CONFIG_MX8M)
  71. mxs_reg_32(hw_lcdif_thres)
  72. mxs_reg_32(hw_lcdif_as_ctrl)
  73. mxs_reg_32(hw_lcdif_as_buf)
  74. mxs_reg_32(hw_lcdif_as_next_buf)
  75. mxs_reg_32(hw_lcdif_as_clrkeylow)
  76. mxs_reg_32(hw_lcdif_as_clrkeyhigh)
  77. mxs_reg_32(hw_lcdif_as_sync_delay)
  78. mxs_reg_32(hw_lcdif_as_debug3)
  79. mxs_reg_32(hw_lcdif_as_debug4)
  80. mxs_reg_32(hw_lcdif_as_debug5)
  81. #endif
  82. };
  83. #endif
  84. #define LCDIF_CTRL_SFTRST (1 << 31)
  85. #define LCDIF_CTRL_CLKGATE (1 << 30)
  86. #define LCDIF_CTRL_YCBCR422_INPUT (1 << 29)
  87. #define LCDIF_CTRL_READ_WRITEB (1 << 28)
  88. #define LCDIF_CTRL_WAIT_FOR_VSYNC_EDGE (1 << 27)
  89. #define LCDIF_CTRL_DATA_SHIFT_DIR (1 << 26)
  90. #define LCDIF_CTRL_SHIFT_NUM_BITS_MASK (0x1f << 21)
  91. #define LCDIF_CTRL_SHIFT_NUM_BITS_OFFSET 21
  92. #define LCDIF_CTRL_DVI_MODE (1 << 20)
  93. #define LCDIF_CTRL_BYPASS_COUNT (1 << 19)
  94. #define LCDIF_CTRL_VSYNC_MODE (1 << 18)
  95. #define LCDIF_CTRL_DOTCLK_MODE (1 << 17)
  96. #define LCDIF_CTRL_DATA_SELECT (1 << 16)
  97. #define LCDIF_CTRL_INPUT_DATA_SWIZZLE_MASK (0x3 << 14)
  98. #define LCDIF_CTRL_INPUT_DATA_SWIZZLE_OFFSET 14
  99. #define LCDIF_CTRL_CSC_DATA_SWIZZLE_MASK (0x3 << 12)
  100. #define LCDIF_CTRL_CSC_DATA_SWIZZLE_OFFSET 12
  101. #define LCDIF_CTRL_LCD_DATABUS_WIDTH_MASK (0x3 << 10)
  102. #define LCDIF_CTRL_LCD_DATABUS_WIDTH_OFFSET 10
  103. #define LCDIF_CTRL_LCD_DATABUS_WIDTH_16BIT (0 << 10)
  104. #define LCDIF_CTRL_LCD_DATABUS_WIDTH_8BIT (1 << 10)
  105. #define LCDIF_CTRL_LCD_DATABUS_WIDTH_18BIT (2 << 10)
  106. #define LCDIF_CTRL_LCD_DATABUS_WIDTH_24BIT (3 << 10)
  107. #define LCDIF_CTRL_WORD_LENGTH_MASK (0x3 << 8)
  108. #define LCDIF_CTRL_WORD_LENGTH_OFFSET 8
  109. #define LCDIF_CTRL_WORD_LENGTH_16BIT (0 << 8)
  110. #define LCDIF_CTRL_WORD_LENGTH_8BIT (1 << 8)
  111. #define LCDIF_CTRL_WORD_LENGTH_18BIT (2 << 8)
  112. #define LCDIF_CTRL_WORD_LENGTH_24BIT (3 << 8)
  113. #define LCDIF_CTRL_RGB_TO_YCBCR422_CSC (1 << 7)
  114. #define LCDIF_CTRL_LCDIF_MASTER (1 << 5)
  115. #define LCDIF_CTRL_DATA_FORMAT_16_BIT (1 << 3)
  116. #define LCDIF_CTRL_DATA_FORMAT_18_BIT (1 << 2)
  117. #define LCDIF_CTRL_DATA_FORMAT_24_BIT (1 << 1)
  118. #define LCDIF_CTRL_RUN (1 << 0)
  119. #define LCDIF_CTRL1_COMBINE_MPU_WR_STRB (1 << 27)
  120. #define LCDIF_CTRL1_BM_ERROR_IRQ_EN (1 << 26)
  121. #define LCDIF_CTRL1_BM_ERROR_IRQ (1 << 25)
  122. #define LCDIF_CTRL1_RECOVER_ON_UNDERFLOW (1 << 24)
  123. #define LCDIF_CTRL1_INTERLACE_FIELDS (1 << 23)
  124. #define LCDIF_CTRL1_START_INTERLACE_FROM_SECOND_FIELD (1 << 22)
  125. #define LCDIF_CTRL1_FIFO_CLEAR (1 << 21)
  126. #define LCDIF_CTRL1_IRQ_ON_ALTERNATE_FIELDS (1 << 20)
  127. #define LCDIF_CTRL1_BYTE_PACKING_FORMAT_MASK (0xf << 16)
  128. #define LCDIF_CTRL1_BYTE_PACKING_FORMAT_OFFSET 16
  129. #define LCDIF_CTRL1_OVERFLOW_IRQ_EN (1 << 15)
  130. #define LCDIF_CTRL1_UNDERFLOW_IRQ_EN (1 << 14)
  131. #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_EN (1 << 13)
  132. #define LCDIF_CTRL1_VSYNC_EDGE_IRQ_EN (1 << 12)
  133. #define LCDIF_CTRL1_OVERFLOW_IRQ (1 << 11)
  134. #define LCDIF_CTRL1_UNDERFLOW_IRQ (1 << 10)
  135. #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ (1 << 9)
  136. #define LCDIF_CTRL1_VSYNC_EDGE_IRQ (1 << 8)
  137. #define LCDIF_CTRL1_BUSY_ENABLE (1 << 2)
  138. #define LCDIF_CTRL1_MODE86 (1 << 1)
  139. #define LCDIF_CTRL1_RESET (1 << 0)
  140. #define LCDIF_CTRL2_OUTSTANDING_REQS_MASK (0x7 << 21)
  141. #define LCDIF_CTRL2_OUTSTANDING_REQS_OFFSET 21
  142. #define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_1 (0x0 << 21)
  143. #define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_2 (0x1 << 21)
  144. #define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_4 (0x2 << 21)
  145. #define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_8 (0x3 << 21)
  146. #define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_16 (0x4 << 21)
  147. #define LCDIF_CTRL2_BURST_LEN_8 (1 << 20)
  148. #define LCDIF_CTRL2_ODD_LINE_PATTERN_MASK (0x7 << 16)
  149. #define LCDIF_CTRL2_ODD_LINE_PATTERN_OFFSET 16
  150. #define LCDIF_CTRL2_ODD_LINE_PATTERN_RGB (0x0 << 16)
  151. #define LCDIF_CTRL2_ODD_LINE_PATTERN_RBG (0x1 << 16)
  152. #define LCDIF_CTRL2_ODD_LINE_PATTERN_GBR (0x2 << 16)
  153. #define LCDIF_CTRL2_ODD_LINE_PATTERN_GRB (0x3 << 16)
  154. #define LCDIF_CTRL2_ODD_LINE_PATTERN_BRG (0x4 << 16)
  155. #define LCDIF_CTRL2_ODD_LINE_PATTERN_BGR (0x5 << 16)
  156. #define LCDIF_CTRL2_EVEN_LINE_PATTERN_MASK (0x7 << 12)
  157. #define LCDIF_CTRL2_EVEN_LINE_PATTERN_OFFSET 12
  158. #define LCDIF_CTRL2_EVEN_LINE_PATTERN_RGB (0x0 << 12)
  159. #define LCDIF_CTRL2_EVEN_LINE_PATTERN_RBG (0x1 << 12)
  160. #define LCDIF_CTRL2_EVEN_LINE_PATTERN_GBR (0x2 << 12)
  161. #define LCDIF_CTRL2_EVEN_LINE_PATTERN_GRB (0x3 << 12)
  162. #define LCDIF_CTRL2_EVEN_LINE_PATTERN_BRG (0x4 << 12)
  163. #define LCDIF_CTRL2_EVEN_LINE_PATTERN_BGR (0x5 << 12)
  164. #define LCDIF_CTRL2_READ_PACK_DIR (1 << 10)
  165. #define LCDIF_CTRL2_READ_MODE_OUTPUT_IN_RGB_FORMAT (1 << 9)
  166. #define LCDIF_CTRL2_READ_MODE_6_BIT_INPUT (1 << 8)
  167. #define LCDIF_CTRL2_READ_MODE_NUM_PACKED_SUBWORDS_MASK (0x7 << 4)
  168. #define LCDIF_CTRL2_READ_MODE_NUM_PACKED_SUBWORDS_OFFSET 4
  169. #define LCDIF_CTRL2_INITIAL_DUMMY_READ_MASK (0x7 << 1)
  170. #define LCDIF_CTRL2_INITIAL_DUMMY_READ_OFFSET 1
  171. #define LCDIF_TRANSFER_COUNT_V_COUNT_MASK (0xffff << 16)
  172. #define LCDIF_TRANSFER_COUNT_V_COUNT_OFFSET 16
  173. #define LCDIF_TRANSFER_COUNT_H_COUNT_MASK (0xffff << 0)
  174. #define LCDIF_TRANSFER_COUNT_H_COUNT_OFFSET 0
  175. #define LCDIF_CUR_BUF_ADDR_MASK 0xffffffff
  176. #define LCDIF_CUR_BUF_ADDR_OFFSET 0
  177. #define LCDIF_NEXT_BUF_ADDR_MASK 0xffffffff
  178. #define LCDIF_NEXT_BUF_ADDR_OFFSET 0
  179. #define LCDIF_TIMING_CMD_HOLD_MASK (0xff << 24)
  180. #define LCDIF_TIMING_CMD_HOLD_OFFSET 24
  181. #define LCDIF_TIMING_CMD_SETUP_MASK (0xff << 16)
  182. #define LCDIF_TIMING_CMD_SETUP_OFFSET 16
  183. #define LCDIF_TIMING_DATA_HOLD_MASK (0xff << 8)
  184. #define LCDIF_TIMING_DATA_HOLD_OFFSET 8
  185. #define LCDIF_TIMING_DATA_SETUP_MASK (0xff << 0)
  186. #define LCDIF_TIMING_DATA_SETUP_OFFSET 0
  187. #define LCDIF_VDCTRL0_VSYNC_OEB (1 << 29)
  188. #define LCDIF_VDCTRL0_ENABLE_PRESENT (1 << 28)
  189. #define LCDIF_VDCTRL0_VSYNC_POL (1 << 27)
  190. #define LCDIF_VDCTRL0_HSYNC_POL (1 << 26)
  191. #define LCDIF_VDCTRL0_DOTCLK_POL (1 << 25)
  192. #define LCDIF_VDCTRL0_ENABLE_POL (1 << 24)
  193. #define LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT (1 << 21)
  194. #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT (1 << 20)
  195. #define LCDIF_VDCTRL0_HALF_LINE (1 << 19)
  196. #define LCDIF_VDCTRL0_HALF_LINE_MODE (1 << 18)
  197. #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_MASK 0x3ffff
  198. #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_OFFSET 0
  199. #define LCDIF_VDCTRL1_VSYNC_PERIOD_MASK 0xffffffff
  200. #define LCDIF_VDCTRL1_VSYNC_PERIOD_OFFSET 0
  201. #if defined(CONFIG_MX23)
  202. #define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_MASK (0xff << 24)
  203. #define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_OFFSET 24
  204. #else
  205. #define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_MASK (0x3fff << 18)
  206. #define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_OFFSET 18
  207. #endif
  208. #define LCDIF_VDCTRL2_HSYNC_PERIOD_MASK 0x3ffff
  209. #define LCDIF_VDCTRL2_HSYNC_PERIOD_OFFSET 0
  210. #define LCDIF_VDCTRL3_MUX_SYNC_SIGNALS (1 << 29)
  211. #define LCDIF_VDCTRL3_VSYNC_ONLY (1 << 28)
  212. #define LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_MASK (0xfff << 16)
  213. #define LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_OFFSET 16
  214. #define LCDIF_VDCTRL3_VERTICAL_WAIT_CNT_MASK (0xffff << 0)
  215. #define LCDIF_VDCTRL3_VERTICAL_WAIT_CNT_OFFSET 0
  216. #define LCDIF_VDCTRL4_DOTCLK_DLY_SEL_MASK (0x7 << 29)
  217. #define LCDIF_VDCTRL4_DOTCLK_DLY_SEL_OFFSET 29
  218. #define LCDIF_VDCTRL4_SYNC_SIGNALS_ON (1 << 18)
  219. #define LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT_MASK 0x3ffff
  220. #define LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT_OFFSET 0
  221. #endif /* __IMX_REGS_LCDIF_H__ */