system.c 1.5 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2012 Samsung Electronics
  4. * Donghwa Lee <dh09.lee@samsung.com>
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <asm/arch/system.h>
  9. static void exynos5_set_usbhost_mode(unsigned int mode)
  10. {
  11. struct exynos5_sysreg *sysreg =
  12. (struct exynos5_sysreg *)samsung_get_base_sysreg();
  13. /* Setting USB20PHY_CONFIG register to USB 2.0 HOST link */
  14. if (mode == USB20_PHY_CFG_HOST_LINK_EN) {
  15. setbits_le32(&sysreg->usb20phy_cfg,
  16. USB20_PHY_CFG_HOST_LINK_EN);
  17. } else {
  18. clrbits_le32(&sysreg->usb20phy_cfg,
  19. USB20_PHY_CFG_HOST_LINK_EN);
  20. }
  21. }
  22. void set_usbhost_mode(unsigned int mode)
  23. {
  24. if (cpu_is_exynos5())
  25. exynos5_set_usbhost_mode(mode);
  26. }
  27. static void exynos4_set_system_display(void)
  28. {
  29. struct exynos4_sysreg *sysreg =
  30. (struct exynos4_sysreg *)samsung_get_base_sysreg();
  31. unsigned int cfg = 0;
  32. /*
  33. * system register path set
  34. * 0: MIE/MDNIE
  35. * 1: FIMD Bypass
  36. */
  37. cfg = readl(&sysreg->display_ctrl);
  38. cfg |= (1 << 1);
  39. writel(cfg, &sysreg->display_ctrl);
  40. }
  41. static void exynos5_set_system_display(void)
  42. {
  43. struct exynos5_sysreg *sysreg =
  44. (struct exynos5_sysreg *)samsung_get_base_sysreg();
  45. unsigned int cfg = 0;
  46. /*
  47. * system register path set
  48. * 0: MIE/MDNIE
  49. * 1: FIMD Bypass
  50. */
  51. cfg = readl(&sysreg->disp1blk_cfg);
  52. cfg |= (1 << 15);
  53. writel(cfg, &sysreg->disp1blk_cfg);
  54. }
  55. void set_system_display_ctrl(void)
  56. {
  57. if (cpu_is_exynos4())
  58. exynos4_set_system_display();
  59. else
  60. exynos5_set_system_display();
  61. }