cpu_init.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. *
  4. * (C) Copyright 2000-2003
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * (C) Copyright 2007, 2012 Freescale Semiconductor, Inc.
  8. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  9. */
  10. #include <common.h>
  11. #include <watchdog.h>
  12. #include <asm/immap.h>
  13. #include <asm/io.h>
  14. #if defined(CONFIG_CMD_NET)
  15. #include <config.h>
  16. #include <net.h>
  17. #include <asm/fec.h>
  18. #endif
  19. /* The registers in fbcs_t struct can be 16-bit for CONFIG_M5235 or 32-bit wide otherwise. */
  20. #ifdef CONFIG_M5235
  21. #define out_be_fbcs_reg out_be16
  22. #else
  23. #define out_be_fbcs_reg out_be32
  24. #endif
  25. /*
  26. * Breath some life into the CPU...
  27. *
  28. * Set up the memory map,
  29. * initialize a bunch of registers,
  30. * initialize the UPM's
  31. */
  32. void cpu_init_f(void)
  33. {
  34. gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  35. fbcs_t *fbcs = (fbcs_t *) MMAP_FBCS;
  36. wdog_t *wdog = (wdog_t *) MMAP_WDOG;
  37. scm_t *scm = (scm_t *) MMAP_SCM;
  38. /* watchdog is enabled by default - disable the watchdog */
  39. #ifndef CONFIG_WATCHDOG
  40. out_be16(&wdog->cr, 0);
  41. #endif
  42. out_be32(&scm->rambar, CONFIG_SYS_INIT_RAM_ADDR | SCM_RAMBAR_BDE);
  43. /* Port configuration */
  44. out_8(&gpio->par_cs, 0);
  45. #if (defined(CONFIG_SYS_CS0_BASE) && defined(CONFIG_SYS_CS0_MASK) && defined(CONFIG_SYS_CS0_CTRL))
  46. out_be_fbcs_reg(&fbcs->csar0, CONFIG_SYS_CS0_BASE);
  47. out_be_fbcs_reg(&fbcs->cscr0, CONFIG_SYS_CS0_CTRL);
  48. out_be32(&fbcs->csmr0, CONFIG_SYS_CS0_MASK);
  49. #endif
  50. #if (defined(CONFIG_SYS_CS1_BASE) && defined(CONFIG_SYS_CS1_MASK) && defined(CONFIG_SYS_CS1_CTRL))
  51. setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS1);
  52. out_be_fbcs_reg(&fbcs->csar1, CONFIG_SYS_CS1_BASE);
  53. out_be_fbcs_reg(&fbcs->cscr1, CONFIG_SYS_CS1_CTRL);
  54. out_be32(&fbcs->csmr1, CONFIG_SYS_CS1_MASK);
  55. #endif
  56. #if (defined(CONFIG_SYS_CS2_BASE) && defined(CONFIG_SYS_CS2_MASK) && defined(CONFIG_SYS_CS2_CTRL))
  57. setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS2);
  58. out_be_fbcs_reg(&fbcs->csar2, CONFIG_SYS_CS2_BASE);
  59. out_be_fbcs_reg(&fbcs->cscr2, CONFIG_SYS_CS2_CTRL);
  60. out_be32(&fbcs->csmr2, CONFIG_SYS_CS2_MASK);
  61. #endif
  62. #if (defined(CONFIG_SYS_CS3_BASE) && defined(CONFIG_SYS_CS3_MASK) && defined(CONFIG_SYS_CS3_CTRL))
  63. setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS3);
  64. out_be_fbcs_reg(&fbcs->csar3, CONFIG_SYS_CS3_BASE);
  65. out_be_fbcs_reg(&fbcs->cscr3, CONFIG_SYS_CS3_CTRL);
  66. out_be32(&fbcs->csmr3, CONFIG_SYS_CS3_MASK);
  67. #endif
  68. #if (defined(CONFIG_SYS_CS4_BASE) && defined(CONFIG_SYS_CS4_MASK) && defined(CONFIG_SYS_CS4_CTRL))
  69. setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS4);
  70. out_be_fbcs_reg(&fbcs->csar4, CONFIG_SYS_CS4_BASE);
  71. out_be_fbcs_reg(&fbcs->cscr4, CONFIG_SYS_CS4_CTRL);
  72. out_be32(&fbcs->csmr4, CONFIG_SYS_CS4_MASK);
  73. #endif
  74. #if (defined(CONFIG_SYS_CS5_BASE) && defined(CONFIG_SYS_CS5_MASK) && defined(CONFIG_SYS_CS5_CTRL))
  75. setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS5);
  76. out_be_fbcs_reg(&fbcs->csar5, CONFIG_SYS_CS5_BASE);
  77. out_be_fbcs_reg(&fbcs->cscr5, CONFIG_SYS_CS5_CTRL);
  78. out_be32(&fbcs->csmr5, CONFIG_SYS_CS5_MASK);
  79. #endif
  80. #if (defined(CONFIG_SYS_CS6_BASE) && defined(CONFIG_SYS_CS6_MASK) && defined(CONFIG_SYS_CS6_CTRL))
  81. setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS6);
  82. out_be_fbcs_reg(&fbcs->csar6, CONFIG_SYS_CS6_BASE);
  83. out_be_fbcs_reg(&fbcs->cscr6, CONFIG_SYS_CS6_CTRL);
  84. out_be32(&fbcs->csmr6, CONFIG_SYS_CS6_MASK);
  85. #endif
  86. #if (defined(CONFIG_SYS_CS7_BASE) && defined(CONFIG_SYS_CS7_MASK) && defined(CONFIG_SYS_CS7_CTRL))
  87. setbits_8(&gpio->par_cs, GPIO_PAR_CS_CS7);
  88. out_be_fbcs_reg(&fbcs->csar7, CONFIG_SYS_CS7_BASE);
  89. out_be_fbcs_reg(&fbcs->cscr7, CONFIG_SYS_CS7_CTRL);
  90. out_be32(&fbcs->csmr7, CONFIG_SYS_CS7_MASK);
  91. #endif
  92. #ifdef CONFIG_SYS_I2C_FSL
  93. CONFIG_SYS_I2C_PINMUX_REG &= CONFIG_SYS_I2C_PINMUX_CLR;
  94. CONFIG_SYS_I2C_PINMUX_REG |= CONFIG_SYS_I2C_PINMUX_SET;
  95. #endif
  96. icache_enable();
  97. }
  98. /*
  99. * initialize higher level parts of CPU like timers
  100. */
  101. int cpu_init_r(void)
  102. {
  103. return (0);
  104. }
  105. void uart_port_conf(int port)
  106. {
  107. gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  108. /* Setup Ports: */
  109. switch (port) {
  110. case 0:
  111. clrbits_be16(&gpio->par_uart,
  112. GPIO_PAR_UART_U0RXD | GPIO_PAR_UART_U0TXD);
  113. setbits_be16(&gpio->par_uart,
  114. GPIO_PAR_UART_U0RXD | GPIO_PAR_UART_U0TXD);
  115. break;
  116. case 1:
  117. clrbits_be16(&gpio->par_uart,
  118. GPIO_PAR_UART_U1RXD_MASK | GPIO_PAR_UART_U1TXD_MASK);
  119. setbits_be16(&gpio->par_uart,
  120. GPIO_PAR_UART_U1RXD_U1RXD | GPIO_PAR_UART_U1TXD_U1TXD);
  121. break;
  122. case 2:
  123. #ifdef CONFIG_SYS_UART2_PRI_GPIO
  124. clrbits_be16(&gpio->par_uart,
  125. GPIO_PAR_UART_U2RXD | GPIO_PAR_UART_U2TXD);
  126. setbits_be16(&gpio->par_uart,
  127. GPIO_PAR_UART_U2RXD | GPIO_PAR_UART_U2TXD);
  128. #elif defined(CONFIG_SYS_UART2_ALT1_GPIO)
  129. clrbits_8(&gpio->par_feci2c,
  130. GPIO_PAR_FECI2C_EMDC_MASK | GPIO_PAR_FECI2C_EMDIO_MASK);
  131. setbits_8(&gpio->par_feci2c,
  132. GPIO_PAR_FECI2C_EMDC_U2TXD | GPIO_PAR_FECI2C_EMDIO_U2RXD);
  133. #endif
  134. break;
  135. }
  136. }
  137. #if defined(CONFIG_CMD_NET)
  138. int fecpin_setclear(struct eth_device *dev, int setclear)
  139. {
  140. gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  141. if (setclear) {
  142. setbits_8(&gpio->par_feci2c,
  143. GPIO_PAR_FECI2C_EMDC_FECEMDC |
  144. GPIO_PAR_FECI2C_EMDIO_FECEMDIO);
  145. } else {
  146. clrbits_8(&gpio->par_feci2c,
  147. GPIO_PAR_FECI2C_EMDC_MASK |
  148. GPIO_PAR_FECI2C_EMDIO_MASK);
  149. }
  150. return 0;
  151. }
  152. #endif