immap.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * ColdFire Internal Memory Map and Defines
  4. *
  5. * Copyright 2004-2012 Freescale Semiconductor, Inc.
  6. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  7. */
  8. #ifndef __IMMAP_H
  9. #define __IMMAP_H
  10. #if defined(CONFIG_MCF520x)
  11. #include <asm/immap_520x.h>
  12. #include <asm/m520x.h>
  13. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC0)
  14. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x4000))
  15. /* Timer */
  16. #ifdef CONFIG_MCFTMR
  17. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  18. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR1)
  19. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0)
  20. #define CONFIG_SYS_TMRINTR_NO (INT0_HI_DTMR1)
  21. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRH_INT33)
  22. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  23. #define CONFIG_SYS_TMRINTR_PRI (6)
  24. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  25. #endif
  26. #ifdef CONFIG_MCFPIT
  27. #define CONFIG_SYS_UDELAY_BASE (MMAP_PIT0)
  28. #define CONFIG_SYS_PIT_BASE (MMAP_PIT1)
  29. #define CONFIG_SYS_PIT_PRESCALE (6)
  30. #endif
  31. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  32. #define CONFIG_SYS_NUM_IRQS (128)
  33. #endif /* CONFIG_M520x */
  34. #ifdef CONFIG_M52277
  35. #include <asm/immap_5227x.h>
  36. #include <asm/m5227x.h>
  37. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x4000))
  38. #define CONFIG_SYS_MCFRTC_BASE (MMAP_RTC)
  39. #ifdef CONFIG_LCD
  40. #define CONFIG_SYS_LCD_BASE (MMAP_LCD)
  41. #endif
  42. /* Timer */
  43. #ifdef CONFIG_MCFTMR
  44. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  45. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR1)
  46. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0)
  47. #define CONFIG_SYS_TMRINTR_NO (INT0_HI_DTMR1)
  48. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRH_INT33)
  49. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  50. #define CONFIG_SYS_TMRINTR_PRI (6)
  51. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  52. #endif
  53. #ifdef CONFIG_MCFPIT
  54. #define CONFIG_SYS_UDELAY_BASE (MMAP_PIT0)
  55. #define CONFIG_SYS_PIT_BASE (MMAP_PIT1)
  56. #define CONFIG_SYS_PIT_PRESCALE (6)
  57. #endif
  58. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  59. #define CONFIG_SYS_NUM_IRQS (128)
  60. #endif /* CONFIG_M52277 */
  61. #ifdef CONFIG_M5235
  62. #include <asm/immap_5235.h>
  63. #include <asm/m5235.h>
  64. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC)
  65. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40))
  66. /* Timer */
  67. #ifdef CONFIG_MCFTMR
  68. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  69. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR3)
  70. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprl0)
  71. #define CONFIG_SYS_TMRINTR_NO (INT0_LO_DTMR3)
  72. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRL_INT22)
  73. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  74. #define CONFIG_SYS_TMRINTR_PRI (0x1E) /* Level must include inorder to work */
  75. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  76. #endif
  77. #ifdef CONFIG_MCFPIT
  78. #define CONFIG_SYS_UDELAY_BASE (MMAP_PIT0)
  79. #define CONFIG_SYS_PIT_BASE (MMAP_PIT1)
  80. #define CONFIG_SYS_PIT_PRESCALE (6)
  81. #endif
  82. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  83. #define CONFIG_SYS_NUM_IRQS (128)
  84. #endif /* CONFIG_M5235 */
  85. #ifdef CONFIG_M5249
  86. #include <asm/immap_5249.h>
  87. #include <asm/m5249.h>
  88. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40))
  89. #define CONFIG_SYS_INTR_BASE (MMAP_INTC)
  90. #define CONFIG_SYS_NUM_IRQS (64)
  91. /* Timer */
  92. #ifdef CONFIG_MCFTMR
  93. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  94. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR1)
  95. #define CONFIG_SYS_TMRPND_REG (mbar_readLong(MCFSIM_IPR))
  96. #define CONFIG_SYS_TMRINTR_NO (31)
  97. #define CONFIG_SYS_TMRINTR_MASK (0x00000400)
  98. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  99. #define CONFIG_SYS_TMRINTR_PRI (MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL7 | MCFSIM_ICR_PRI3)
  100. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 2000000) - 1) << 8)
  101. #endif
  102. #endif /* CONFIG_M5249 */
  103. #ifdef CONFIG_M5253
  104. #include <asm/immap_5253.h>
  105. #include <asm/m5249.h>
  106. #include <asm/m5253.h>
  107. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40))
  108. #define CONFIG_SYS_INTR_BASE (MMAP_INTC)
  109. #define CONFIG_SYS_NUM_IRQS (64)
  110. /* Timer */
  111. #ifdef CONFIG_MCFTMR
  112. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  113. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR1)
  114. #define CONFIG_SYS_TMRPND_REG (mbar_readLong(MCFSIM_IPR))
  115. #define CONFIG_SYS_TMRINTR_NO (27)
  116. #define CONFIG_SYS_TMRINTR_MASK (0x00000400)
  117. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  118. #define CONFIG_SYS_TMRINTR_PRI (MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL3 | MCFSIM_ICR_PRI3)
  119. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 2000000) - 1) << 8)
  120. #endif
  121. #endif /* CONFIG_M5253 */
  122. #ifdef CONFIG_M5271
  123. #include <asm/immap_5271.h>
  124. #include <asm/m5271.h>
  125. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC)
  126. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40))
  127. /* Timer */
  128. #ifdef CONFIG_MCFTMR
  129. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  130. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR3)
  131. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprl0)
  132. #define CONFIG_SYS_TMRINTR_NO (INT0_LO_DTMR3)
  133. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRL_INT22)
  134. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  135. #define CONFIG_SYS_TMRINTR_PRI (0x1E) /* Interrupt level 3, priority 6 */
  136. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  137. #endif
  138. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  139. #define CONFIG_SYS_NUM_IRQS (128)
  140. #endif /* CONFIG_M5271 */
  141. #ifdef CONFIG_M5272
  142. #include <asm/immap_5272.h>
  143. #include <asm/m5272.h>
  144. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC)
  145. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40))
  146. #define CONFIG_SYS_INTR_BASE (MMAP_INTC)
  147. #define CONFIG_SYS_NUM_IRQS (64)
  148. /* Timer */
  149. #ifdef CONFIG_MCFTMR
  150. #define CONFIG_SYS_UDELAY_BASE (MMAP_TMR0)
  151. #define CONFIG_SYS_TMR_BASE (MMAP_TMR3)
  152. #define CONFIG_SYS_TMRPND_REG (((volatile intctrl_t *)(CONFIG_SYS_INTR_BASE))->int_isr)
  153. #define CONFIG_SYS_TMRINTR_NO (INT_TMR3)
  154. #define CONFIG_SYS_TMRINTR_MASK (INT_ISR_INT24)
  155. #define CONFIG_SYS_TMRINTR_PEND (0)
  156. #define CONFIG_SYS_TMRINTR_PRI (INT_ICR1_TMR3PI | INT_ICR1_TMR3IPL(5))
  157. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  158. #endif
  159. #endif /* CONFIG_M5272 */
  160. #ifdef CONFIG_M5275
  161. #include <asm/immap_5275.h>
  162. #include <asm/m5275.h>
  163. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC0)
  164. #define CONFIG_SYS_FEC1_IOBASE (MMAP_FEC1)
  165. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40))
  166. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  167. #define CONFIG_SYS_NUM_IRQS (192)
  168. /* Timer */
  169. #ifdef CONFIG_MCFTMR
  170. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  171. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR3)
  172. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprl0)
  173. #define CONFIG_SYS_TMRINTR_NO (INT0_LO_DTMR3)
  174. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRL_INT22)
  175. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  176. #define CONFIG_SYS_TMRINTR_PRI (0x1E)
  177. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  178. #endif
  179. #endif /* CONFIG_M5275 */
  180. #ifdef CONFIG_M5282
  181. #include <asm/immap_5282.h>
  182. #include <asm/m5282.h>
  183. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC)
  184. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40))
  185. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  186. #define CONFIG_SYS_NUM_IRQS (128)
  187. /* Timer */
  188. #ifdef CONFIG_MCFTMR
  189. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  190. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR3)
  191. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprl0)
  192. #define CONFIG_SYS_TMRINTR_NO (INT0_LO_DTMR3)
  193. #define CONFIG_SYS_TMRINTR_MASK (1 << INT0_LO_DTMR3)
  194. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  195. #define CONFIG_SYS_TMRINTR_PRI (0x1E) /* Level must include inorder to work */
  196. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  197. #endif
  198. #endif /* CONFIG_M5282 */
  199. #ifdef CONFIG_M5307
  200. #include <asm/immap_5307.h>
  201. #include <asm/m5307.h>
  202. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + \
  203. (CONFIG_SYS_UART_PORT * 0x40))
  204. #define CONFIG_SYS_INTR_BASE (MMAP_INTC)
  205. #define CONFIG_SYS_NUM_IRQS (64)
  206. /* Timer */
  207. #ifdef CONFIG_MCFTMR
  208. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  209. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR1)
  210. #define CONFIG_SYS_TMRPND_REG (((volatile intctrl_t *) \
  211. (CONFIG_SYS_INTR_BASE))->ipr)
  212. #define CONFIG_SYS_TMRINTR_NO (31)
  213. #define CONFIG_SYS_TMRINTR_MASK (0x00000400)
  214. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  215. #define CONFIG_SYS_TMRINTR_PRI (MCFSIM_ICR_AUTOVEC | \
  216. MCFSIM_ICR_LEVEL7 | MCFSIM_ICR_PRI3)
  217. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  218. #endif
  219. #endif /* CONFIG_M5307 */
  220. #if defined(CONFIG_MCF5301x)
  221. #include <asm/immap_5301x.h>
  222. #include <asm/m5301x.h>
  223. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC0)
  224. #define CONFIG_SYS_FEC1_IOBASE (MMAP_FEC1)
  225. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x4000))
  226. #define CONFIG_SYS_MCFRTC_BASE (MMAP_RTC)
  227. /* Timer */
  228. #ifdef CONFIG_MCFTMR
  229. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  230. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR1)
  231. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0)
  232. #define CONFIG_SYS_TMRINTR_NO (INT0_HI_DTMR1)
  233. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRH_INT33)
  234. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  235. #define CONFIG_SYS_TMRINTR_PRI (6)
  236. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  237. #endif
  238. #ifdef CONFIG_MCFPIT
  239. #define CONFIG_SYS_UDELAY_BASE (MMAP_PIT0)
  240. #define CONFIG_SYS_PIT_BASE (MMAP_PIT1)
  241. #define CONFIG_SYS_PIT_PRESCALE (6)
  242. #endif
  243. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  244. #define CONFIG_SYS_NUM_IRQS (128)
  245. #endif /* CONFIG_M5301x */
  246. #if defined(CONFIG_M5329) || defined(CONFIG_M5373)
  247. #include <asm/immap_5329.h>
  248. #include <asm/m5329.h>
  249. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC)
  250. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x4000))
  251. #define CONFIG_SYS_MCFRTC_BASE (MMAP_RTC)
  252. /* Timer */
  253. #ifdef CONFIG_MCFTMR
  254. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  255. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR1)
  256. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0)
  257. #define CONFIG_SYS_TMRINTR_NO (INT0_HI_DTMR1)
  258. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRH_INT33)
  259. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  260. #define CONFIG_SYS_TMRINTR_PRI (6)
  261. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  262. #endif
  263. #ifdef CONFIG_MCFPIT
  264. #define CONFIG_SYS_UDELAY_BASE (MMAP_PIT0)
  265. #define CONFIG_SYS_PIT_BASE (MMAP_PIT1)
  266. #define CONFIG_SYS_PIT_PRESCALE (6)
  267. #endif
  268. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  269. #define CONFIG_SYS_NUM_IRQS (128)
  270. #endif /* CONFIG_M5329 && CONFIG_M5373 */
  271. #if defined(CONFIG_M54418)
  272. #include <asm/immap_5441x.h>
  273. #include <asm/m5441x.h>
  274. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC0)
  275. #define CONFIG_SYS_FEC1_IOBASE (MMAP_FEC1)
  276. #if (CONFIG_SYS_UART_PORT < 4)
  277. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + \
  278. (CONFIG_SYS_UART_PORT * 0x4000))
  279. #else
  280. #define CONFIG_SYS_UART_BASE (MMAP_UART4 + \
  281. ((CONFIG_SYS_UART_PORT - 4) * 0x4000))
  282. #endif
  283. #define MMAP_DSPI MMAP_DSPI0
  284. #define CONFIG_SYS_MCFRTC_BASE (MMAP_RTC)
  285. /* Timer */
  286. #ifdef CONFIG_MCFTMR
  287. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  288. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR1)
  289. #define CONFIG_SYS_TMRPND_REG (((int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0)
  290. #define CONFIG_SYS_TMRINTR_NO (INT0_HI_DTMR1)
  291. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRH_INT33)
  292. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  293. #define CONFIG_SYS_TMRINTR_PRI (6)
  294. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  295. #endif
  296. #ifdef CONFIG_MCFPIT
  297. #define CONFIG_SYS_UDELAY_BASE (MMAP_PIT0)
  298. #define CONFIG_SYS_PIT_BASE (MMAP_PIT1)
  299. #define CONFIG_SYS_PIT_PRESCALE (6)
  300. #endif
  301. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  302. #define CONFIG_SYS_NUM_IRQS (128)
  303. #endif /* CONFIG_M54418 */
  304. #if defined(CONFIG_M54451) || defined(CONFIG_M54455)
  305. #include <asm/immap_5445x.h>
  306. #include <asm/m5445x.h>
  307. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC0)
  308. #if defined(CONFIG_M54455EVB)
  309. #define CONFIG_SYS_FEC1_IOBASE (MMAP_FEC1)
  310. #endif
  311. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x4000))
  312. #define CONFIG_SYS_MCFRTC_BASE (MMAP_RTC)
  313. /* Timer */
  314. #ifdef CONFIG_MCFTMR
  315. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  316. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR1)
  317. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0)
  318. #define CONFIG_SYS_TMRINTR_NO (INT0_HI_DTMR1)
  319. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRH_INT33)
  320. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  321. #define CONFIG_SYS_TMRINTR_PRI (6)
  322. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  323. #endif
  324. #ifdef CONFIG_MCFPIT
  325. #define CONFIG_SYS_UDELAY_BASE (MMAP_PIT0)
  326. #define CONFIG_SYS_PIT_BASE (MMAP_PIT1)
  327. #define CONFIG_SYS_PIT_PRESCALE (6)
  328. #endif
  329. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  330. #define CONFIG_SYS_NUM_IRQS (128)
  331. #ifdef CONFIG_PCI
  332. #define CONFIG_SYS_PCI_BAR0 (CONFIG_SYS_MBAR)
  333. #define CONFIG_SYS_PCI_BAR5 (CONFIG_SYS_SDRAM_BASE)
  334. #define CONFIG_SYS_PCI_TBATR0 (CONFIG_SYS_MBAR)
  335. #define CONFIG_SYS_PCI_TBATR5 (CONFIG_SYS_SDRAM_BASE)
  336. #endif
  337. #endif /* CONFIG_M54451 || CONFIG_M54455 */
  338. #ifdef CONFIG_M547x
  339. #include <asm/immap_547x_8x.h>
  340. #include <asm/m547x_8x.h>
  341. #ifdef CONFIG_FSLDMAFEC
  342. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC0)
  343. #define CONFIG_SYS_FEC1_IOBASE (MMAP_FEC1)
  344. #define FEC0_RX_TASK 0
  345. #define FEC0_TX_TASK 1
  346. #define FEC0_RX_PRIORITY 6
  347. #define FEC0_TX_PRIORITY 7
  348. #define FEC0_RX_INIT 16
  349. #define FEC0_TX_INIT 17
  350. #define FEC1_RX_TASK 2
  351. #define FEC1_TX_TASK 3
  352. #define FEC1_RX_PRIORITY 6
  353. #define FEC1_TX_PRIORITY 7
  354. #define FEC1_RX_INIT 30
  355. #define FEC1_TX_INIT 31
  356. #endif
  357. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x100))
  358. #ifdef CONFIG_SLTTMR
  359. #define CONFIG_SYS_UDELAY_BASE (MMAP_SLT1)
  360. #define CONFIG_SYS_TMR_BASE (MMAP_SLT0)
  361. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0)
  362. #define CONFIG_SYS_TMRINTR_NO (INT0_HI_SLT0)
  363. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRH_INT54)
  364. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  365. #define CONFIG_SYS_TMRINTR_PRI (0x1E)
  366. #define CONFIG_SYS_TIMER_PRESCALER (gd->bus_clk / 1000000)
  367. #endif
  368. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  369. #define CONFIG_SYS_NUM_IRQS (128)
  370. #ifdef CONFIG_PCI
  371. #define CONFIG_SYS_PCI_BAR0 (0x40000000)
  372. #define CONFIG_SYS_PCI_BAR1 (CONFIG_SYS_SDRAM_BASE)
  373. #define CONFIG_SYS_PCI_TBATR0 (CONFIG_SYS_MBAR)
  374. #define CONFIG_SYS_PCI_TBATR1 (CONFIG_SYS_SDRAM_BASE)
  375. #endif
  376. #endif /* CONFIG_M547x */
  377. #ifdef CONFIG_M548x
  378. #include <asm/immap_547x_8x.h>
  379. #include <asm/m547x_8x.h>
  380. #ifdef CONFIG_FSLDMAFEC
  381. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC0)
  382. #define CONFIG_SYS_FEC1_IOBASE (MMAP_FEC1)
  383. #define FEC0_RX_TASK 0
  384. #define FEC0_TX_TASK 1
  385. #define FEC0_RX_PRIORITY 6
  386. #define FEC0_TX_PRIORITY 7
  387. #define FEC0_RX_INIT 16
  388. #define FEC0_TX_INIT 17
  389. #define FEC1_RX_TASK 2
  390. #define FEC1_TX_TASK 3
  391. #define FEC1_RX_PRIORITY 6
  392. #define FEC1_TX_PRIORITY 7
  393. #define FEC1_RX_INIT 30
  394. #define FEC1_TX_INIT 31
  395. #endif
  396. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x100))
  397. /* Timer */
  398. #ifdef CONFIG_SLTTMR
  399. #define CONFIG_SYS_UDELAY_BASE (MMAP_SLT1)
  400. #define CONFIG_SYS_TMR_BASE (MMAP_SLT0)
  401. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0)
  402. #define CONFIG_SYS_TMRINTR_NO (INT0_HI_SLT0)
  403. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRH_INT54)
  404. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  405. #define CONFIG_SYS_TMRINTR_PRI (0x1E)
  406. #define CONFIG_SYS_TIMER_PRESCALER (gd->bus_clk / 1000000)
  407. #endif
  408. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  409. #define CONFIG_SYS_NUM_IRQS (128)
  410. #ifdef CONFIG_PCI
  411. #define CONFIG_SYS_PCI_BAR0 (CONFIG_SYS_MBAR)
  412. #define CONFIG_SYS_PCI_BAR1 (CONFIG_SYS_SDRAM_BASE)
  413. #define CONFIG_SYS_PCI_TBATR0 (CONFIG_SYS_MBAR)
  414. #define CONFIG_SYS_PCI_TBATR1 (CONFIG_SYS_SDRAM_BASE)
  415. #endif
  416. #endif /* CONFIG_M548x */
  417. #endif /* __IMMAP_H */