MCR3000.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2010-2017 CS Systemes d'Information
  4. * Florent Trinh Thai <florent.trinh-thai@c-s.fr>
  5. * Christophe Leroy <christophe.leroy@c-s.fr>
  6. *
  7. * Board specific routines for the MCR3000 board
  8. */
  9. #include <common.h>
  10. #include <hwconfig.h>
  11. #include <mpc8xx.h>
  12. #include <fdt_support.h>
  13. #include <asm/io.h>
  14. DECLARE_GLOBAL_DATA_PTR;
  15. #define SDRAM_MAX_SIZE (32 * 1024 * 1024)
  16. static const uint cs1_dram_table_66[] = {
  17. /* DRAM - single read. (offset 0 in upm RAM) */
  18. 0x0F3DFC04, 0x0FEFBC04, 0x00BE7804, 0x0FFDF400,
  19. 0x1FFFFC05, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  20. /* DRAM - burst read. (offset 8 in upm RAM) */
  21. 0x0F3DFC04, 0x0FEFBC04, 0x00BF7C04, 0x00FFFC00,
  22. 0x00FFFC00, 0x00FEF800, 0x0FFDF400, 0x1FFFFC05,
  23. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  24. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  25. /* DRAM - single write. (offset 18 in upm RAM) */
  26. 0x0F3DFC04, 0x0FEFB800, 0x00BF7404, 0x0FFEF804,
  27. 0x0FFDF404, 0x1FFFFC05, 0xFFFFFFFF, 0xFFFFFFFF,
  28. /* DRAM - burst write. (offset 20 in upm RAM) */
  29. 0x0F3DFC04, 0x0FEFB800, 0x00BF7400, 0x00FFFC00,
  30. 0x00FFFC00, 0x00FFFC04, 0x0FFEF804, 0x0FFDF404,
  31. 0x1FFFFC05, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  32. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  33. /* refresh (offset 30 in upm RAM) */
  34. 0x0FFDF404, 0x0FFEBC04, 0x0FFD7C84, 0x0FFFFC04,
  35. 0x0FFFFC04, 0x0FFFFC04, 0x1FFFFC85, 0xFFFFFFFF,
  36. /* init */
  37. 0x0FEEB874, 0x0FBD7474, 0x1FFFFC45, 0xFFFFFFFF,
  38. /* exception. (offset 3c in upm RAM) */
  39. 0xFFFFFC05, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  40. };
  41. int ft_board_setup(void *blob, bd_t *bd)
  42. {
  43. const char *sync = "receive";
  44. ft_cpu_setup(blob, bd);
  45. /* BRG */
  46. do_fixup_by_path_u32(blob, "/soc/cpm", "brg-frequency",
  47. bd->bi_busfreq, 1);
  48. /* MAC addr */
  49. fdt_fixup_ethernet(blob);
  50. /* Bus Frequency for CPM */
  51. do_fixup_by_path_u32(blob, "/soc", "bus-frequency", bd->bi_busfreq, 1);
  52. /* E1 interface - Set data rate */
  53. do_fixup_by_path_u32(blob, "/localbus/e1-wan", "data-rate", 2, 1);
  54. /* E1 interface - Set channel phase to 0 */
  55. do_fixup_by_path_u32(blob, "/localbus/e1-wan", "channel-phase", 0, 1);
  56. /* E1 interface - rising edge sync pulse transmit */
  57. do_fixup_by_path(blob, "/localbus/e1-wan", "rising-edge-sync-pulse",
  58. sync, strlen(sync), 1);
  59. return 0;
  60. }
  61. int checkboard(void)
  62. {
  63. serial_puts("BOARD: MCR3000 CSSI\n");
  64. return 0;
  65. }
  66. int dram_init(void)
  67. {
  68. immap_t __iomem *immap = (immap_t __iomem *)CONFIG_SYS_IMMR;
  69. memctl8xx_t __iomem *memctl = &immap->im_memctl;
  70. printf("UPMA init for SDRAM (CAS latency 2), ");
  71. printf("init address 0x%08x, size ", (int)dram_init);
  72. /* Configure UPMA for cs1 */
  73. upmconfig(UPMA, (uint *)cs1_dram_table_66,
  74. sizeof(cs1_dram_table_66) / sizeof(uint));
  75. udelay(10);
  76. out_be16(&memctl->memc_mptpr, 0x0200);
  77. out_be32(&memctl->memc_mamr, 0x14904000);
  78. udelay(10);
  79. out_be32(&memctl->memc_or1, CONFIG_SYS_OR1_PRELIM);
  80. out_be32(&memctl->memc_br1, CONFIG_SYS_BR1_PRELIM);
  81. udelay(10);
  82. out_be32(&memctl->memc_mcr, 0x80002830);
  83. out_be32(&memctl->memc_mar, 0x00000088);
  84. out_be32(&memctl->memc_mcr, 0x80002038);
  85. udelay(200);
  86. gd->ram_size = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE,
  87. SDRAM_MAX_SIZE);
  88. return 0;
  89. }
  90. int misc_init_r(void)
  91. {
  92. immap_t __iomem *immr = (immap_t __iomem *)CONFIG_SYS_IMMR;
  93. iop8xx_t __iomem *iop = &immr->im_ioport;
  94. /* Set port C13 as GPIO (BTN_ACQ_AL) */
  95. clrbits_be16(&iop->iop_pcpar, 0x4);
  96. clrbits_be16(&iop->iop_pcdir, 0x4);
  97. /* if BTN_ACQ_AL is pressed then bootdelay is changed to 60 second */
  98. if ((in_be16(&iop->iop_pcdat) & 0x0004) == 0)
  99. env_set("bootdelay", "60");
  100. return 0;
  101. }
  102. int board_early_init_f(void)
  103. {
  104. immap_t __iomem *immr = (immap_t __iomem *)CONFIG_SYS_IMMR;
  105. /*
  106. * Erase FPGA(s) for reboot
  107. */
  108. clrbits_be32(&immr->im_cpm.cp_pbdat, 0x00020000); /* PROGFPGA down */
  109. setbits_be32(&immr->im_cpm.cp_pbdir, 0x00020000); /* PROGFPGA output */
  110. udelay(1); /* Wait more than 300ns */
  111. setbits_be32(&immr->im_cpm.cp_pbdat, 0x00020000); /* PROGFPGA up */
  112. return 0;
  113. }