eth.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2016 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <asm/io.h>
  7. #include <netdev.h>
  8. #include <fdt_support.h>
  9. #include <fm_eth.h>
  10. #include <fsl_mdio.h>
  11. #include <fsl_dtsec.h>
  12. #include <malloc.h>
  13. #include <asm/arch/fsl_serdes.h>
  14. #include "../common/qixis.h"
  15. #include "../common/fman.h"
  16. #include "ls1046aqds_qixis.h"
  17. #define EMI_NONE 0xFF
  18. #define EMI1_RGMII1 0
  19. #define EMI1_RGMII2 1
  20. #define EMI1_SLOT1 2
  21. #define EMI1_SLOT2 3
  22. #define EMI1_SLOT4 4
  23. static int mdio_mux[NUM_FM_PORTS];
  24. static const char * const mdio_names[] = {
  25. "LS1046AQDS_MDIO_RGMII1",
  26. "LS1046AQDS_MDIO_RGMII2",
  27. "LS1046AQDS_MDIO_SLOT1",
  28. "LS1046AQDS_MDIO_SLOT2",
  29. "LS1046AQDS_MDIO_SLOT4",
  30. "NULL",
  31. };
  32. /* Map SerDes 1 & 2 lanes to default slot. */
  33. static u8 lane_to_slot[] = {1, 1, 1, 1, 0, 4, 0 , 0};
  34. static const char *ls1046aqds_mdio_name_for_muxval(u8 muxval)
  35. {
  36. return mdio_names[muxval];
  37. }
  38. struct mii_dev *mii_dev_for_muxval(u8 muxval)
  39. {
  40. struct mii_dev *bus;
  41. const char *name;
  42. if (muxval > EMI1_SLOT4)
  43. return NULL;
  44. name = ls1046aqds_mdio_name_for_muxval(muxval);
  45. if (!name) {
  46. printf("No bus for muxval %x\n", muxval);
  47. return NULL;
  48. }
  49. bus = miiphy_get_dev_by_name(name);
  50. if (!bus) {
  51. printf("No bus by name %s\n", name);
  52. return NULL;
  53. }
  54. return bus;
  55. }
  56. struct ls1046aqds_mdio {
  57. u8 muxval;
  58. struct mii_dev *realbus;
  59. };
  60. static void ls1046aqds_mux_mdio(u8 muxval)
  61. {
  62. u8 brdcfg4;
  63. if (muxval < 7) {
  64. brdcfg4 = QIXIS_READ(brdcfg[4]);
  65. brdcfg4 &= ~BRDCFG4_EMISEL_MASK;
  66. brdcfg4 |= (muxval << BRDCFG4_EMISEL_SHIFT);
  67. QIXIS_WRITE(brdcfg[4], brdcfg4);
  68. }
  69. }
  70. static int ls1046aqds_mdio_read(struct mii_dev *bus, int addr, int devad,
  71. int regnum)
  72. {
  73. struct ls1046aqds_mdio *priv = bus->priv;
  74. ls1046aqds_mux_mdio(priv->muxval);
  75. return priv->realbus->read(priv->realbus, addr, devad, regnum);
  76. }
  77. static int ls1046aqds_mdio_write(struct mii_dev *bus, int addr, int devad,
  78. int regnum, u16 value)
  79. {
  80. struct ls1046aqds_mdio *priv = bus->priv;
  81. ls1046aqds_mux_mdio(priv->muxval);
  82. return priv->realbus->write(priv->realbus, addr, devad,
  83. regnum, value);
  84. }
  85. static int ls1046aqds_mdio_reset(struct mii_dev *bus)
  86. {
  87. struct ls1046aqds_mdio *priv = bus->priv;
  88. return priv->realbus->reset(priv->realbus);
  89. }
  90. static int ls1046aqds_mdio_init(char *realbusname, u8 muxval)
  91. {
  92. struct ls1046aqds_mdio *pmdio;
  93. struct mii_dev *bus = mdio_alloc();
  94. if (!bus) {
  95. printf("Failed to allocate ls1046aqds MDIO bus\n");
  96. return -1;
  97. }
  98. pmdio = malloc(sizeof(*pmdio));
  99. if (!pmdio) {
  100. printf("Failed to allocate ls1046aqds private data\n");
  101. free(bus);
  102. return -1;
  103. }
  104. bus->read = ls1046aqds_mdio_read;
  105. bus->write = ls1046aqds_mdio_write;
  106. bus->reset = ls1046aqds_mdio_reset;
  107. sprintf(bus->name, ls1046aqds_mdio_name_for_muxval(muxval));
  108. pmdio->realbus = miiphy_get_dev_by_name(realbusname);
  109. if (!pmdio->realbus) {
  110. printf("No bus with name %s\n", realbusname);
  111. free(bus);
  112. free(pmdio);
  113. return -1;
  114. }
  115. pmdio->muxval = muxval;
  116. bus->priv = pmdio;
  117. return mdio_register(bus);
  118. }
  119. void board_ft_fman_fixup_port(void *fdt, char *compat, phys_addr_t addr,
  120. enum fm_port port, int offset)
  121. {
  122. struct fixed_link f_link;
  123. if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII) {
  124. switch (port) {
  125. case FM1_DTSEC9:
  126. fdt_set_phy_handle(fdt, compat, addr, "sgmii_s1_p1");
  127. break;
  128. case FM1_DTSEC10:
  129. fdt_set_phy_handle(fdt, compat, addr, "sgmii_s1_p2");
  130. break;
  131. case FM1_DTSEC5:
  132. fdt_set_phy_handle(fdt, compat, addr, "sgmii_s1_p3");
  133. break;
  134. case FM1_DTSEC6:
  135. fdt_set_phy_handle(fdt, compat, addr, "sgmii_s1_p4");
  136. break;
  137. case FM1_DTSEC2:
  138. fdt_set_phy_handle(fdt, compat, addr, "sgmii_s4_p1");
  139. break;
  140. default:
  141. break;
  142. }
  143. } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII_2500) {
  144. /* 2.5G SGMII interface */
  145. f_link.phy_id = cpu_to_fdt32(port);
  146. f_link.duplex = cpu_to_fdt32(1);
  147. f_link.link_speed = cpu_to_fdt32(1000);
  148. f_link.pause = 0;
  149. f_link.asym_pause = 0;
  150. /* no PHY for 2.5G SGMII on QDS */
  151. fdt_delprop(fdt, offset, "phy-handle");
  152. fdt_setprop(fdt, offset, "fixed-link", &f_link, sizeof(f_link));
  153. fdt_setprop_string(fdt, offset, "phy-connection-type",
  154. "sgmii-2500");
  155. } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_QSGMII) {
  156. switch (port) {
  157. case FM1_DTSEC1:
  158. fdt_set_phy_handle(fdt, compat, addr, "qsgmii_s2_p4");
  159. break;
  160. case FM1_DTSEC5:
  161. fdt_set_phy_handle(fdt, compat, addr, "qsgmii_s2_p2");
  162. break;
  163. case FM1_DTSEC6:
  164. fdt_set_phy_handle(fdt, compat, addr, "qsgmii_s2_p1");
  165. break;
  166. case FM1_DTSEC10:
  167. fdt_set_phy_handle(fdt, compat, addr, "qsgmii_s2_p3");
  168. break;
  169. default:
  170. break;
  171. }
  172. fdt_delprop(fdt, offset, "phy-connection-type");
  173. fdt_setprop_string(fdt, offset, "phy-connection-type",
  174. "qsgmii");
  175. } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_XGMII &&
  176. (port == FM1_10GEC1 || port == FM1_10GEC2)) {
  177. /* XFI interface */
  178. f_link.phy_id = cpu_to_fdt32(port);
  179. f_link.duplex = cpu_to_fdt32(1);
  180. f_link.link_speed = cpu_to_fdt32(10000);
  181. f_link.pause = 0;
  182. f_link.asym_pause = 0;
  183. /* no PHY for XFI */
  184. fdt_delprop(fdt, offset, "phy-handle");
  185. fdt_setprop(fdt, offset, "fixed-link", &f_link, sizeof(f_link));
  186. fdt_setprop_string(fdt, offset, "phy-connection-type", "xgmii");
  187. }
  188. }
  189. void fdt_fixup_board_enet(void *fdt)
  190. {
  191. int i;
  192. for (i = FM1_DTSEC1; i < NUM_FM_PORTS; i++) {
  193. switch (fm_info_get_enet_if(i)) {
  194. case PHY_INTERFACE_MODE_SGMII:
  195. case PHY_INTERFACE_MODE_QSGMII:
  196. switch (mdio_mux[i]) {
  197. case EMI1_SLOT1:
  198. fdt_status_okay_by_alias(fdt, "emi1_slot1");
  199. break;
  200. case EMI1_SLOT2:
  201. fdt_status_okay_by_alias(fdt, "emi1_slot2");
  202. break;
  203. case EMI1_SLOT4:
  204. fdt_status_okay_by_alias(fdt, "emi1_slot4");
  205. break;
  206. default:
  207. break;
  208. }
  209. break;
  210. default:
  211. break;
  212. }
  213. }
  214. }
  215. int board_eth_init(bd_t *bis)
  216. {
  217. #ifdef CONFIG_FMAN_ENET
  218. int i, idx, lane, slot, interface;
  219. struct memac_mdio_info dtsec_mdio_info;
  220. struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  221. u32 srds_s1, srds_s2;
  222. u8 brdcfg12;
  223. srds_s1 = in_be32(&gur->rcwsr[4]) &
  224. FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK;
  225. srds_s1 >>= FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT;
  226. srds_s2 = in_be32(&gur->rcwsr[4]) &
  227. FSL_CHASSIS2_RCWSR4_SRDS2_PRTCL_MASK;
  228. srds_s2 >>= FSL_CHASSIS2_RCWSR4_SRDS2_PRTCL_SHIFT;
  229. /* Initialize the mdio_mux array so we can recognize empty elements */
  230. for (i = 0; i < NUM_FM_PORTS; i++)
  231. mdio_mux[i] = EMI_NONE;
  232. dtsec_mdio_info.regs =
  233. (struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR;
  234. dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
  235. /* Register the 1G MDIO bus */
  236. fm_memac_mdio_init(bis, &dtsec_mdio_info);
  237. /* Register the muxing front-ends to the MDIO buses */
  238. ls1046aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII1);
  239. ls1046aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII2);
  240. ls1046aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT1);
  241. ls1046aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT2);
  242. ls1046aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT4);
  243. /* Set the two on-board RGMII PHY address */
  244. fm_info_set_phy_address(FM1_DTSEC3, RGMII_PHY1_ADDR);
  245. fm_info_set_phy_address(FM1_DTSEC4, RGMII_PHY2_ADDR);
  246. switch (srds_s1) {
  247. case 0x3333:
  248. /* SGMII on slot 1, MAC 9 */
  249. fm_info_set_phy_address(FM1_DTSEC9, SGMII_CARD_PORT1_PHY_ADDR);
  250. case 0x1333:
  251. case 0x2333:
  252. /* SGMII on slot 1, MAC 10 */
  253. fm_info_set_phy_address(FM1_DTSEC10, SGMII_CARD_PORT2_PHY_ADDR);
  254. case 0x1133:
  255. case 0x2233:
  256. /* SGMII on slot 1, MAC 5/6 */
  257. fm_info_set_phy_address(FM1_DTSEC5, SGMII_CARD_PORT3_PHY_ADDR);
  258. fm_info_set_phy_address(FM1_DTSEC6, SGMII_CARD_PORT4_PHY_ADDR);
  259. break;
  260. case 0x1040:
  261. case 0x2040:
  262. /* QSGMII on lane B, MAC 6/5/10/1 */
  263. fm_info_set_phy_address(FM1_DTSEC6,
  264. QSGMII_CARD_PORT1_PHY_ADDR_S2);
  265. fm_info_set_phy_address(FM1_DTSEC5,
  266. QSGMII_CARD_PORT2_PHY_ADDR_S2);
  267. fm_info_set_phy_address(FM1_DTSEC10,
  268. QSGMII_CARD_PORT3_PHY_ADDR_S2);
  269. fm_info_set_phy_address(FM1_DTSEC1,
  270. QSGMII_CARD_PORT4_PHY_ADDR_S2);
  271. break;
  272. case 0x3363:
  273. /* SGMII on slot 1, MAC 9/10 */
  274. fm_info_set_phy_address(FM1_DTSEC9, SGMII_CARD_PORT1_PHY_ADDR);
  275. fm_info_set_phy_address(FM1_DTSEC10, SGMII_CARD_PORT2_PHY_ADDR);
  276. case 0x1163:
  277. case 0x2263:
  278. case 0x2223:
  279. /* SGMII on slot 1, MAC 6 */
  280. fm_info_set_phy_address(FM1_DTSEC6, SGMII_CARD_PORT4_PHY_ADDR);
  281. break;
  282. default:
  283. printf("Invalid SerDes protocol 0x%x for LS1046AQDS\n",
  284. srds_s1);
  285. break;
  286. }
  287. if (srds_s2 == 0x5a59 || srds_s2 == 0x5a06)
  288. /* SGMII on slot 4, MAC 2 */
  289. fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
  290. for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
  291. idx = i - FM1_DTSEC1;
  292. interface = fm_info_get_enet_if(i);
  293. switch (interface) {
  294. case PHY_INTERFACE_MODE_SGMII:
  295. case PHY_INTERFACE_MODE_QSGMII:
  296. if (interface == PHY_INTERFACE_MODE_SGMII) {
  297. if (i == FM1_DTSEC5) {
  298. /* route lane 2 to slot1 so to have
  299. * one sgmii riser card supports
  300. * MAC5 and MAC6.
  301. */
  302. brdcfg12 = QIXIS_READ(brdcfg[12]);
  303. QIXIS_WRITE(brdcfg[12],
  304. brdcfg12 | 0x80);
  305. }
  306. lane = serdes_get_first_lane(FSL_SRDS_1,
  307. SGMII_FM1_DTSEC1 + idx);
  308. } else {
  309. /* clear the bit 7 to route lane B on slot2. */
  310. brdcfg12 = QIXIS_READ(brdcfg[12]);
  311. QIXIS_WRITE(brdcfg[12], brdcfg12 & 0x7f);
  312. lane = serdes_get_first_lane(FSL_SRDS_1,
  313. QSGMII_FM1_A);
  314. lane_to_slot[lane] = 2;
  315. }
  316. if (i == FM1_DTSEC2)
  317. lane = 5;
  318. if (lane < 0)
  319. break;
  320. slot = lane_to_slot[lane];
  321. debug("FM1@DTSEC%u expects SGMII in slot %u\n",
  322. idx + 1, slot);
  323. if (QIXIS_READ(present2) & (1 << (slot - 1)))
  324. fm_disable_port(i);
  325. switch (slot) {
  326. case 1:
  327. mdio_mux[i] = EMI1_SLOT1;
  328. fm_info_set_mdio(i, mii_dev_for_muxval(
  329. mdio_mux[i]));
  330. break;
  331. case 2:
  332. mdio_mux[i] = EMI1_SLOT2;
  333. fm_info_set_mdio(i, mii_dev_for_muxval(
  334. mdio_mux[i]));
  335. break;
  336. case 4:
  337. mdio_mux[i] = EMI1_SLOT4;
  338. fm_info_set_mdio(i, mii_dev_for_muxval(
  339. mdio_mux[i]));
  340. break;
  341. default:
  342. break;
  343. }
  344. break;
  345. case PHY_INTERFACE_MODE_RGMII:
  346. case PHY_INTERFACE_MODE_RGMII_TXID:
  347. if (i == FM1_DTSEC3)
  348. mdio_mux[i] = EMI1_RGMII1;
  349. else if (i == FM1_DTSEC4)
  350. mdio_mux[i] = EMI1_RGMII2;
  351. fm_info_set_mdio(i, mii_dev_for_muxval(mdio_mux[i]));
  352. break;
  353. default:
  354. break;
  355. }
  356. }
  357. cpu_eth_init(bis);
  358. #endif /* CONFIG_FMAN_ENET */
  359. return pci_eth_init(bis);
  360. }