lowlevel_init.S 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2011 Renesas Electronics Europe Ltd.
  4. * Copyright (C) 2008 Renesas Solutions Corp.
  5. * Copyright (C) 2008 Nobuhiro Iwamatsu
  6. *
  7. * Based on board/renesas/rsk7203/lowlevel_init.S
  8. */
  9. #include <config.h>
  10. #include <asm/processor.h>
  11. #include <asm/macro.h>
  12. .global lowlevel_init
  13. .text
  14. .align 2
  15. lowlevel_init:
  16. /* Cache setting */
  17. write32 CCR1_A ,CCR1_D
  18. /* io_set_cpg */
  19. write8 STBCR3_A, STBCR3_D
  20. write8 STBCR4_A, STBCR4_D
  21. write8 STBCR5_A, STBCR5_D
  22. write8 STBCR6_A, STBCR6_D
  23. write8 STBCR7_A, STBCR7_D
  24. write8 STBCR8_A, STBCR8_D
  25. /* ConfigurePortPins */
  26. /* Leaving LED1 ON for sanity test */
  27. write16 PJCR1_A, PJCR1_D1
  28. write16 PJCR2_A, PJCR2_D
  29. write16 PJIOR0_A, PJIOR0_D1
  30. write16 PJDR0_A, PJDR0_D
  31. write16 PJPR0_A, PJPR0_D
  32. /* Configure EN_PIN & RS_PIN */
  33. write16 PGCR2_A, PGCR2_D
  34. write16 PGIOR0_A, PGIOR0_D
  35. /* Configure the port pins connected to UART */
  36. write16 PJCR1_A, PJCR1_D2
  37. write16 PJIOR0_A, PJIOR0_D2
  38. /* Configure Operating Frequency */
  39. write16 WTCSR_A, WTCSR_D0
  40. write16 WTCSR_A, WTCSR_D1
  41. write16 WTCNT_A, WTCNT_D
  42. /* Control of RESBANK */
  43. write16 IBNR_A, IBNR_D
  44. /* Enable SCIF3 module */
  45. write16 STBCR4_A, STBCR4_D
  46. /* Set clock mode*/
  47. write16 FRQCR_A, FRQCR_D
  48. /* Configure Bus And Memory */
  49. init_bsc_cs0:
  50. pfc_settings:
  51. write16 PCCR2_A, PCCR2_D
  52. write16 PCCR1_A, PCCR1_D
  53. write16 PCCR0_A, PCCR0_D
  54. write16 PBCR0_A, PBCR0_D
  55. write16 PBCR1_A, PBCR1_D
  56. write16 PBCR2_A, PBCR2_D
  57. write16 PBCR3_A, PBCR3_D
  58. write16 PBCR4_A, PBCR4_D
  59. write16 PBCR5_A, PBCR5_D
  60. write16 PDCR0_A, PDCR0_D
  61. write16 PDCR1_A, PDCR1_D
  62. write16 PDCR2_A, PDCR2_D
  63. write16 PDCR3_A, PDCR3_D
  64. write32 CS0WCR_A, CS0WCR_D
  65. write32 CS0BCR_A, CS0BCR_D
  66. init_bsc_cs2:
  67. write16 PJCR0_A, PJCR0_D
  68. write32 CS2WCR_A, CS2WCR_D
  69. init_sdram:
  70. write32 CS3BCR_A, CS3BCR_D
  71. write32 CS3WCR_A, CS3WCR_D
  72. write32 SDCR_A, SDCR_D
  73. write32 RTCOR_A, RTCOR_D
  74. write32 RTCSR_A, RTCSR_D
  75. /* wait 200us */
  76. mov.l REPEAT_D, r3
  77. mov #0, r2
  78. repeat0:
  79. add #1, r2
  80. cmp/hs r3, r2
  81. bf repeat0
  82. nop
  83. mov.l SDRAM_MODE, r1
  84. mov #0, r0
  85. mov.l r0, @r1
  86. nop
  87. rts
  88. .align 4
  89. CCR1_A: .long CCR1
  90. CCR1_D: .long 0x0000090B
  91. FRQCR_A: .long 0xFFFE0010
  92. FRQCR_D: .word 0x1003
  93. .align 2
  94. STBCR3_A: .long 0xFFFE0408
  95. STBCR3_D: .long 0x00000002
  96. STBCR4_A: .long 0xFFFE040C
  97. STBCR4_D: .word 0x0000
  98. .align 2
  99. STBCR5_A: .long 0xFFFE0410
  100. STBCR5_D: .long 0x00000010
  101. STBCR6_A: .long 0xFFFE0414
  102. STBCR6_D: .long 0x00000002
  103. STBCR7_A: .long 0xFFFE0418
  104. STBCR7_D: .long 0x0000002A
  105. STBCR8_A: .long 0xFFFE041C
  106. STBCR8_D: .long 0x0000007E
  107. PJCR1_A: .long 0xFFFE390C
  108. PJCR1_D1: .word 0x0000
  109. PJCR1_D2: .word 0x0022
  110. PJCR2_A: .long 0xFFFE390A
  111. PJCR2_D: .word 0x0000
  112. .align 2
  113. PJIOR0_A: .long 0xFFFE3912
  114. PJIOR0_D1: .word 0x0FC0
  115. PJIOR0_D2: .word 0x0FE0
  116. PJDR0_A: .long 0xFFFE3916
  117. PJDR0_D: .word 0x0FBF
  118. .align 2
  119. PJPR0_A: .long 0xFFFE391A
  120. PJPR0_D: .long 0x00000FBF
  121. PGCR2_A: .long 0xFFFE38CA
  122. PGCR2_D: .word 0x0000
  123. .align 2
  124. PGIOR0_A: .long 0xFFFE38D2
  125. PGIOR0_D: .word 0x03F0
  126. .align 2
  127. WTCSR_A: .long 0xFFFE0000
  128. WTCSR_D0: .word 0x0000
  129. WTCSR_D1: .word 0x0000
  130. WTCNT_A: .long 0xFFFE0002
  131. WTCNT_D: .word 0x0000
  132. .align 2
  133. PCCR0_A: .long 0xFFFE384E
  134. PDCR0_A: .long 0xFFFE386E
  135. PDCR1_A: .long 0xFFFE386C
  136. PDCR2_A: .long 0xFFFE386A
  137. PDCR3_A: .long 0xFFFE3868
  138. PBCR0_A: .long 0xFFFE382E
  139. PBCR1_A: .long 0xFFFE382C
  140. PBCR2_A: .long 0xFFFE382A
  141. PBCR3_A: .long 0xFFFE3828
  142. PBCR4_A: .long 0xFFFE3826
  143. PBCR5_A: .long 0xFFFE3824
  144. PCCR0_D: .word 0x1111
  145. PDCR0_D: .word 0x1111
  146. PDCR1_D: .word 0x1111
  147. PDCR2_D: .word 0x1111
  148. PDCR3_D: .word 0x1111
  149. PBCR0_D: .word 0x1110
  150. PBCR1_D: .word 0x1111
  151. PBCR2_D: .word 0x1111
  152. PBCR3_D: .word 0x1111
  153. PBCR4_D: .word 0x1111
  154. PBCR5_D: .word 0x0111
  155. .align 2
  156. CS0WCR_A: .long 0xFFFC0028
  157. CS0WCR_D: .long 0x00000B41
  158. CS0BCR_A: .long 0xFFFC0004
  159. CS0BCR_D: .long 0x10000400
  160. PJCR0_A: .long 0xFFFE390E
  161. PJCR0_D: .word 0x3300
  162. .align 2
  163. CS2WCR_A: .long 0xFFFC0030
  164. CS2WCR_D: .long 0x00000B01
  165. PCCR2_A: .long 0xFFFE384A
  166. PCCR2_D: .word 0x0001
  167. .align 2
  168. PCCR1_A: .long 0xFFFE384C
  169. PCCR1_D: .word 0x1111
  170. .align 2
  171. CS3BCR_A: .long 0xFFFC0010
  172. CS3BCR_D: .long 0x00004400
  173. CS3WCR_A: .long 0xFFFC0034
  174. CS3WCR_D: .long 0x0000288A
  175. SDCR_A: .long 0xFFFC004C
  176. SDCR_D: .long 0x00000812
  177. RTCOR_A: .long 0xFFFC0058
  178. RTCOR_D: .long 0xA55A0046
  179. RTCSR_A: .long 0xFFFC0050
  180. RTCSR_D: .long 0xA55A0010
  181. IBNR_A: .long 0xFFFE080E
  182. IBNR_D: .word 0x0000
  183. .align 2
  184. SDRAM_MODE: .long 0xFFFC5040
  185. REPEAT_D: .long 0x00000085