board.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Keystone : Board initialization
  4. *
  5. * (C) Copyright 2014
  6. * Texas Instruments Incorporated, <www.ti.com>
  7. */
  8. #include <common.h>
  9. #include "board.h"
  10. #include <spl.h>
  11. #include <exports.h>
  12. #include <fdt_support.h>
  13. #include <asm/arch/ddr3.h>
  14. #include <asm/arch/psc_defs.h>
  15. #include <asm/arch/clock.h>
  16. #include <asm/ti-common/ti-aemif.h>
  17. #include <asm/ti-common/keystone_net.h>
  18. DECLARE_GLOBAL_DATA_PTR;
  19. #if defined(CONFIG_TI_AEMIF)
  20. static struct aemif_config aemif_configs[] = {
  21. { /* CS0 */
  22. .mode = AEMIF_MODE_NAND,
  23. .wr_setup = 0xf,
  24. .wr_strobe = 0x3f,
  25. .wr_hold = 7,
  26. .rd_setup = 0xf,
  27. .rd_strobe = 0x3f,
  28. .rd_hold = 7,
  29. .turn_around = 3,
  30. .width = AEMIF_WIDTH_8,
  31. },
  32. };
  33. #endif
  34. int dram_init(void)
  35. {
  36. u32 ddr3_size;
  37. ddr3_size = ddr3_init();
  38. gd->ram_size = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE,
  39. CONFIG_MAX_RAM_BANK_SIZE);
  40. #if defined(CONFIG_TI_AEMIF)
  41. if (!board_is_k2g_ice())
  42. aemif_init(ARRAY_SIZE(aemif_configs), aemif_configs);
  43. #endif
  44. if (!board_is_k2g_ice()) {
  45. if (ddr3_size)
  46. ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE, ddr3_size);
  47. else
  48. ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE,
  49. gd->ram_size >> 30);
  50. }
  51. return 0;
  52. }
  53. int board_init(void)
  54. {
  55. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  56. return 0;
  57. }
  58. #ifdef CONFIG_DRIVER_TI_KEYSTONE_NET
  59. #ifndef CONFIG_DM_ETH
  60. int get_eth_env_param(char *env_name)
  61. {
  62. char *env;
  63. int res = -1;
  64. env = env_get(env_name);
  65. if (env)
  66. res = simple_strtol(env, NULL, 0);
  67. return res;
  68. }
  69. int board_eth_init(bd_t *bis)
  70. {
  71. int j;
  72. int res;
  73. int port_num;
  74. char link_type_name[32];
  75. if (cpu_is_k2g())
  76. writel(KS2_ETHERNET_RGMII, KS2_ETHERNET_CFG);
  77. /* By default, select PA PLL clock as PA clock source */
  78. #ifndef CONFIG_SOC_K2G
  79. if (psc_enable_module(KS2_LPSC_PA))
  80. return -1;
  81. #endif
  82. if (psc_enable_module(KS2_LPSC_CPGMAC))
  83. return -1;
  84. if (psc_enable_module(KS2_LPSC_CRYPTO))
  85. return -1;
  86. if (cpu_is_k2e() || cpu_is_k2l())
  87. pll_pa_clk_sel();
  88. port_num = get_num_eth_ports();
  89. for (j = 0; j < port_num; j++) {
  90. sprintf(link_type_name, "sgmii%d_link_type", j);
  91. res = get_eth_env_param(link_type_name);
  92. if (res >= 0)
  93. eth_priv_cfg[j].sgmii_link_type = res;
  94. keystone2_emac_initialize(&eth_priv_cfg[j]);
  95. }
  96. return 0;
  97. }
  98. #endif
  99. #endif
  100. #ifdef CONFIG_SPL_BUILD
  101. void spl_board_init(void)
  102. {
  103. spl_init_keystone_plls();
  104. preloader_console_init();
  105. }
  106. u32 spl_boot_device(void)
  107. {
  108. #if defined(CONFIG_SPL_SPI_LOAD)
  109. return BOOT_DEVICE_SPI;
  110. #else
  111. puts("Unknown boot device\n");
  112. hang();
  113. #endif
  114. }
  115. #endif
  116. #ifdef CONFIG_OF_BOARD_SETUP
  117. int ft_board_setup(void *blob, bd_t *bd)
  118. {
  119. int lpae;
  120. char *env;
  121. char *endp;
  122. int nbanks;
  123. u64 size[2];
  124. u64 start[2];
  125. int nodeoffset;
  126. u32 ddr3a_size;
  127. int unitrd_fixup = 0;
  128. env = env_get("mem_lpae");
  129. lpae = env && simple_strtol(env, NULL, 0);
  130. env = env_get("uinitrd_fixup");
  131. unitrd_fixup = env && simple_strtol(env, NULL, 0);
  132. ddr3a_size = 0;
  133. if (lpae) {
  134. ddr3a_size = ddr3_get_size();
  135. if ((ddr3a_size != 8) && (ddr3a_size != 4))
  136. ddr3a_size = 0;
  137. }
  138. nbanks = 1;
  139. start[0] = bd->bi_dram[0].start;
  140. size[0] = bd->bi_dram[0].size;
  141. /* adjust memory start address for LPAE */
  142. if (lpae) {
  143. start[0] -= CONFIG_SYS_SDRAM_BASE;
  144. start[0] += CONFIG_SYS_LPAE_SDRAM_BASE;
  145. }
  146. if ((size[0] == 0x80000000) && (ddr3a_size != 0)) {
  147. size[1] = ((u64)ddr3a_size - 2) << 30;
  148. start[1] = 0x880000000;
  149. nbanks++;
  150. }
  151. /* reserve memory at start of bank */
  152. env = env_get("mem_reserve_head");
  153. if (env) {
  154. start[0] += ustrtoul(env, &endp, 0);
  155. size[0] -= ustrtoul(env, &endp, 0);
  156. }
  157. env = env_get("mem_reserve");
  158. if (env)
  159. size[0] -= ustrtoul(env, &endp, 0);
  160. fdt_fixup_memory_banks(blob, start, size, nbanks);
  161. /* Fix up the initrd */
  162. if (lpae && unitrd_fixup) {
  163. int err;
  164. u32 *prop1, *prop2;
  165. u64 initrd_start, initrd_end;
  166. nodeoffset = fdt_path_offset(blob, "/chosen");
  167. if (nodeoffset >= 0) {
  168. prop1 = (u32 *)fdt_getprop(blob, nodeoffset,
  169. "linux,initrd-start", NULL);
  170. prop2 = (u32 *)fdt_getprop(blob, nodeoffset,
  171. "linux,initrd-end", NULL);
  172. if (prop1 && prop2) {
  173. initrd_start = __be32_to_cpu(*prop1);
  174. initrd_start -= CONFIG_SYS_SDRAM_BASE;
  175. initrd_start += CONFIG_SYS_LPAE_SDRAM_BASE;
  176. initrd_start = __cpu_to_be64(initrd_start);
  177. initrd_end = __be32_to_cpu(*prop2);
  178. initrd_end -= CONFIG_SYS_SDRAM_BASE;
  179. initrd_end += CONFIG_SYS_LPAE_SDRAM_BASE;
  180. initrd_end = __cpu_to_be64(initrd_end);
  181. err = fdt_delprop(blob, nodeoffset,
  182. "linux,initrd-start");
  183. if (err < 0)
  184. puts("error deleting initrd-start\n");
  185. err = fdt_delprop(blob, nodeoffset,
  186. "linux,initrd-end");
  187. if (err < 0)
  188. puts("error deleting initrd-end\n");
  189. err = fdt_setprop(blob, nodeoffset,
  190. "linux,initrd-start",
  191. &initrd_start,
  192. sizeof(initrd_start));
  193. if (err < 0)
  194. puts("error adding initrd-start\n");
  195. err = fdt_setprop(blob, nodeoffset,
  196. "linux,initrd-end",
  197. &initrd_end,
  198. sizeof(initrd_end));
  199. if (err < 0)
  200. puts("error adding linux,initrd-end\n");
  201. }
  202. }
  203. }
  204. return 0;
  205. }
  206. void ft_board_setup_ex(void *blob, bd_t *bd)
  207. {
  208. int lpae;
  209. u64 size;
  210. char *env;
  211. u64 *reserve_start;
  212. env = env_get("mem_lpae");
  213. lpae = env && simple_strtol(env, NULL, 0);
  214. if (lpae) {
  215. /*
  216. * the initrd and other reserved memory areas are
  217. * embedded in in the DTB itslef. fix up these addresses
  218. * to 36 bit format
  219. */
  220. reserve_start = (u64 *)((char *)blob +
  221. fdt_off_mem_rsvmap(blob));
  222. while (1) {
  223. *reserve_start = __cpu_to_be64(*reserve_start);
  224. size = __cpu_to_be64(*(reserve_start + 1));
  225. if (size) {
  226. *reserve_start -= CONFIG_SYS_SDRAM_BASE;
  227. *reserve_start +=
  228. CONFIG_SYS_LPAE_SDRAM_BASE;
  229. *reserve_start =
  230. __cpu_to_be64(*reserve_start);
  231. } else {
  232. break;
  233. }
  234. reserve_start += 2;
  235. }
  236. }
  237. ddr3_check_ecc_int(KS2_DDR3A_EMIF_CTRL_BASE);
  238. }
  239. #endif /* CONFIG_OF_BOARD_SETUP */
  240. #if defined(CONFIG_DTB_RESELECT)
  241. int __weak embedded_dtb_select(void)
  242. {
  243. return 0;
  244. }
  245. #endif