clk-si544.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for Silicon Labs Si544 Programmable Oscillator
  4. * Copyright (C) 2018 Topic Embedded Products
  5. * Author: Mike Looijmans <mike.looijmans@topic.nl>
  6. */
  7. #include <linux/clk-provider.h>
  8. #include <linux/delay.h>
  9. #include <linux/module.h>
  10. #include <linux/i2c.h>
  11. #include <linux/regmap.h>
  12. #include <linux/slab.h>
  13. /* I2C registers (decimal as in datasheet) */
  14. #define SI544_REG_CONTROL 7
  15. #define SI544_REG_OE_STATE 17
  16. #define SI544_REG_HS_DIV 23
  17. #define SI544_REG_LS_HS_DIV 24
  18. #define SI544_REG_FBDIV0 26
  19. #define SI544_REG_FBDIV8 27
  20. #define SI544_REG_FBDIV16 28
  21. #define SI544_REG_FBDIV24 29
  22. #define SI544_REG_FBDIV32 30
  23. #define SI544_REG_FBDIV40 31
  24. #define SI544_REG_FCAL_OVR 69
  25. #define SI544_REG_ADPLL_DELTA_M0 231
  26. #define SI544_REG_ADPLL_DELTA_M8 232
  27. #define SI544_REG_ADPLL_DELTA_M16 233
  28. #define SI544_REG_PAGE_SELECT 255
  29. /* Register values */
  30. #define SI544_CONTROL_RESET BIT(7)
  31. #define SI544_CONTROL_MS_ICAL2 BIT(3)
  32. #define SI544_OE_STATE_ODC_OE BIT(0)
  33. /* Max freq depends on speed grade */
  34. #define SI544_MIN_FREQ 200000U
  35. /* Si544 Internal oscilator runs at 55.05 MHz */
  36. #define FXO 55050000U
  37. /* VCO range is 10.8 .. 12.1 GHz, max depends on speed grade */
  38. #define FVCO_MIN 10800000000ULL
  39. #define HS_DIV_MAX 2046
  40. #define HS_DIV_MAX_ODD 33
  41. /* Lowest frequency synthesizeable using only the HS divider */
  42. #define MIN_HSDIV_FREQ (FVCO_MIN / HS_DIV_MAX)
  43. enum si544_speed_grade {
  44. si544a,
  45. si544b,
  46. si544c,
  47. };
  48. struct clk_si544 {
  49. struct clk_hw hw;
  50. struct regmap *regmap;
  51. struct i2c_client *i2c_client;
  52. enum si544_speed_grade speed_grade;
  53. };
  54. #define to_clk_si544(_hw) container_of(_hw, struct clk_si544, hw)
  55. /**
  56. * struct clk_si544_muldiv - Multiplier/divider settings
  57. * @fb_div_frac: integer part of feedback divider (32 bits)
  58. * @fb_div_int: fractional part of feedback divider (11 bits)
  59. * @hs_div: 1st divider, 5..2046, must be even when >33
  60. * @ls_div_bits: 2nd divider, as 2^x, range 0..5
  61. * If ls_div_bits is non-zero, hs_div must be even
  62. */
  63. struct clk_si544_muldiv {
  64. u32 fb_div_frac;
  65. u16 fb_div_int;
  66. u16 hs_div;
  67. u8 ls_div_bits;
  68. };
  69. /* Enables or disables the output driver */
  70. static int si544_enable_output(struct clk_si544 *data, bool enable)
  71. {
  72. return regmap_update_bits(data->regmap, SI544_REG_OE_STATE,
  73. SI544_OE_STATE_ODC_OE, enable ? SI544_OE_STATE_ODC_OE : 0);
  74. }
  75. static int si544_prepare(struct clk_hw *hw)
  76. {
  77. struct clk_si544 *data = to_clk_si544(hw);
  78. return si544_enable_output(data, true);
  79. }
  80. static void si544_unprepare(struct clk_hw *hw)
  81. {
  82. struct clk_si544 *data = to_clk_si544(hw);
  83. si544_enable_output(data, false);
  84. }
  85. static int si544_is_prepared(struct clk_hw *hw)
  86. {
  87. struct clk_si544 *data = to_clk_si544(hw);
  88. unsigned int val;
  89. int err;
  90. err = regmap_read(data->regmap, SI544_REG_OE_STATE, &val);
  91. if (err < 0)
  92. return err;
  93. return !!(val & SI544_OE_STATE_ODC_OE);
  94. }
  95. /* Retrieve clock multiplier and dividers from hardware */
  96. static int si544_get_muldiv(struct clk_si544 *data,
  97. struct clk_si544_muldiv *settings)
  98. {
  99. int err;
  100. u8 reg[6];
  101. err = regmap_bulk_read(data->regmap, SI544_REG_HS_DIV, reg, 2);
  102. if (err)
  103. return err;
  104. settings->ls_div_bits = (reg[1] >> 4) & 0x07;
  105. settings->hs_div = (reg[1] & 0x07) << 8 | reg[0];
  106. err = regmap_bulk_read(data->regmap, SI544_REG_FBDIV0, reg, 6);
  107. if (err)
  108. return err;
  109. settings->fb_div_int = reg[4] | (reg[5] & 0x07) << 8;
  110. settings->fb_div_frac = reg[0] | reg[1] << 8 | reg[2] << 16 |
  111. reg[3] << 24;
  112. return 0;
  113. }
  114. static int si544_set_muldiv(struct clk_si544 *data,
  115. struct clk_si544_muldiv *settings)
  116. {
  117. int err;
  118. u8 reg[6];
  119. reg[0] = settings->hs_div;
  120. reg[1] = settings->hs_div >> 8 | settings->ls_div_bits << 4;
  121. err = regmap_bulk_write(data->regmap, SI544_REG_HS_DIV, reg, 2);
  122. if (err < 0)
  123. return err;
  124. reg[0] = settings->fb_div_frac;
  125. reg[1] = settings->fb_div_frac >> 8;
  126. reg[2] = settings->fb_div_frac >> 16;
  127. reg[3] = settings->fb_div_frac >> 24;
  128. reg[4] = settings->fb_div_int;
  129. reg[5] = settings->fb_div_int >> 8;
  130. /*
  131. * Writing to SI544_REG_FBDIV40 triggers the clock change, so that
  132. * must be written last
  133. */
  134. return regmap_bulk_write(data->regmap, SI544_REG_FBDIV0, reg, 6);
  135. }
  136. static bool is_valid_frequency(const struct clk_si544 *data,
  137. unsigned long frequency)
  138. {
  139. unsigned long max_freq = 0;
  140. if (frequency < SI544_MIN_FREQ)
  141. return false;
  142. switch (data->speed_grade) {
  143. case si544a:
  144. max_freq = 1500000000;
  145. break;
  146. case si544b:
  147. max_freq = 800000000;
  148. break;
  149. case si544c:
  150. max_freq = 350000000;
  151. break;
  152. }
  153. return frequency <= max_freq;
  154. }
  155. /* Calculate divider settings for a given frequency */
  156. static int si544_calc_muldiv(struct clk_si544_muldiv *settings,
  157. unsigned long frequency)
  158. {
  159. u64 vco;
  160. u32 ls_freq;
  161. u32 tmp;
  162. u8 res;
  163. /* Determine the minimum value of LS_DIV and resulting target freq. */
  164. ls_freq = frequency;
  165. settings->ls_div_bits = 0;
  166. if (frequency >= MIN_HSDIV_FREQ) {
  167. settings->ls_div_bits = 0;
  168. } else {
  169. res = 1;
  170. tmp = 2 * HS_DIV_MAX;
  171. while (tmp <= (HS_DIV_MAX * 32)) {
  172. if (((u64)frequency * tmp) >= FVCO_MIN)
  173. break;
  174. ++res;
  175. tmp <<= 1;
  176. }
  177. settings->ls_div_bits = res;
  178. ls_freq = frequency << res;
  179. }
  180. /* Determine minimum HS_DIV by rounding up */
  181. vco = FVCO_MIN + ls_freq - 1;
  182. do_div(vco, ls_freq);
  183. settings->hs_div = vco;
  184. /* round up to even number when required */
  185. if ((settings->hs_div & 1) &&
  186. (settings->hs_div > HS_DIV_MAX_ODD || settings->ls_div_bits))
  187. ++settings->hs_div;
  188. /* Calculate VCO frequency (in 10..12GHz range) */
  189. vco = (u64)ls_freq * settings->hs_div;
  190. /* Calculate the integer part of the feedback divider */
  191. tmp = do_div(vco, FXO);
  192. settings->fb_div_int = vco;
  193. /* And the fractional bits using the remainder */
  194. vco = (u64)tmp << 32;
  195. vco += FXO / 2; /* Round to nearest multiple */
  196. do_div(vco, FXO);
  197. settings->fb_div_frac = vco;
  198. return 0;
  199. }
  200. /* Calculate resulting frequency given the register settings */
  201. static unsigned long si544_calc_rate(struct clk_si544_muldiv *settings)
  202. {
  203. u32 d = settings->hs_div * BIT(settings->ls_div_bits);
  204. u64 vco;
  205. /* Calculate VCO from the fractional part */
  206. vco = (u64)settings->fb_div_frac * FXO;
  207. vco += (FXO / 2);
  208. vco >>= 32;
  209. /* Add the integer part of the VCO frequency */
  210. vco += (u64)settings->fb_div_int * FXO;
  211. /* Apply divider to obtain the generated frequency */
  212. do_div(vco, d);
  213. return vco;
  214. }
  215. static unsigned long si544_recalc_rate(struct clk_hw *hw,
  216. unsigned long parent_rate)
  217. {
  218. struct clk_si544 *data = to_clk_si544(hw);
  219. struct clk_si544_muldiv settings;
  220. int err;
  221. err = si544_get_muldiv(data, &settings);
  222. if (err)
  223. return 0;
  224. return si544_calc_rate(&settings);
  225. }
  226. static long si544_round_rate(struct clk_hw *hw, unsigned long rate,
  227. unsigned long *parent_rate)
  228. {
  229. struct clk_si544 *data = to_clk_si544(hw);
  230. struct clk_si544_muldiv settings;
  231. int err;
  232. if (!is_valid_frequency(data, rate))
  233. return -EINVAL;
  234. err = si544_calc_muldiv(&settings, rate);
  235. if (err)
  236. return err;
  237. return si544_calc_rate(&settings);
  238. }
  239. /*
  240. * Update output frequency for "big" frequency changes
  241. */
  242. static int si544_set_rate(struct clk_hw *hw, unsigned long rate,
  243. unsigned long parent_rate)
  244. {
  245. struct clk_si544 *data = to_clk_si544(hw);
  246. struct clk_si544_muldiv settings;
  247. unsigned int old_oe_state;
  248. int err;
  249. if (!is_valid_frequency(data, rate))
  250. return -EINVAL;
  251. err = si544_calc_muldiv(&settings, rate);
  252. if (err)
  253. return err;
  254. err = regmap_read(data->regmap, SI544_REG_OE_STATE, &old_oe_state);
  255. if (err)
  256. return err;
  257. si544_enable_output(data, false);
  258. /* Allow FCAL for this frequency update */
  259. err = regmap_write(data->regmap, SI544_REG_FCAL_OVR, 0);
  260. if (err < 0)
  261. return err;
  262. err = si544_set_muldiv(data, &settings);
  263. if (err < 0)
  264. return err; /* Undefined state now, best to leave disabled */
  265. /* Trigger calibration */
  266. err = regmap_write(data->regmap, SI544_REG_CONTROL,
  267. SI544_CONTROL_MS_ICAL2);
  268. if (err < 0)
  269. return err;
  270. /* Applying a new frequency can take up to 10ms */
  271. usleep_range(10000, 12000);
  272. if (old_oe_state & SI544_OE_STATE_ODC_OE)
  273. si544_enable_output(data, true);
  274. return err;
  275. }
  276. static const struct clk_ops si544_clk_ops = {
  277. .prepare = si544_prepare,
  278. .unprepare = si544_unprepare,
  279. .is_prepared = si544_is_prepared,
  280. .recalc_rate = si544_recalc_rate,
  281. .round_rate = si544_round_rate,
  282. .set_rate = si544_set_rate,
  283. };
  284. static bool si544_regmap_is_volatile(struct device *dev, unsigned int reg)
  285. {
  286. switch (reg) {
  287. case SI544_REG_CONTROL:
  288. case SI544_REG_FCAL_OVR:
  289. return true;
  290. default:
  291. return false;
  292. }
  293. }
  294. static const struct regmap_config si544_regmap_config = {
  295. .reg_bits = 8,
  296. .val_bits = 8,
  297. .cache_type = REGCACHE_RBTREE,
  298. .max_register = SI544_REG_PAGE_SELECT,
  299. .volatile_reg = si544_regmap_is_volatile,
  300. };
  301. static int si544_probe(struct i2c_client *client,
  302. const struct i2c_device_id *id)
  303. {
  304. struct clk_si544 *data;
  305. struct clk_init_data init;
  306. int err;
  307. data = devm_kzalloc(&client->dev, sizeof(*data), GFP_KERNEL);
  308. if (!data)
  309. return -ENOMEM;
  310. init.ops = &si544_clk_ops;
  311. init.flags = 0;
  312. init.num_parents = 0;
  313. data->hw.init = &init;
  314. data->i2c_client = client;
  315. data->speed_grade = id->driver_data;
  316. if (of_property_read_string(client->dev.of_node, "clock-output-names",
  317. &init.name))
  318. init.name = client->dev.of_node->name;
  319. data->regmap = devm_regmap_init_i2c(client, &si544_regmap_config);
  320. if (IS_ERR(data->regmap))
  321. return PTR_ERR(data->regmap);
  322. i2c_set_clientdata(client, data);
  323. /* Select page 0, just to be sure, there appear to be no more */
  324. err = regmap_write(data->regmap, SI544_REG_PAGE_SELECT, 0);
  325. if (err < 0)
  326. return err;
  327. err = devm_clk_hw_register(&client->dev, &data->hw);
  328. if (err) {
  329. dev_err(&client->dev, "clock registration failed\n");
  330. return err;
  331. }
  332. err = devm_of_clk_add_hw_provider(&client->dev, of_clk_hw_simple_get,
  333. &data->hw);
  334. if (err) {
  335. dev_err(&client->dev, "unable to add clk provider\n");
  336. return err;
  337. }
  338. return 0;
  339. }
  340. static const struct i2c_device_id si544_id[] = {
  341. { "si544a", si544a },
  342. { "si544b", si544b },
  343. { "si544c", si544c },
  344. { }
  345. };
  346. MODULE_DEVICE_TABLE(i2c, si544_id);
  347. static const struct of_device_id clk_si544_of_match[] = {
  348. { .compatible = "silabs,si544a" },
  349. { .compatible = "silabs,si544b" },
  350. { .compatible = "silabs,si544c" },
  351. { },
  352. };
  353. MODULE_DEVICE_TABLE(of, clk_si544_of_match);
  354. static struct i2c_driver si544_driver = {
  355. .driver = {
  356. .name = "si544",
  357. .of_match_table = clk_si544_of_match,
  358. },
  359. .probe = si544_probe,
  360. .id_table = si544_id,
  361. };
  362. module_i2c_driver(si544_driver);
  363. MODULE_AUTHOR("Mike Looijmans <mike.looijmans@topic.nl>");
  364. MODULE_DESCRIPTION("Si544 driver");
  365. MODULE_LICENSE("GPL");