clk-imx31.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /*
  2. * Copyright (C) 2012 Sascha Hauer <kernel@pengutronix.de>
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/clk.h>
  19. #include <linux/clkdev.h>
  20. #include <linux/io.h>
  21. #include <linux/err.h>
  22. #include <linux/of.h>
  23. #include <linux/of_address.h>
  24. #include <soc/imx/revision.h>
  25. #include <soc/imx/timer.h>
  26. #include <asm/irq.h>
  27. #include "clk.h"
  28. #define MX31_CCM_BASE_ADDR 0x53f80000
  29. #define MX31_GPT1_BASE_ADDR 0x53f90000
  30. #define MX31_INT_GPT (NR_IRQS_LEGACY + 29)
  31. #define MXC_CCM_CCMR 0x00
  32. #define MXC_CCM_PDR0 0x04
  33. #define MXC_CCM_PDR1 0x08
  34. #define MXC_CCM_MPCTL 0x10
  35. #define MXC_CCM_UPCTL 0x14
  36. #define MXC_CCM_SRPCTL 0x18
  37. #define MXC_CCM_CGR0 0x20
  38. #define MXC_CCM_CGR1 0x24
  39. #define MXC_CCM_CGR2 0x28
  40. #define MXC_CCM_PMCR0 0x5c
  41. static const char *mcu_main_sel[] = { "spll", "mpll", };
  42. static const char *per_sel[] = { "per_div", "ipg", };
  43. static const char *csi_sel[] = { "upll", "spll", };
  44. static const char *fir_sel[] = { "mcu_main", "upll", "spll" };
  45. enum mx31_clks {
  46. dummy, ckih, ckil, mpll, spll, upll, mcu_main, hsp, ahb, nfc, ipg,
  47. per_div, per, csi, fir, csi_div, usb_div_pre, usb_div_post, fir_div_pre,
  48. fir_div_post, sdhc1_gate, sdhc2_gate, gpt_gate, epit1_gate, epit2_gate,
  49. iim_gate, ata_gate, sdma_gate, cspi3_gate, rng_gate, uart1_gate,
  50. uart2_gate, ssi1_gate, i2c1_gate, i2c2_gate, i2c3_gate, hantro_gate,
  51. mstick1_gate, mstick2_gate, csi_gate, rtc_gate, wdog_gate, pwm_gate,
  52. sim_gate, ect_gate, usb_gate, kpp_gate, ipu_gate, uart3_gate,
  53. uart4_gate, uart5_gate, owire_gate, ssi2_gate, cspi1_gate, cspi2_gate,
  54. gacc_gate, emi_gate, rtic_gate, firi_gate, clk_max
  55. };
  56. static struct clk *clk[clk_max];
  57. static struct clk_onecell_data clk_data;
  58. static struct clk ** const uart_clks[] __initconst = {
  59. &clk[ipg],
  60. &clk[uart1_gate],
  61. &clk[uart2_gate],
  62. &clk[uart3_gate],
  63. &clk[uart4_gate],
  64. &clk[uart5_gate],
  65. NULL
  66. };
  67. static void __init _mx31_clocks_init(void __iomem *base, unsigned long fref)
  68. {
  69. clk[dummy] = imx_clk_fixed("dummy", 0);
  70. clk[ckih] = imx_clk_fixed("ckih", fref);
  71. clk[ckil] = imx_clk_fixed("ckil", 32768);
  72. clk[mpll] = imx_clk_pllv1(IMX_PLLV1_IMX31, "mpll", "ckih", base + MXC_CCM_MPCTL);
  73. clk[spll] = imx_clk_pllv1(IMX_PLLV1_IMX31, "spll", "ckih", base + MXC_CCM_SRPCTL);
  74. clk[upll] = imx_clk_pllv1(IMX_PLLV1_IMX31, "upll", "ckih", base + MXC_CCM_UPCTL);
  75. clk[mcu_main] = imx_clk_mux("mcu_main", base + MXC_CCM_PMCR0, 31, 1, mcu_main_sel, ARRAY_SIZE(mcu_main_sel));
  76. clk[hsp] = imx_clk_divider("hsp", "mcu_main", base + MXC_CCM_PDR0, 11, 3);
  77. clk[ahb] = imx_clk_divider("ahb", "mcu_main", base + MXC_CCM_PDR0, 3, 3);
  78. clk[nfc] = imx_clk_divider("nfc", "ahb", base + MXC_CCM_PDR0, 8, 3);
  79. clk[ipg] = imx_clk_divider("ipg", "ahb", base + MXC_CCM_PDR0, 6, 2);
  80. clk[per_div] = imx_clk_divider("per_div", "upll", base + MXC_CCM_PDR0, 16, 5);
  81. clk[per] = imx_clk_mux("per", base + MXC_CCM_CCMR, 24, 1, per_sel, ARRAY_SIZE(per_sel));
  82. clk[csi] = imx_clk_mux("csi_sel", base + MXC_CCM_CCMR, 25, 1, csi_sel, ARRAY_SIZE(csi_sel));
  83. clk[fir] = imx_clk_mux("fir_sel", base + MXC_CCM_CCMR, 11, 2, fir_sel, ARRAY_SIZE(fir_sel));
  84. clk[csi_div] = imx_clk_divider("csi_div", "csi_sel", base + MXC_CCM_PDR0, 23, 9);
  85. clk[usb_div_pre] = imx_clk_divider("usb_div_pre", "upll", base + MXC_CCM_PDR1, 30, 2);
  86. clk[usb_div_post] = imx_clk_divider("usb_div_post", "usb_div_pre", base + MXC_CCM_PDR1, 27, 3);
  87. clk[fir_div_pre] = imx_clk_divider("fir_div_pre", "fir_sel", base + MXC_CCM_PDR1, 24, 3);
  88. clk[fir_div_post] = imx_clk_divider("fir_div_post", "fir_div_pre", base + MXC_CCM_PDR1, 23, 6);
  89. clk[sdhc1_gate] = imx_clk_gate2("sdhc1_gate", "per", base + MXC_CCM_CGR0, 0);
  90. clk[sdhc2_gate] = imx_clk_gate2("sdhc2_gate", "per", base + MXC_CCM_CGR0, 2);
  91. clk[gpt_gate] = imx_clk_gate2("gpt_gate", "per", base + MXC_CCM_CGR0, 4);
  92. clk[epit1_gate] = imx_clk_gate2("epit1_gate", "per", base + MXC_CCM_CGR0, 6);
  93. clk[epit2_gate] = imx_clk_gate2("epit2_gate", "per", base + MXC_CCM_CGR0, 8);
  94. clk[iim_gate] = imx_clk_gate2("iim_gate", "ipg", base + MXC_CCM_CGR0, 10);
  95. clk[ata_gate] = imx_clk_gate2("ata_gate", "ipg", base + MXC_CCM_CGR0, 12);
  96. clk[sdma_gate] = imx_clk_gate2("sdma_gate", "ahb", base + MXC_CCM_CGR0, 14);
  97. clk[cspi3_gate] = imx_clk_gate2("cspi3_gate", "ipg", base + MXC_CCM_CGR0, 16);
  98. clk[rng_gate] = imx_clk_gate2("rng_gate", "ipg", base + MXC_CCM_CGR0, 18);
  99. clk[uart1_gate] = imx_clk_gate2("uart1_gate", "per", base + MXC_CCM_CGR0, 20);
  100. clk[uart2_gate] = imx_clk_gate2("uart2_gate", "per", base + MXC_CCM_CGR0, 22);
  101. clk[ssi1_gate] = imx_clk_gate2("ssi1_gate", "spll", base + MXC_CCM_CGR0, 24);
  102. clk[i2c1_gate] = imx_clk_gate2("i2c1_gate", "per", base + MXC_CCM_CGR0, 26);
  103. clk[i2c2_gate] = imx_clk_gate2("i2c2_gate", "per", base + MXC_CCM_CGR0, 28);
  104. clk[i2c3_gate] = imx_clk_gate2("i2c3_gate", "per", base + MXC_CCM_CGR0, 30);
  105. clk[hantro_gate] = imx_clk_gate2("hantro_gate", "per", base + MXC_CCM_CGR1, 0);
  106. clk[mstick1_gate] = imx_clk_gate2("mstick1_gate", "per", base + MXC_CCM_CGR1, 2);
  107. clk[mstick2_gate] = imx_clk_gate2("mstick2_gate", "per", base + MXC_CCM_CGR1, 4);
  108. clk[csi_gate] = imx_clk_gate2("csi_gate", "csi_div", base + MXC_CCM_CGR1, 6);
  109. clk[rtc_gate] = imx_clk_gate2("rtc_gate", "ipg", base + MXC_CCM_CGR1, 8);
  110. clk[wdog_gate] = imx_clk_gate2("wdog_gate", "ipg", base + MXC_CCM_CGR1, 10);
  111. clk[pwm_gate] = imx_clk_gate2("pwm_gate", "per", base + MXC_CCM_CGR1, 12);
  112. clk[sim_gate] = imx_clk_gate2("sim_gate", "per", base + MXC_CCM_CGR1, 14);
  113. clk[ect_gate] = imx_clk_gate2("ect_gate", "per", base + MXC_CCM_CGR1, 16);
  114. clk[usb_gate] = imx_clk_gate2("usb_gate", "ahb", base + MXC_CCM_CGR1, 18);
  115. clk[kpp_gate] = imx_clk_gate2("kpp_gate", "ipg", base + MXC_CCM_CGR1, 20);
  116. clk[ipu_gate] = imx_clk_gate2("ipu_gate", "hsp", base + MXC_CCM_CGR1, 22);
  117. clk[uart3_gate] = imx_clk_gate2("uart3_gate", "per", base + MXC_CCM_CGR1, 24);
  118. clk[uart4_gate] = imx_clk_gate2("uart4_gate", "per", base + MXC_CCM_CGR1, 26);
  119. clk[uart5_gate] = imx_clk_gate2("uart5_gate", "per", base + MXC_CCM_CGR1, 28);
  120. clk[owire_gate] = imx_clk_gate2("owire_gate", "per", base + MXC_CCM_CGR1, 30);
  121. clk[ssi2_gate] = imx_clk_gate2("ssi2_gate", "spll", base + MXC_CCM_CGR2, 0);
  122. clk[cspi1_gate] = imx_clk_gate2("cspi1_gate", "ipg", base + MXC_CCM_CGR2, 2);
  123. clk[cspi2_gate] = imx_clk_gate2("cspi2_gate", "ipg", base + MXC_CCM_CGR2, 4);
  124. clk[gacc_gate] = imx_clk_gate2("gacc_gate", "per", base + MXC_CCM_CGR2, 6);
  125. clk[emi_gate] = imx_clk_gate2("emi_gate", "ahb", base + MXC_CCM_CGR2, 8);
  126. clk[rtic_gate] = imx_clk_gate2("rtic_gate", "ahb", base + MXC_CCM_CGR2, 10);
  127. clk[firi_gate] = imx_clk_gate2("firi_gate", "upll", base+MXC_CCM_CGR2, 12);
  128. imx_check_clocks(clk, ARRAY_SIZE(clk));
  129. clk_set_parent(clk[csi], clk[upll]);
  130. clk_prepare_enable(clk[emi_gate]);
  131. clk_prepare_enable(clk[iim_gate]);
  132. mx31_revision();
  133. clk_disable_unprepare(clk[iim_gate]);
  134. }
  135. int __init mx31_clocks_init(unsigned long fref)
  136. {
  137. void __iomem *base;
  138. base = ioremap(MX31_CCM_BASE_ADDR, SZ_4K);
  139. if (!base)
  140. panic("%s: failed to map registers\n", __func__);
  141. _mx31_clocks_init(base, fref);
  142. clk_register_clkdev(clk[gpt_gate], "per", "imx-gpt.0");
  143. clk_register_clkdev(clk[ipg], "ipg", "imx-gpt.0");
  144. clk_register_clkdev(clk[cspi1_gate], NULL, "imx31-cspi.0");
  145. clk_register_clkdev(clk[cspi2_gate], NULL, "imx31-cspi.1");
  146. clk_register_clkdev(clk[cspi3_gate], NULL, "imx31-cspi.2");
  147. clk_register_clkdev(clk[pwm_gate], "pwm", NULL);
  148. clk_register_clkdev(clk[wdog_gate], NULL, "imx2-wdt.0");
  149. clk_register_clkdev(clk[ckil], "ref", "imx21-rtc");
  150. clk_register_clkdev(clk[rtc_gate], "ipg", "imx21-rtc");
  151. clk_register_clkdev(clk[epit1_gate], "epit", NULL);
  152. clk_register_clkdev(clk[epit2_gate], "epit", NULL);
  153. clk_register_clkdev(clk[nfc], NULL, "imx27-nand.0");
  154. clk_register_clkdev(clk[ipu_gate], NULL, "ipu-core");
  155. clk_register_clkdev(clk[ipu_gate], NULL, "mx3_sdc_fb");
  156. clk_register_clkdev(clk[kpp_gate], NULL, "imx-keypad");
  157. clk_register_clkdev(clk[usb_div_post], "per", "mxc-ehci.0");
  158. clk_register_clkdev(clk[usb_gate], "ahb", "mxc-ehci.0");
  159. clk_register_clkdev(clk[ipg], "ipg", "mxc-ehci.0");
  160. clk_register_clkdev(clk[usb_div_post], "per", "mxc-ehci.1");
  161. clk_register_clkdev(clk[usb_gate], "ahb", "mxc-ehci.1");
  162. clk_register_clkdev(clk[ipg], "ipg", "mxc-ehci.1");
  163. clk_register_clkdev(clk[usb_div_post], "per", "mxc-ehci.2");
  164. clk_register_clkdev(clk[usb_gate], "ahb", "mxc-ehci.2");
  165. clk_register_clkdev(clk[ipg], "ipg", "mxc-ehci.2");
  166. clk_register_clkdev(clk[usb_div_post], "per", "imx-udc-mx27");
  167. clk_register_clkdev(clk[usb_gate], "ahb", "imx-udc-mx27");
  168. clk_register_clkdev(clk[ipg], "ipg", "imx-udc-mx27");
  169. clk_register_clkdev(clk[csi_gate], NULL, "mx3-camera.0");
  170. /* i.mx31 has the i.mx21 type uart */
  171. clk_register_clkdev(clk[uart1_gate], "per", "imx21-uart.0");
  172. clk_register_clkdev(clk[ipg], "ipg", "imx21-uart.0");
  173. clk_register_clkdev(clk[uart2_gate], "per", "imx21-uart.1");
  174. clk_register_clkdev(clk[ipg], "ipg", "imx21-uart.1");
  175. clk_register_clkdev(clk[uart3_gate], "per", "imx21-uart.2");
  176. clk_register_clkdev(clk[ipg], "ipg", "imx21-uart.2");
  177. clk_register_clkdev(clk[uart4_gate], "per", "imx21-uart.3");
  178. clk_register_clkdev(clk[ipg], "ipg", "imx21-uart.3");
  179. clk_register_clkdev(clk[uart5_gate], "per", "imx21-uart.4");
  180. clk_register_clkdev(clk[ipg], "ipg", "imx21-uart.4");
  181. clk_register_clkdev(clk[i2c1_gate], NULL, "imx21-i2c.0");
  182. clk_register_clkdev(clk[i2c2_gate], NULL, "imx21-i2c.1");
  183. clk_register_clkdev(clk[i2c3_gate], NULL, "imx21-i2c.2");
  184. clk_register_clkdev(clk[owire_gate], NULL, "mxc_w1.0");
  185. clk_register_clkdev(clk[sdhc1_gate], NULL, "imx31-mmc.0");
  186. clk_register_clkdev(clk[sdhc2_gate], NULL, "imx31-mmc.1");
  187. clk_register_clkdev(clk[ssi1_gate], NULL, "imx-ssi.0");
  188. clk_register_clkdev(clk[ssi2_gate], NULL, "imx-ssi.1");
  189. clk_register_clkdev(clk[firi_gate], "firi", NULL);
  190. clk_register_clkdev(clk[ata_gate], NULL, "pata_imx");
  191. clk_register_clkdev(clk[rtic_gate], "rtic", NULL);
  192. clk_register_clkdev(clk[rng_gate], NULL, "mxc_rnga");
  193. clk_register_clkdev(clk[sdma_gate], NULL, "imx31-sdma");
  194. clk_register_clkdev(clk[iim_gate], "iim", NULL);
  195. imx_register_uart_clocks(uart_clks);
  196. mxc_timer_init(MX31_GPT1_BASE_ADDR, MX31_INT_GPT, GPT_TYPE_IMX31);
  197. return 0;
  198. }
  199. static void __init mx31_clocks_init_dt(struct device_node *np)
  200. {
  201. struct device_node *osc_np;
  202. u32 fref = 26000000; /* default */
  203. void __iomem *ccm;
  204. for_each_compatible_node(osc_np, NULL, "fixed-clock") {
  205. if (!of_device_is_compatible(osc_np, "fsl,imx-osc26m"))
  206. continue;
  207. if (!of_property_read_u32(osc_np, "clock-frequency", &fref)) {
  208. of_node_put(osc_np);
  209. break;
  210. }
  211. }
  212. ccm = of_iomap(np, 0);
  213. if (!ccm)
  214. panic("%s: failed to map registers\n", __func__);
  215. _mx31_clocks_init(ccm, fref);
  216. clk_data.clks = clk;
  217. clk_data.clk_num = ARRAY_SIZE(clk);
  218. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  219. }
  220. CLK_OF_DECLARE(imx31_ccm, "fsl,imx31-ccm", mx31_clocks_init_dt);