axg-audio.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127
  1. /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */
  2. /*
  3. * Copyright (c) 2018 BayLibre, SAS.
  4. * Author: Jerome Brunet <jbrunet@baylibre.com>
  5. */
  6. #ifndef __AXG_AUDIO_CLKC_H
  7. #define __AXG_AUDIO_CLKC_H
  8. /*
  9. * Audio Clock register offsets
  10. *
  11. * Register offsets from the datasheet must be multiplied by 4 before
  12. * to get the right offset
  13. */
  14. #define AUDIO_CLK_GATE_EN 0x000
  15. #define AUDIO_MCLK_A_CTRL 0x004
  16. #define AUDIO_MCLK_B_CTRL 0x008
  17. #define AUDIO_MCLK_C_CTRL 0x00C
  18. #define AUDIO_MCLK_D_CTRL 0x010
  19. #define AUDIO_MCLK_E_CTRL 0x014
  20. #define AUDIO_MCLK_F_CTRL 0x018
  21. #define AUDIO_MST_A_SCLK_CTRL0 0x040
  22. #define AUDIO_MST_A_SCLK_CTRL1 0x044
  23. #define AUDIO_MST_B_SCLK_CTRL0 0x048
  24. #define AUDIO_MST_B_SCLK_CTRL1 0x04C
  25. #define AUDIO_MST_C_SCLK_CTRL0 0x050
  26. #define AUDIO_MST_C_SCLK_CTRL1 0x054
  27. #define AUDIO_MST_D_SCLK_CTRL0 0x058
  28. #define AUDIO_MST_D_SCLK_CTRL1 0x05C
  29. #define AUDIO_MST_E_SCLK_CTRL0 0x060
  30. #define AUDIO_MST_E_SCLK_CTRL1 0x064
  31. #define AUDIO_MST_F_SCLK_CTRL0 0x068
  32. #define AUDIO_MST_F_SCLK_CTRL1 0x06C
  33. #define AUDIO_CLK_TDMIN_A_CTRL 0x080
  34. #define AUDIO_CLK_TDMIN_B_CTRL 0x084
  35. #define AUDIO_CLK_TDMIN_C_CTRL 0x088
  36. #define AUDIO_CLK_TDMIN_LB_CTRL 0x08C
  37. #define AUDIO_CLK_TDMOUT_A_CTRL 0x090
  38. #define AUDIO_CLK_TDMOUT_B_CTRL 0x094
  39. #define AUDIO_CLK_TDMOUT_C_CTRL 0x098
  40. #define AUDIO_CLK_SPDIFIN_CTRL 0x09C
  41. #define AUDIO_CLK_SPDIFOUT_CTRL 0x0A0
  42. #define AUDIO_CLK_RESAMPLE_CTRL 0x0A4
  43. #define AUDIO_CLK_LOCKER_CTRL 0x0A8
  44. #define AUDIO_CLK_PDMIN_CTRL0 0x0AC
  45. #define AUDIO_CLK_PDMIN_CTRL1 0x0B0
  46. /*
  47. * CLKID index values
  48. * These indices are entirely contrived and do not map onto the hardware.
  49. */
  50. #define AUD_CLKID_PCLK 0
  51. #define AUD_CLKID_MST0 1
  52. #define AUD_CLKID_MST1 2
  53. #define AUD_CLKID_MST2 3
  54. #define AUD_CLKID_MST3 4
  55. #define AUD_CLKID_MST4 5
  56. #define AUD_CLKID_MST5 6
  57. #define AUD_CLKID_MST6 7
  58. #define AUD_CLKID_MST7 8
  59. #define AUD_CLKID_MST_A_MCLK_SEL 59
  60. #define AUD_CLKID_MST_B_MCLK_SEL 60
  61. #define AUD_CLKID_MST_C_MCLK_SEL 61
  62. #define AUD_CLKID_MST_D_MCLK_SEL 62
  63. #define AUD_CLKID_MST_E_MCLK_SEL 63
  64. #define AUD_CLKID_MST_F_MCLK_SEL 64
  65. #define AUD_CLKID_MST_A_MCLK_DIV 65
  66. #define AUD_CLKID_MST_B_MCLK_DIV 66
  67. #define AUD_CLKID_MST_C_MCLK_DIV 67
  68. #define AUD_CLKID_MST_D_MCLK_DIV 68
  69. #define AUD_CLKID_MST_E_MCLK_DIV 69
  70. #define AUD_CLKID_MST_F_MCLK_DIV 70
  71. #define AUD_CLKID_SPDIFOUT_CLK_SEL 71
  72. #define AUD_CLKID_SPDIFOUT_CLK_DIV 72
  73. #define AUD_CLKID_SPDIFIN_CLK_SEL 73
  74. #define AUD_CLKID_SPDIFIN_CLK_DIV 74
  75. #define AUD_CLKID_PDM_DCLK_SEL 75
  76. #define AUD_CLKID_PDM_DCLK_DIV 76
  77. #define AUD_CLKID_PDM_SYSCLK_SEL 77
  78. #define AUD_CLKID_PDM_SYSCLK_DIV 78
  79. #define AUD_CLKID_MST_A_SCLK_PRE_EN 92
  80. #define AUD_CLKID_MST_B_SCLK_PRE_EN 93
  81. #define AUD_CLKID_MST_C_SCLK_PRE_EN 94
  82. #define AUD_CLKID_MST_D_SCLK_PRE_EN 95
  83. #define AUD_CLKID_MST_E_SCLK_PRE_EN 96
  84. #define AUD_CLKID_MST_F_SCLK_PRE_EN 97
  85. #define AUD_CLKID_MST_A_SCLK_DIV 98
  86. #define AUD_CLKID_MST_B_SCLK_DIV 99
  87. #define AUD_CLKID_MST_C_SCLK_DIV 100
  88. #define AUD_CLKID_MST_D_SCLK_DIV 101
  89. #define AUD_CLKID_MST_E_SCLK_DIV 102
  90. #define AUD_CLKID_MST_F_SCLK_DIV 103
  91. #define AUD_CLKID_MST_A_SCLK_POST_EN 104
  92. #define AUD_CLKID_MST_B_SCLK_POST_EN 105
  93. #define AUD_CLKID_MST_C_SCLK_POST_EN 106
  94. #define AUD_CLKID_MST_D_SCLK_POST_EN 107
  95. #define AUD_CLKID_MST_E_SCLK_POST_EN 108
  96. #define AUD_CLKID_MST_F_SCLK_POST_EN 109
  97. #define AUD_CLKID_MST_A_LRCLK_DIV 110
  98. #define AUD_CLKID_MST_B_LRCLK_DIV 111
  99. #define AUD_CLKID_MST_C_LRCLK_DIV 112
  100. #define AUD_CLKID_MST_D_LRCLK_DIV 113
  101. #define AUD_CLKID_MST_E_LRCLK_DIV 114
  102. #define AUD_CLKID_MST_F_LRCLK_DIV 115
  103. #define AUD_CLKID_TDMIN_A_SCLK_PRE_EN 137
  104. #define AUD_CLKID_TDMIN_B_SCLK_PRE_EN 138
  105. #define AUD_CLKID_TDMIN_C_SCLK_PRE_EN 139
  106. #define AUD_CLKID_TDMIN_LB_SCLK_PRE_EN 140
  107. #define AUD_CLKID_TDMOUT_A_SCLK_PRE_EN 141
  108. #define AUD_CLKID_TDMOUT_B_SCLK_PRE_EN 142
  109. #define AUD_CLKID_TDMOUT_C_SCLK_PRE_EN 143
  110. #define AUD_CLKID_TDMIN_A_SCLK_POST_EN 144
  111. #define AUD_CLKID_TDMIN_B_SCLK_POST_EN 145
  112. #define AUD_CLKID_TDMIN_C_SCLK_POST_EN 146
  113. #define AUD_CLKID_TDMIN_LB_SCLK_POST_EN 147
  114. #define AUD_CLKID_TDMOUT_A_SCLK_POST_EN 148
  115. #define AUD_CLKID_TDMOUT_B_SCLK_POST_EN 149
  116. #define AUD_CLKID_TDMOUT_C_SCLK_POST_EN 150
  117. /* include the CLKIDs which are part of the DT bindings */
  118. #include <dt-bindings/clock/axg-audio-clkc.h>
  119. #define NR_CLKS 151
  120. #endif /*__AXG_AUDIO_CLKC_H */