clk-regmap.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018 BayLibre, SAS.
  4. * Author: Jerome Brunet <jbrunet@baylibre.com>
  5. */
  6. #include "clk-regmap.h"
  7. static int clk_regmap_gate_endisable(struct clk_hw *hw, int enable)
  8. {
  9. struct clk_regmap *clk = to_clk_regmap(hw);
  10. struct clk_regmap_gate_data *gate = clk_get_regmap_gate_data(clk);
  11. int set = gate->flags & CLK_GATE_SET_TO_DISABLE ? 1 : 0;
  12. set ^= enable;
  13. return regmap_update_bits(clk->map, gate->offset, BIT(gate->bit_idx),
  14. set ? BIT(gate->bit_idx) : 0);
  15. }
  16. static int clk_regmap_gate_enable(struct clk_hw *hw)
  17. {
  18. return clk_regmap_gate_endisable(hw, 1);
  19. }
  20. static void clk_regmap_gate_disable(struct clk_hw *hw)
  21. {
  22. clk_regmap_gate_endisable(hw, 0);
  23. }
  24. static int clk_regmap_gate_is_enabled(struct clk_hw *hw)
  25. {
  26. struct clk_regmap *clk = to_clk_regmap(hw);
  27. struct clk_regmap_gate_data *gate = clk_get_regmap_gate_data(clk);
  28. unsigned int val;
  29. regmap_read(clk->map, gate->offset, &val);
  30. if (gate->flags & CLK_GATE_SET_TO_DISABLE)
  31. val ^= BIT(gate->bit_idx);
  32. val &= BIT(gate->bit_idx);
  33. return val ? 1 : 0;
  34. }
  35. const struct clk_ops clk_regmap_gate_ops = {
  36. .enable = clk_regmap_gate_enable,
  37. .disable = clk_regmap_gate_disable,
  38. .is_enabled = clk_regmap_gate_is_enabled,
  39. };
  40. EXPORT_SYMBOL_GPL(clk_regmap_gate_ops);
  41. static unsigned long clk_regmap_div_recalc_rate(struct clk_hw *hw,
  42. unsigned long prate)
  43. {
  44. struct clk_regmap *clk = to_clk_regmap(hw);
  45. struct clk_regmap_div_data *div = clk_get_regmap_div_data(clk);
  46. unsigned int val;
  47. int ret;
  48. ret = regmap_read(clk->map, div->offset, &val);
  49. if (ret)
  50. /* Gives a hint that something is wrong */
  51. return 0;
  52. val >>= div->shift;
  53. val &= clk_div_mask(div->width);
  54. return divider_recalc_rate(hw, prate, val, div->table, div->flags,
  55. div->width);
  56. }
  57. static long clk_regmap_div_round_rate(struct clk_hw *hw, unsigned long rate,
  58. unsigned long *prate)
  59. {
  60. struct clk_regmap *clk = to_clk_regmap(hw);
  61. struct clk_regmap_div_data *div = clk_get_regmap_div_data(clk);
  62. unsigned int val;
  63. int ret;
  64. /* if read only, just return current value */
  65. if (div->flags & CLK_DIVIDER_READ_ONLY) {
  66. ret = regmap_read(clk->map, div->offset, &val);
  67. if (ret)
  68. /* Gives a hint that something is wrong */
  69. return 0;
  70. val >>= div->shift;
  71. val &= clk_div_mask(div->width);
  72. return divider_ro_round_rate(hw, rate, prate, div->table,
  73. div->width, div->flags, val);
  74. }
  75. return divider_round_rate(hw, rate, prate, div->table, div->width,
  76. div->flags);
  77. }
  78. static int clk_regmap_div_set_rate(struct clk_hw *hw, unsigned long rate,
  79. unsigned long parent_rate)
  80. {
  81. struct clk_regmap *clk = to_clk_regmap(hw);
  82. struct clk_regmap_div_data *div = clk_get_regmap_div_data(clk);
  83. unsigned int val;
  84. int ret;
  85. ret = divider_get_val(rate, parent_rate, div->table, div->width,
  86. div->flags);
  87. if (ret < 0)
  88. return ret;
  89. val = (unsigned int)ret << div->shift;
  90. return regmap_update_bits(clk->map, div->offset,
  91. clk_div_mask(div->width) << div->shift, val);
  92. };
  93. /* Would prefer clk_regmap_div_ro_ops but clashes with qcom */
  94. const struct clk_ops clk_regmap_divider_ops = {
  95. .recalc_rate = clk_regmap_div_recalc_rate,
  96. .round_rate = clk_regmap_div_round_rate,
  97. .set_rate = clk_regmap_div_set_rate,
  98. };
  99. EXPORT_SYMBOL_GPL(clk_regmap_divider_ops);
  100. const struct clk_ops clk_regmap_divider_ro_ops = {
  101. .recalc_rate = clk_regmap_div_recalc_rate,
  102. .round_rate = clk_regmap_div_round_rate,
  103. };
  104. EXPORT_SYMBOL_GPL(clk_regmap_divider_ro_ops);
  105. static u8 clk_regmap_mux_get_parent(struct clk_hw *hw)
  106. {
  107. struct clk_regmap *clk = to_clk_regmap(hw);
  108. struct clk_regmap_mux_data *mux = clk_get_regmap_mux_data(clk);
  109. unsigned int val;
  110. int ret;
  111. ret = regmap_read(clk->map, mux->offset, &val);
  112. if (ret)
  113. return ret;
  114. val >>= mux->shift;
  115. val &= mux->mask;
  116. return clk_mux_val_to_index(hw, mux->table, mux->flags, val);
  117. }
  118. static int clk_regmap_mux_set_parent(struct clk_hw *hw, u8 index)
  119. {
  120. struct clk_regmap *clk = to_clk_regmap(hw);
  121. struct clk_regmap_mux_data *mux = clk_get_regmap_mux_data(clk);
  122. unsigned int val = clk_mux_index_to_val(mux->table, mux->flags, index);
  123. return regmap_update_bits(clk->map, mux->offset,
  124. mux->mask << mux->shift,
  125. val << mux->shift);
  126. }
  127. static int clk_regmap_mux_determine_rate(struct clk_hw *hw,
  128. struct clk_rate_request *req)
  129. {
  130. struct clk_regmap *clk = to_clk_regmap(hw);
  131. struct clk_regmap_mux_data *mux = clk_get_regmap_mux_data(clk);
  132. return clk_mux_determine_rate_flags(hw, req, mux->flags);
  133. }
  134. const struct clk_ops clk_regmap_mux_ops = {
  135. .get_parent = clk_regmap_mux_get_parent,
  136. .set_parent = clk_regmap_mux_set_parent,
  137. .determine_rate = clk_regmap_mux_determine_rate,
  138. };
  139. EXPORT_SYMBOL_GPL(clk_regmap_mux_ops);
  140. const struct clk_ops clk_regmap_mux_ro_ops = {
  141. .get_parent = clk_regmap_mux_get_parent,
  142. };
  143. EXPORT_SYMBOL_GPL(clk_regmap_mux_ro_ops);