clk-pxa25x.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /*
  2. * Marvell PXA25x family clocks
  3. *
  4. * Copyright (C) 2014 Robert Jarzmik
  5. *
  6. * Heavily inspired from former arch/arm/mach-pxa/pxa25x.c.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; version 2 of the License.
  11. *
  12. * For non-devicetree platforms. Once pxa is fully converted to devicetree, this
  13. * should go away.
  14. */
  15. #include <linux/clk-provider.h>
  16. #include <linux/clk.h>
  17. #include <linux/clkdev.h>
  18. #include <linux/io.h>
  19. #include <linux/of.h>
  20. #include <mach/pxa2xx-regs.h>
  21. #include <mach/smemc.h>
  22. #include <dt-bindings/clock/pxa-clock.h>
  23. #include "clk-pxa.h"
  24. #define KHz 1000
  25. #define MHz (1000 * 1000)
  26. enum {
  27. PXA_CORE_RUN = 0,
  28. PXA_CORE_TURBO,
  29. };
  30. #define PXA25x_CLKCFG(T) \
  31. (CLKCFG_FCS | \
  32. ((T) ? CLKCFG_TURBO : 0))
  33. #define PXA25x_CCCR(N2, M, L) (N2 << 7 | M << 5 | L)
  34. #define MDCNFG_DRAC2(mdcnfg) (((mdcnfg) >> 21) & 0x3)
  35. #define MDCNFG_DRAC0(mdcnfg) (((mdcnfg) >> 5) & 0x3)
  36. /* Define the refresh period in mSec for the SDRAM and the number of rows */
  37. #define SDRAM_TREF 64 /* standard 64ms SDRAM */
  38. /*
  39. * Various clock factors driven by the CCCR register.
  40. */
  41. /* Crystal Frequency to Memory Frequency Multiplier (L) */
  42. static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, };
  43. /* Memory Frequency to Run Mode Frequency Multiplier (M) */
  44. static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 };
  45. /* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */
  46. /* Note: we store the value N * 2 here. */
  47. static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 };
  48. static const char * const get_freq_khz[] = {
  49. "core", "run", "cpll", "memory"
  50. };
  51. static int get_sdram_rows(void)
  52. {
  53. static int sdram_rows;
  54. unsigned int drac2 = 0, drac0 = 0;
  55. u32 mdcnfg;
  56. if (sdram_rows)
  57. return sdram_rows;
  58. mdcnfg = readl_relaxed(MDCNFG);
  59. if (mdcnfg & (MDCNFG_DE2 | MDCNFG_DE3))
  60. drac2 = MDCNFG_DRAC2(mdcnfg);
  61. if (mdcnfg & (MDCNFG_DE0 | MDCNFG_DE1))
  62. drac0 = MDCNFG_DRAC0(mdcnfg);
  63. sdram_rows = 1 << (11 + max(drac0, drac2));
  64. return sdram_rows;
  65. }
  66. static u32 mdrefr_dri(unsigned int freq_khz)
  67. {
  68. u32 interval = freq_khz * SDRAM_TREF / get_sdram_rows();
  69. return interval / 32;
  70. }
  71. /*
  72. * Get the clock frequency as reflected by CCCR and the turbo flag.
  73. * We assume these values have been applied via a fcs.
  74. * If info is not 0 we also display the current settings.
  75. */
  76. unsigned int pxa25x_get_clk_frequency_khz(int info)
  77. {
  78. struct clk *clk;
  79. unsigned long clks[5];
  80. int i;
  81. for (i = 0; i < ARRAY_SIZE(get_freq_khz); i++) {
  82. clk = clk_get(NULL, get_freq_khz[i]);
  83. if (IS_ERR(clk)) {
  84. clks[i] = 0;
  85. } else {
  86. clks[i] = clk_get_rate(clk);
  87. clk_put(clk);
  88. }
  89. }
  90. if (info) {
  91. pr_info("Run Mode clock: %ld.%02ldMHz\n",
  92. clks[1] / 1000000, (clks[1] % 1000000) / 10000);
  93. pr_info("Turbo Mode clock: %ld.%02ldMHz\n",
  94. clks[2] / 1000000, (clks[2] % 1000000) / 10000);
  95. pr_info("Memory clock: %ld.%02ldMHz\n",
  96. clks[3] / 1000000, (clks[3] % 1000000) / 10000);
  97. }
  98. return (unsigned int)clks[0] / KHz;
  99. }
  100. static unsigned long clk_pxa25x_memory_get_rate(struct clk_hw *hw,
  101. unsigned long parent_rate)
  102. {
  103. unsigned long cccr = readl(CCCR);
  104. unsigned int m = M_clk_mult[(cccr >> 5) & 0x03];
  105. return parent_rate / m;
  106. }
  107. PARENTS(clk_pxa25x_memory) = { "run" };
  108. RATE_RO_OPS(clk_pxa25x_memory, "memory");
  109. PARENTS(pxa25x_pbus95) = { "ppll_95_85mhz", "ppll_95_85mhz" };
  110. PARENTS(pxa25x_pbus147) = { "ppll_147_46mhz", "ppll_147_46mhz" };
  111. PARENTS(pxa25x_osc3) = { "osc_3_6864mhz", "osc_3_6864mhz" };
  112. #define PXA25X_CKEN(dev_id, con_id, parents, mult, div, \
  113. bit, is_lp, flags) \
  114. PXA_CKEN(dev_id, con_id, bit, parents, mult, div, mult, div, \
  115. is_lp, CKEN, CKEN_ ## bit, flags)
  116. #define PXA25X_PBUS95_CKEN(dev_id, con_id, bit, mult_hp, div_hp, delay) \
  117. PXA25X_CKEN(dev_id, con_id, pxa25x_pbus95_parents, mult_hp, \
  118. div_hp, bit, NULL, 0)
  119. #define PXA25X_PBUS147_CKEN(dev_id, con_id, bit, mult_hp, div_hp, delay)\
  120. PXA25X_CKEN(dev_id, con_id, pxa25x_pbus147_parents, mult_hp, \
  121. div_hp, bit, NULL, 0)
  122. #define PXA25X_OSC3_CKEN(dev_id, con_id, bit, mult_hp, div_hp, delay) \
  123. PXA25X_CKEN(dev_id, con_id, pxa25x_osc3_parents, mult_hp, \
  124. div_hp, bit, NULL, 0)
  125. #define PXA25X_CKEN_1RATE(dev_id, con_id, bit, parents, delay) \
  126. PXA_CKEN_1RATE(dev_id, con_id, bit, parents, \
  127. CKEN, CKEN_ ## bit, 0)
  128. #define PXA25X_CKEN_1RATE_AO(dev_id, con_id, bit, parents, delay) \
  129. PXA_CKEN_1RATE(dev_id, con_id, bit, parents, \
  130. CKEN, CKEN_ ## bit, CLK_IGNORE_UNUSED)
  131. static struct desc_clk_cken pxa25x_clocks[] __initdata = {
  132. PXA25X_PBUS95_CKEN("pxa2xx-mci.0", NULL, MMC, 1, 5, 0),
  133. PXA25X_PBUS95_CKEN("pxa2xx-i2c.0", NULL, I2C, 1, 3, 0),
  134. PXA25X_PBUS95_CKEN("pxa2xx-ir", "FICPCLK", FICP, 1, 2, 0),
  135. PXA25X_PBUS95_CKEN("pxa25x-udc", NULL, USB, 1, 2, 5),
  136. PXA25X_PBUS147_CKEN("pxa2xx-uart.0", NULL, FFUART, 1, 10, 1),
  137. PXA25X_PBUS147_CKEN("pxa2xx-uart.1", NULL, BTUART, 1, 10, 1),
  138. PXA25X_PBUS147_CKEN("pxa2xx-uart.2", NULL, STUART, 1, 10, 1),
  139. PXA25X_PBUS147_CKEN("pxa2xx-uart.3", NULL, HWUART, 1, 10, 1),
  140. PXA25X_PBUS147_CKEN("pxa2xx-i2s", NULL, I2S, 1, 10, 0),
  141. PXA25X_PBUS147_CKEN(NULL, "AC97CLK", AC97, 1, 12, 0),
  142. PXA25X_OSC3_CKEN("pxa25x-ssp.0", NULL, SSP, 1, 1, 0),
  143. PXA25X_OSC3_CKEN("pxa25x-nssp.1", NULL, NSSP, 1, 1, 0),
  144. PXA25X_OSC3_CKEN("pxa25x-nssp.2", NULL, ASSP, 1, 1, 0),
  145. PXA25X_OSC3_CKEN("pxa25x-pwm.0", NULL, PWM0, 1, 1, 0),
  146. PXA25X_OSC3_CKEN("pxa25x-pwm.1", NULL, PWM1, 1, 1, 0),
  147. PXA25X_CKEN_1RATE("pxa2xx-fb", NULL, LCD, clk_pxa25x_memory_parents, 0),
  148. PXA25X_CKEN_1RATE_AO("pxa2xx-pcmcia", NULL, MEMC,
  149. clk_pxa25x_memory_parents, 0),
  150. };
  151. /*
  152. * In this table, PXA25x_CCCR(N2, M, L) has the following meaning, where :
  153. * - freq_cpll = n * m * L * 3.6864 MHz
  154. * - n = N2 / 2
  155. * - m = 2^(M - 1), where 1 <= M <= 3
  156. * - l = L_clk_mult[L], ie. { 0, 27, 32, 36, 40, 45, 0, }[L]
  157. */
  158. static struct pxa2xx_freq pxa25x_freqs[] = {
  159. /* CPU MEMBUS CCCR DIV2 CCLKCFG */
  160. { 99532800, 99500, PXA25x_CCCR(2, 1, 1), 1, PXA25x_CLKCFG(1)},
  161. {199065600, 99500, PXA25x_CCCR(4, 1, 1), 0, PXA25x_CLKCFG(1)},
  162. {298598400, 99500, PXA25x_CCCR(3, 2, 1), 0, PXA25x_CLKCFG(1)},
  163. {398131200, 99500, PXA25x_CCCR(4, 2, 1), 0, PXA25x_CLKCFG(1)},
  164. };
  165. static u8 clk_pxa25x_core_get_parent(struct clk_hw *hw)
  166. {
  167. unsigned long clkcfg;
  168. unsigned int t;
  169. asm("mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg));
  170. t = clkcfg & (1 << 0);
  171. if (t)
  172. return PXA_CORE_TURBO;
  173. return PXA_CORE_RUN;
  174. }
  175. static int clk_pxa25x_core_set_parent(struct clk_hw *hw, u8 index)
  176. {
  177. if (index > PXA_CORE_TURBO)
  178. return -EINVAL;
  179. pxa2xx_core_turbo_switch(index == PXA_CORE_TURBO);
  180. return 0;
  181. }
  182. static int clk_pxa25x_core_determine_rate(struct clk_hw *hw,
  183. struct clk_rate_request *req)
  184. {
  185. return __clk_mux_determine_rate(hw, req);
  186. }
  187. PARENTS(clk_pxa25x_core) = { "run", "cpll" };
  188. MUX_OPS(clk_pxa25x_core, "core", CLK_SET_RATE_PARENT);
  189. static unsigned long clk_pxa25x_run_get_rate(struct clk_hw *hw,
  190. unsigned long parent_rate)
  191. {
  192. unsigned long cccr = readl(CCCR);
  193. unsigned int n2 = N2_clk_mult[(cccr >> 7) & 0x07];
  194. return (parent_rate / n2) * 2;
  195. }
  196. PARENTS(clk_pxa25x_run) = { "cpll" };
  197. RATE_RO_OPS(clk_pxa25x_run, "run");
  198. static unsigned long clk_pxa25x_cpll_get_rate(struct clk_hw *hw,
  199. unsigned long parent_rate)
  200. {
  201. unsigned long clkcfg, cccr = readl(CCCR);
  202. unsigned int l, m, n2, t;
  203. asm("mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg));
  204. t = clkcfg & (1 << 0);
  205. l = L_clk_mult[(cccr >> 0) & 0x1f];
  206. m = M_clk_mult[(cccr >> 5) & 0x03];
  207. n2 = N2_clk_mult[(cccr >> 7) & 0x07];
  208. return m * l * n2 * parent_rate / 2;
  209. }
  210. static int clk_pxa25x_cpll_determine_rate(struct clk_hw *hw,
  211. struct clk_rate_request *req)
  212. {
  213. return pxa2xx_determine_rate(req, pxa25x_freqs,
  214. ARRAY_SIZE(pxa25x_freqs));
  215. }
  216. static int clk_pxa25x_cpll_set_rate(struct clk_hw *hw, unsigned long rate,
  217. unsigned long parent_rate)
  218. {
  219. int i;
  220. pr_debug("%s(rate=%lu parent_rate=%lu)\n", __func__, rate, parent_rate);
  221. for (i = 0; i < ARRAY_SIZE(pxa25x_freqs); i++)
  222. if (pxa25x_freqs[i].cpll == rate)
  223. break;
  224. if (i >= ARRAY_SIZE(pxa25x_freqs))
  225. return -EINVAL;
  226. pxa2xx_cpll_change(&pxa25x_freqs[i], mdrefr_dri, MDREFR, CCCR);
  227. return 0;
  228. }
  229. PARENTS(clk_pxa25x_cpll) = { "osc_3_6864mhz" };
  230. RATE_OPS(clk_pxa25x_cpll, "cpll");
  231. static void __init pxa25x_register_core(void)
  232. {
  233. clkdev_pxa_register(CLK_NONE, "cpll", NULL,
  234. clk_register_clk_pxa25x_cpll());
  235. clkdev_pxa_register(CLK_NONE, "run", NULL,
  236. clk_register_clk_pxa25x_run());
  237. clkdev_pxa_register(CLK_CORE, "core", NULL,
  238. clk_register_clk_pxa25x_core());
  239. }
  240. static void __init pxa25x_register_plls(void)
  241. {
  242. clk_register_fixed_rate(NULL, "osc_3_6864mhz", NULL,
  243. CLK_GET_RATE_NOCACHE, 3686400);
  244. clkdev_pxa_register(CLK_OSC32k768, "osc_32_768khz", NULL,
  245. clk_register_fixed_rate(NULL, "osc_32_768khz", NULL,
  246. CLK_GET_RATE_NOCACHE,
  247. 32768));
  248. clk_register_fixed_rate(NULL, "clk_dummy", NULL, 0, 0);
  249. clk_register_fixed_factor(NULL, "ppll_95_85mhz", "osc_3_6864mhz",
  250. 0, 26, 1);
  251. clk_register_fixed_factor(NULL, "ppll_147_46mhz", "osc_3_6864mhz",
  252. 0, 40, 1);
  253. }
  254. static void __init pxa25x_base_clocks_init(void)
  255. {
  256. pxa25x_register_plls();
  257. pxa25x_register_core();
  258. clkdev_pxa_register(CLK_NONE, "system_bus", NULL,
  259. clk_register_clk_pxa25x_memory());
  260. }
  261. #define DUMMY_CLK(_con_id, _dev_id, _parent) \
  262. { .con_id = _con_id, .dev_id = _dev_id, .parent = _parent }
  263. struct dummy_clk {
  264. const char *con_id;
  265. const char *dev_id;
  266. const char *parent;
  267. };
  268. static struct dummy_clk dummy_clks[] __initdata = {
  269. DUMMY_CLK(NULL, "pxa25x-gpio", "osc_32_768khz"),
  270. DUMMY_CLK(NULL, "pxa26x-gpio", "osc_32_768khz"),
  271. DUMMY_CLK("GPIO11_CLK", NULL, "osc_3_6864mhz"),
  272. DUMMY_CLK("GPIO12_CLK", NULL, "osc_32_768khz"),
  273. DUMMY_CLK(NULL, "sa1100-rtc", "osc_32_768khz"),
  274. DUMMY_CLK("OSTIMER0", NULL, "osc_3_6864mhz"),
  275. DUMMY_CLK("UARTCLK", "pxa2xx-ir", "STUART"),
  276. };
  277. static void __init pxa25x_dummy_clocks_init(void)
  278. {
  279. struct clk *clk;
  280. struct dummy_clk *d;
  281. const char *name;
  282. int i;
  283. /*
  284. * All pinctrl logic has been wiped out of the clock driver, especially
  285. * for gpio11 and gpio12 outputs. Machine code should ensure proper pin
  286. * control (ie. pxa2xx_mfp_config() invocation).
  287. */
  288. for (i = 0; i < ARRAY_SIZE(dummy_clks); i++) {
  289. d = &dummy_clks[i];
  290. name = d->dev_id ? d->dev_id : d->con_id;
  291. clk = clk_register_fixed_factor(NULL, name, d->parent, 0, 1, 1);
  292. clk_register_clkdev(clk, d->con_id, d->dev_id);
  293. }
  294. }
  295. int __init pxa25x_clocks_init(void)
  296. {
  297. pxa25x_base_clocks_init();
  298. pxa25x_dummy_clocks_init();
  299. return clk_pxa_cken_init(pxa25x_clocks, ARRAY_SIZE(pxa25x_clocks));
  300. }
  301. static void __init pxa25x_dt_clocks_init(struct device_node *np)
  302. {
  303. pxa25x_clocks_init();
  304. clk_pxa_dt_common_init(np);
  305. }
  306. CLK_OF_DECLARE(pxa25x_clks, "marvell,pxa250-core-clocks",
  307. pxa25x_dt_clocks_init);