clk-rpm.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667
  1. /*
  2. * Copyright (c) 2016, Linaro Limited
  3. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  4. *
  5. * This software is licensed under the terms of the GNU General Public
  6. * License version 2, as published by the Free Software Foundation, and
  7. * may be copied, distributed, and modified under those terms.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/clk-provider.h>
  15. #include <linux/err.h>
  16. #include <linux/export.h>
  17. #include <linux/init.h>
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/mutex.h>
  21. #include <linux/mfd/qcom_rpm.h>
  22. #include <linux/of.h>
  23. #include <linux/of_device.h>
  24. #include <linux/platform_device.h>
  25. #include <dt-bindings/mfd/qcom-rpm.h>
  26. #include <dt-bindings/clock/qcom,rpmcc.h>
  27. #define QCOM_RPM_MISC_CLK_TYPE 0x306b6c63
  28. #define QCOM_RPM_SCALING_ENABLE_ID 0x2
  29. #define QCOM_RPM_XO_MODE_ON 0x2
  30. #define DEFINE_CLK_RPM(_platform, _name, _active, r_id) \
  31. static struct clk_rpm _platform##_##_active; \
  32. static struct clk_rpm _platform##_##_name = { \
  33. .rpm_clk_id = (r_id), \
  34. .peer = &_platform##_##_active, \
  35. .rate = INT_MAX, \
  36. .hw.init = &(struct clk_init_data){ \
  37. .ops = &clk_rpm_ops, \
  38. .name = #_name, \
  39. .parent_names = (const char *[]){ "pxo_board" }, \
  40. .num_parents = 1, \
  41. }, \
  42. }; \
  43. static struct clk_rpm _platform##_##_active = { \
  44. .rpm_clk_id = (r_id), \
  45. .peer = &_platform##_##_name, \
  46. .active_only = true, \
  47. .rate = INT_MAX, \
  48. .hw.init = &(struct clk_init_data){ \
  49. .ops = &clk_rpm_ops, \
  50. .name = #_active, \
  51. .parent_names = (const char *[]){ "pxo_board" }, \
  52. .num_parents = 1, \
  53. }, \
  54. }
  55. #define DEFINE_CLK_RPM_XO_BUFFER(_platform, _name, _active, offset) \
  56. static struct clk_rpm _platform##_##_name = { \
  57. .rpm_clk_id = QCOM_RPM_CXO_BUFFERS, \
  58. .xo_offset = (offset), \
  59. .hw.init = &(struct clk_init_data){ \
  60. .ops = &clk_rpm_xo_ops, \
  61. .name = #_name, \
  62. .parent_names = (const char *[]){ "cxo_board" }, \
  63. .num_parents = 1, \
  64. }, \
  65. }
  66. #define DEFINE_CLK_RPM_FIXED(_platform, _name, _active, r_id, r) \
  67. static struct clk_rpm _platform##_##_name = { \
  68. .rpm_clk_id = (r_id), \
  69. .rate = (r), \
  70. .hw.init = &(struct clk_init_data){ \
  71. .ops = &clk_rpm_fixed_ops, \
  72. .name = #_name, \
  73. .parent_names = (const char *[]){ "pxo" }, \
  74. .num_parents = 1, \
  75. }, \
  76. }
  77. #define DEFINE_CLK_RPM_PXO_BRANCH(_platform, _name, _active, r_id, r) \
  78. static struct clk_rpm _platform##_##_active; \
  79. static struct clk_rpm _platform##_##_name = { \
  80. .rpm_clk_id = (r_id), \
  81. .active_only = true, \
  82. .peer = &_platform##_##_active, \
  83. .rate = (r), \
  84. .branch = true, \
  85. .hw.init = &(struct clk_init_data){ \
  86. .ops = &clk_rpm_branch_ops, \
  87. .name = #_name, \
  88. .parent_names = (const char *[]){ "pxo_board" }, \
  89. .num_parents = 1, \
  90. }, \
  91. }; \
  92. static struct clk_rpm _platform##_##_active = { \
  93. .rpm_clk_id = (r_id), \
  94. .peer = &_platform##_##_name, \
  95. .rate = (r), \
  96. .branch = true, \
  97. .hw.init = &(struct clk_init_data){ \
  98. .ops = &clk_rpm_branch_ops, \
  99. .name = #_active, \
  100. .parent_names = (const char *[]){ "pxo_board" }, \
  101. .num_parents = 1, \
  102. }, \
  103. }
  104. #define DEFINE_CLK_RPM_CXO_BRANCH(_platform, _name, _active, r_id, r) \
  105. static struct clk_rpm _platform##_##_active; \
  106. static struct clk_rpm _platform##_##_name = { \
  107. .rpm_clk_id = (r_id), \
  108. .peer = &_platform##_##_active, \
  109. .rate = (r), \
  110. .branch = true, \
  111. .hw.init = &(struct clk_init_data){ \
  112. .ops = &clk_rpm_branch_ops, \
  113. .name = #_name, \
  114. .parent_names = (const char *[]){ "cxo_board" }, \
  115. .num_parents = 1, \
  116. }, \
  117. }; \
  118. static struct clk_rpm _platform##_##_active = { \
  119. .rpm_clk_id = (r_id), \
  120. .active_only = true, \
  121. .peer = &_platform##_##_name, \
  122. .rate = (r), \
  123. .branch = true, \
  124. .hw.init = &(struct clk_init_data){ \
  125. .ops = &clk_rpm_branch_ops, \
  126. .name = #_active, \
  127. .parent_names = (const char *[]){ "cxo_board" }, \
  128. .num_parents = 1, \
  129. }, \
  130. }
  131. #define to_clk_rpm(_hw) container_of(_hw, struct clk_rpm, hw)
  132. struct rpm_cc;
  133. struct clk_rpm {
  134. const int rpm_clk_id;
  135. const int xo_offset;
  136. const bool active_only;
  137. unsigned long rate;
  138. bool enabled;
  139. bool branch;
  140. struct clk_rpm *peer;
  141. struct clk_hw hw;
  142. struct qcom_rpm *rpm;
  143. struct rpm_cc *rpm_cc;
  144. };
  145. struct rpm_cc {
  146. struct qcom_rpm *rpm;
  147. struct clk_rpm **clks;
  148. size_t num_clks;
  149. u32 xo_buffer_value;
  150. struct mutex xo_lock;
  151. };
  152. struct rpm_clk_desc {
  153. struct clk_rpm **clks;
  154. size_t num_clks;
  155. };
  156. static DEFINE_MUTEX(rpm_clk_lock);
  157. static int clk_rpm_handoff(struct clk_rpm *r)
  158. {
  159. int ret;
  160. u32 value = INT_MAX;
  161. /*
  162. * The vendor tree simply reads the status for this
  163. * RPM clock.
  164. */
  165. if (r->rpm_clk_id == QCOM_RPM_PLL_4 ||
  166. r->rpm_clk_id == QCOM_RPM_CXO_BUFFERS)
  167. return 0;
  168. ret = qcom_rpm_write(r->rpm, QCOM_RPM_ACTIVE_STATE,
  169. r->rpm_clk_id, &value, 1);
  170. if (ret)
  171. return ret;
  172. ret = qcom_rpm_write(r->rpm, QCOM_RPM_SLEEP_STATE,
  173. r->rpm_clk_id, &value, 1);
  174. if (ret)
  175. return ret;
  176. return 0;
  177. }
  178. static int clk_rpm_set_rate_active(struct clk_rpm *r, unsigned long rate)
  179. {
  180. u32 value = DIV_ROUND_UP(rate, 1000); /* to kHz */
  181. return qcom_rpm_write(r->rpm, QCOM_RPM_ACTIVE_STATE,
  182. r->rpm_clk_id, &value, 1);
  183. }
  184. static int clk_rpm_set_rate_sleep(struct clk_rpm *r, unsigned long rate)
  185. {
  186. u32 value = DIV_ROUND_UP(rate, 1000); /* to kHz */
  187. return qcom_rpm_write(r->rpm, QCOM_RPM_SLEEP_STATE,
  188. r->rpm_clk_id, &value, 1);
  189. }
  190. static void to_active_sleep(struct clk_rpm *r, unsigned long rate,
  191. unsigned long *active, unsigned long *sleep)
  192. {
  193. *active = rate;
  194. /*
  195. * Active-only clocks don't care what the rate is during sleep. So,
  196. * they vote for zero.
  197. */
  198. if (r->active_only)
  199. *sleep = 0;
  200. else
  201. *sleep = *active;
  202. }
  203. static int clk_rpm_prepare(struct clk_hw *hw)
  204. {
  205. struct clk_rpm *r = to_clk_rpm(hw);
  206. struct clk_rpm *peer = r->peer;
  207. unsigned long this_rate = 0, this_sleep_rate = 0;
  208. unsigned long peer_rate = 0, peer_sleep_rate = 0;
  209. unsigned long active_rate, sleep_rate;
  210. int ret = 0;
  211. mutex_lock(&rpm_clk_lock);
  212. /* Don't send requests to the RPM if the rate has not been set. */
  213. if (!r->rate)
  214. goto out;
  215. to_active_sleep(r, r->rate, &this_rate, &this_sleep_rate);
  216. /* Take peer clock's rate into account only if it's enabled. */
  217. if (peer->enabled)
  218. to_active_sleep(peer, peer->rate,
  219. &peer_rate, &peer_sleep_rate);
  220. active_rate = max(this_rate, peer_rate);
  221. if (r->branch)
  222. active_rate = !!active_rate;
  223. ret = clk_rpm_set_rate_active(r, active_rate);
  224. if (ret)
  225. goto out;
  226. sleep_rate = max(this_sleep_rate, peer_sleep_rate);
  227. if (r->branch)
  228. sleep_rate = !!sleep_rate;
  229. ret = clk_rpm_set_rate_sleep(r, sleep_rate);
  230. if (ret)
  231. /* Undo the active set vote and restore it */
  232. ret = clk_rpm_set_rate_active(r, peer_rate);
  233. out:
  234. if (!ret)
  235. r->enabled = true;
  236. mutex_unlock(&rpm_clk_lock);
  237. return ret;
  238. }
  239. static void clk_rpm_unprepare(struct clk_hw *hw)
  240. {
  241. struct clk_rpm *r = to_clk_rpm(hw);
  242. struct clk_rpm *peer = r->peer;
  243. unsigned long peer_rate = 0, peer_sleep_rate = 0;
  244. unsigned long active_rate, sleep_rate;
  245. int ret;
  246. mutex_lock(&rpm_clk_lock);
  247. if (!r->rate)
  248. goto out;
  249. /* Take peer clock's rate into account only if it's enabled. */
  250. if (peer->enabled)
  251. to_active_sleep(peer, peer->rate, &peer_rate,
  252. &peer_sleep_rate);
  253. active_rate = r->branch ? !!peer_rate : peer_rate;
  254. ret = clk_rpm_set_rate_active(r, active_rate);
  255. if (ret)
  256. goto out;
  257. sleep_rate = r->branch ? !!peer_sleep_rate : peer_sleep_rate;
  258. ret = clk_rpm_set_rate_sleep(r, sleep_rate);
  259. if (ret)
  260. goto out;
  261. r->enabled = false;
  262. out:
  263. mutex_unlock(&rpm_clk_lock);
  264. }
  265. static int clk_rpm_xo_prepare(struct clk_hw *hw)
  266. {
  267. struct clk_rpm *r = to_clk_rpm(hw);
  268. struct rpm_cc *rcc = r->rpm_cc;
  269. int ret, clk_id = r->rpm_clk_id;
  270. u32 value;
  271. mutex_lock(&rcc->xo_lock);
  272. value = rcc->xo_buffer_value | (QCOM_RPM_XO_MODE_ON << r->xo_offset);
  273. ret = qcom_rpm_write(r->rpm, QCOM_RPM_ACTIVE_STATE, clk_id, &value, 1);
  274. if (!ret) {
  275. r->enabled = true;
  276. rcc->xo_buffer_value = value;
  277. }
  278. mutex_unlock(&rcc->xo_lock);
  279. return ret;
  280. }
  281. static void clk_rpm_xo_unprepare(struct clk_hw *hw)
  282. {
  283. struct clk_rpm *r = to_clk_rpm(hw);
  284. struct rpm_cc *rcc = r->rpm_cc;
  285. int ret, clk_id = r->rpm_clk_id;
  286. u32 value;
  287. mutex_lock(&rcc->xo_lock);
  288. value = rcc->xo_buffer_value & ~(QCOM_RPM_XO_MODE_ON << r->xo_offset);
  289. ret = qcom_rpm_write(r->rpm, QCOM_RPM_ACTIVE_STATE, clk_id, &value, 1);
  290. if (!ret) {
  291. r->enabled = false;
  292. rcc->xo_buffer_value = value;
  293. }
  294. mutex_unlock(&rcc->xo_lock);
  295. }
  296. static int clk_rpm_fixed_prepare(struct clk_hw *hw)
  297. {
  298. struct clk_rpm *r = to_clk_rpm(hw);
  299. u32 value = 1;
  300. int ret;
  301. ret = qcom_rpm_write(r->rpm, QCOM_RPM_ACTIVE_STATE,
  302. r->rpm_clk_id, &value, 1);
  303. if (!ret)
  304. r->enabled = true;
  305. return ret;
  306. }
  307. static void clk_rpm_fixed_unprepare(struct clk_hw *hw)
  308. {
  309. struct clk_rpm *r = to_clk_rpm(hw);
  310. u32 value = 0;
  311. int ret;
  312. ret = qcom_rpm_write(r->rpm, QCOM_RPM_ACTIVE_STATE,
  313. r->rpm_clk_id, &value, 1);
  314. if (!ret)
  315. r->enabled = false;
  316. }
  317. static int clk_rpm_set_rate(struct clk_hw *hw,
  318. unsigned long rate, unsigned long parent_rate)
  319. {
  320. struct clk_rpm *r = to_clk_rpm(hw);
  321. struct clk_rpm *peer = r->peer;
  322. unsigned long active_rate, sleep_rate;
  323. unsigned long this_rate = 0, this_sleep_rate = 0;
  324. unsigned long peer_rate = 0, peer_sleep_rate = 0;
  325. int ret = 0;
  326. mutex_lock(&rpm_clk_lock);
  327. if (!r->enabled)
  328. goto out;
  329. to_active_sleep(r, rate, &this_rate, &this_sleep_rate);
  330. /* Take peer clock's rate into account only if it's enabled. */
  331. if (peer->enabled)
  332. to_active_sleep(peer, peer->rate,
  333. &peer_rate, &peer_sleep_rate);
  334. active_rate = max(this_rate, peer_rate);
  335. ret = clk_rpm_set_rate_active(r, active_rate);
  336. if (ret)
  337. goto out;
  338. sleep_rate = max(this_sleep_rate, peer_sleep_rate);
  339. ret = clk_rpm_set_rate_sleep(r, sleep_rate);
  340. if (ret)
  341. goto out;
  342. r->rate = rate;
  343. out:
  344. mutex_unlock(&rpm_clk_lock);
  345. return ret;
  346. }
  347. static long clk_rpm_round_rate(struct clk_hw *hw, unsigned long rate,
  348. unsigned long *parent_rate)
  349. {
  350. /*
  351. * RPM handles rate rounding and we don't have a way to
  352. * know what the rate will be, so just return whatever
  353. * rate is requested.
  354. */
  355. return rate;
  356. }
  357. static unsigned long clk_rpm_recalc_rate(struct clk_hw *hw,
  358. unsigned long parent_rate)
  359. {
  360. struct clk_rpm *r = to_clk_rpm(hw);
  361. /*
  362. * RPM handles rate rounding and we don't have a way to
  363. * know what the rate will be, so just return whatever
  364. * rate was set.
  365. */
  366. return r->rate;
  367. }
  368. static const struct clk_ops clk_rpm_xo_ops = {
  369. .prepare = clk_rpm_xo_prepare,
  370. .unprepare = clk_rpm_xo_unprepare,
  371. };
  372. static const struct clk_ops clk_rpm_fixed_ops = {
  373. .prepare = clk_rpm_fixed_prepare,
  374. .unprepare = clk_rpm_fixed_unprepare,
  375. .round_rate = clk_rpm_round_rate,
  376. .recalc_rate = clk_rpm_recalc_rate,
  377. };
  378. static const struct clk_ops clk_rpm_ops = {
  379. .prepare = clk_rpm_prepare,
  380. .unprepare = clk_rpm_unprepare,
  381. .set_rate = clk_rpm_set_rate,
  382. .round_rate = clk_rpm_round_rate,
  383. .recalc_rate = clk_rpm_recalc_rate,
  384. };
  385. static const struct clk_ops clk_rpm_branch_ops = {
  386. .prepare = clk_rpm_prepare,
  387. .unprepare = clk_rpm_unprepare,
  388. .round_rate = clk_rpm_round_rate,
  389. .recalc_rate = clk_rpm_recalc_rate,
  390. };
  391. /* MSM8660/APQ8060 */
  392. DEFINE_CLK_RPM(msm8660, afab_clk, afab_a_clk, QCOM_RPM_APPS_FABRIC_CLK);
  393. DEFINE_CLK_RPM(msm8660, sfab_clk, sfab_a_clk, QCOM_RPM_SYS_FABRIC_CLK);
  394. DEFINE_CLK_RPM(msm8660, mmfab_clk, mmfab_a_clk, QCOM_RPM_MM_FABRIC_CLK);
  395. DEFINE_CLK_RPM(msm8660, daytona_clk, daytona_a_clk, QCOM_RPM_DAYTONA_FABRIC_CLK);
  396. DEFINE_CLK_RPM(msm8660, sfpb_clk, sfpb_a_clk, QCOM_RPM_SFPB_CLK);
  397. DEFINE_CLK_RPM(msm8660, cfpb_clk, cfpb_a_clk, QCOM_RPM_CFPB_CLK);
  398. DEFINE_CLK_RPM(msm8660, mmfpb_clk, mmfpb_a_clk, QCOM_RPM_MMFPB_CLK);
  399. DEFINE_CLK_RPM(msm8660, smi_clk, smi_a_clk, QCOM_RPM_SMI_CLK);
  400. DEFINE_CLK_RPM(msm8660, ebi1_clk, ebi1_a_clk, QCOM_RPM_EBI1_CLK);
  401. DEFINE_CLK_RPM_FIXED(msm8660, pll4_clk, pll4_a_clk, QCOM_RPM_PLL_4, 540672000);
  402. static struct clk_rpm *msm8660_clks[] = {
  403. [RPM_APPS_FABRIC_CLK] = &msm8660_afab_clk,
  404. [RPM_APPS_FABRIC_A_CLK] = &msm8660_afab_a_clk,
  405. [RPM_SYS_FABRIC_CLK] = &msm8660_sfab_clk,
  406. [RPM_SYS_FABRIC_A_CLK] = &msm8660_sfab_a_clk,
  407. [RPM_MM_FABRIC_CLK] = &msm8660_mmfab_clk,
  408. [RPM_MM_FABRIC_A_CLK] = &msm8660_mmfab_a_clk,
  409. [RPM_DAYTONA_FABRIC_CLK] = &msm8660_daytona_clk,
  410. [RPM_DAYTONA_FABRIC_A_CLK] = &msm8660_daytona_a_clk,
  411. [RPM_SFPB_CLK] = &msm8660_sfpb_clk,
  412. [RPM_SFPB_A_CLK] = &msm8660_sfpb_a_clk,
  413. [RPM_CFPB_CLK] = &msm8660_cfpb_clk,
  414. [RPM_CFPB_A_CLK] = &msm8660_cfpb_a_clk,
  415. [RPM_MMFPB_CLK] = &msm8660_mmfpb_clk,
  416. [RPM_MMFPB_A_CLK] = &msm8660_mmfpb_a_clk,
  417. [RPM_SMI_CLK] = &msm8660_smi_clk,
  418. [RPM_SMI_A_CLK] = &msm8660_smi_a_clk,
  419. [RPM_EBI1_CLK] = &msm8660_ebi1_clk,
  420. [RPM_EBI1_A_CLK] = &msm8660_ebi1_a_clk,
  421. [RPM_PLL4_CLK] = &msm8660_pll4_clk,
  422. };
  423. static const struct rpm_clk_desc rpm_clk_msm8660 = {
  424. .clks = msm8660_clks,
  425. .num_clks = ARRAY_SIZE(msm8660_clks),
  426. };
  427. /* apq8064 */
  428. DEFINE_CLK_RPM(apq8064, afab_clk, afab_a_clk, QCOM_RPM_APPS_FABRIC_CLK);
  429. DEFINE_CLK_RPM(apq8064, cfpb_clk, cfpb_a_clk, QCOM_RPM_CFPB_CLK);
  430. DEFINE_CLK_RPM(apq8064, daytona_clk, daytona_a_clk, QCOM_RPM_DAYTONA_FABRIC_CLK);
  431. DEFINE_CLK_RPM(apq8064, ebi1_clk, ebi1_a_clk, QCOM_RPM_EBI1_CLK);
  432. DEFINE_CLK_RPM(apq8064, mmfab_clk, mmfab_a_clk, QCOM_RPM_MM_FABRIC_CLK);
  433. DEFINE_CLK_RPM(apq8064, mmfpb_clk, mmfpb_a_clk, QCOM_RPM_MMFPB_CLK);
  434. DEFINE_CLK_RPM(apq8064, sfab_clk, sfab_a_clk, QCOM_RPM_SYS_FABRIC_CLK);
  435. DEFINE_CLK_RPM(apq8064, sfpb_clk, sfpb_a_clk, QCOM_RPM_SFPB_CLK);
  436. DEFINE_CLK_RPM(apq8064, qdss_clk, qdss_a_clk, QCOM_RPM_QDSS_CLK);
  437. DEFINE_CLK_RPM_XO_BUFFER(apq8064, xo_d0_clk, xo_d0_a_clk, 0);
  438. DEFINE_CLK_RPM_XO_BUFFER(apq8064, xo_d1_clk, xo_d1_a_clk, 8);
  439. DEFINE_CLK_RPM_XO_BUFFER(apq8064, xo_a0_clk, xo_a0_a_clk, 16);
  440. DEFINE_CLK_RPM_XO_BUFFER(apq8064, xo_a1_clk, xo_a1_a_clk, 24);
  441. DEFINE_CLK_RPM_XO_BUFFER(apq8064, xo_a2_clk, xo_a2_a_clk, 28);
  442. static struct clk_rpm *apq8064_clks[] = {
  443. [RPM_APPS_FABRIC_CLK] = &apq8064_afab_clk,
  444. [RPM_APPS_FABRIC_A_CLK] = &apq8064_afab_a_clk,
  445. [RPM_CFPB_CLK] = &apq8064_cfpb_clk,
  446. [RPM_CFPB_A_CLK] = &apq8064_cfpb_a_clk,
  447. [RPM_DAYTONA_FABRIC_CLK] = &apq8064_daytona_clk,
  448. [RPM_DAYTONA_FABRIC_A_CLK] = &apq8064_daytona_a_clk,
  449. [RPM_EBI1_CLK] = &apq8064_ebi1_clk,
  450. [RPM_EBI1_A_CLK] = &apq8064_ebi1_a_clk,
  451. [RPM_MM_FABRIC_CLK] = &apq8064_mmfab_clk,
  452. [RPM_MM_FABRIC_A_CLK] = &apq8064_mmfab_a_clk,
  453. [RPM_MMFPB_CLK] = &apq8064_mmfpb_clk,
  454. [RPM_MMFPB_A_CLK] = &apq8064_mmfpb_a_clk,
  455. [RPM_SYS_FABRIC_CLK] = &apq8064_sfab_clk,
  456. [RPM_SYS_FABRIC_A_CLK] = &apq8064_sfab_a_clk,
  457. [RPM_SFPB_CLK] = &apq8064_sfpb_clk,
  458. [RPM_SFPB_A_CLK] = &apq8064_sfpb_a_clk,
  459. [RPM_QDSS_CLK] = &apq8064_qdss_clk,
  460. [RPM_QDSS_A_CLK] = &apq8064_qdss_a_clk,
  461. [RPM_XO_D0] = &apq8064_xo_d0_clk,
  462. [RPM_XO_D1] = &apq8064_xo_d1_clk,
  463. [RPM_XO_A0] = &apq8064_xo_a0_clk,
  464. [RPM_XO_A1] = &apq8064_xo_a1_clk,
  465. [RPM_XO_A2] = &apq8064_xo_a2_clk,
  466. };
  467. static const struct rpm_clk_desc rpm_clk_apq8064 = {
  468. .clks = apq8064_clks,
  469. .num_clks = ARRAY_SIZE(apq8064_clks),
  470. };
  471. static const struct of_device_id rpm_clk_match_table[] = {
  472. { .compatible = "qcom,rpmcc-msm8660", .data = &rpm_clk_msm8660 },
  473. { .compatible = "qcom,rpmcc-apq8060", .data = &rpm_clk_msm8660 },
  474. { .compatible = "qcom,rpmcc-apq8064", .data = &rpm_clk_apq8064 },
  475. { }
  476. };
  477. MODULE_DEVICE_TABLE(of, rpm_clk_match_table);
  478. static struct clk_hw *qcom_rpm_clk_hw_get(struct of_phandle_args *clkspec,
  479. void *data)
  480. {
  481. struct rpm_cc *rcc = data;
  482. unsigned int idx = clkspec->args[0];
  483. if (idx >= rcc->num_clks) {
  484. pr_err("%s: invalid index %u\n", __func__, idx);
  485. return ERR_PTR(-EINVAL);
  486. }
  487. return rcc->clks[idx] ? &rcc->clks[idx]->hw : ERR_PTR(-ENOENT);
  488. }
  489. static int rpm_clk_probe(struct platform_device *pdev)
  490. {
  491. struct rpm_cc *rcc;
  492. int ret;
  493. size_t num_clks, i;
  494. struct qcom_rpm *rpm;
  495. struct clk_rpm **rpm_clks;
  496. const struct rpm_clk_desc *desc;
  497. rpm = dev_get_drvdata(pdev->dev.parent);
  498. if (!rpm) {
  499. dev_err(&pdev->dev, "Unable to retrieve handle to RPM\n");
  500. return -ENODEV;
  501. }
  502. desc = of_device_get_match_data(&pdev->dev);
  503. if (!desc)
  504. return -EINVAL;
  505. rpm_clks = desc->clks;
  506. num_clks = desc->num_clks;
  507. rcc = devm_kzalloc(&pdev->dev, sizeof(*rcc), GFP_KERNEL);
  508. if (!rcc)
  509. return -ENOMEM;
  510. rcc->clks = rpm_clks;
  511. rcc->num_clks = num_clks;
  512. mutex_init(&rcc->xo_lock);
  513. for (i = 0; i < num_clks; i++) {
  514. if (!rpm_clks[i])
  515. continue;
  516. rpm_clks[i]->rpm = rpm;
  517. rpm_clks[i]->rpm_cc = rcc;
  518. ret = clk_rpm_handoff(rpm_clks[i]);
  519. if (ret)
  520. goto err;
  521. }
  522. for (i = 0; i < num_clks; i++) {
  523. if (!rpm_clks[i])
  524. continue;
  525. ret = devm_clk_hw_register(&pdev->dev, &rpm_clks[i]->hw);
  526. if (ret)
  527. goto err;
  528. }
  529. ret = of_clk_add_hw_provider(pdev->dev.of_node, qcom_rpm_clk_hw_get,
  530. rcc);
  531. if (ret)
  532. goto err;
  533. return 0;
  534. err:
  535. dev_err(&pdev->dev, "Error registering RPM Clock driver (%d)\n", ret);
  536. return ret;
  537. }
  538. static int rpm_clk_remove(struct platform_device *pdev)
  539. {
  540. of_clk_del_provider(pdev->dev.of_node);
  541. return 0;
  542. }
  543. static struct platform_driver rpm_clk_driver = {
  544. .driver = {
  545. .name = "qcom-clk-rpm",
  546. .of_match_table = rpm_clk_match_table,
  547. },
  548. .probe = rpm_clk_probe,
  549. .remove = rpm_clk_remove,
  550. };
  551. static int __init rpm_clk_init(void)
  552. {
  553. return platform_driver_register(&rpm_clk_driver);
  554. }
  555. core_initcall(rpm_clk_init);
  556. static void __exit rpm_clk_exit(void)
  557. {
  558. platform_driver_unregister(&rpm_clk_driver);
  559. }
  560. module_exit(rpm_clk_exit);
  561. MODULE_DESCRIPTION("Qualcomm RPM Clock Controller Driver");
  562. MODULE_LICENSE("GPL v2");
  563. MODULE_ALIAS("platform:qcom-clk-rpm");