clk-rpmh.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/err.h>
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/of_device.h>
  11. #include <linux/platform_device.h>
  12. #include <soc/qcom/cmd-db.h>
  13. #include <soc/qcom/rpmh.h>
  14. #include <dt-bindings/clock/qcom,rpmh.h>
  15. #define CLK_RPMH_ARC_EN_OFFSET 0
  16. #define CLK_RPMH_VRM_EN_OFFSET 4
  17. /**
  18. * struct clk_rpmh - individual rpmh clock data structure
  19. * @hw: handle between common and hardware-specific interfaces
  20. * @res_name: resource name for the rpmh clock
  21. * @div: clock divider to compute the clock rate
  22. * @res_addr: base address of the rpmh resource within the RPMh
  23. * @res_on_val: rpmh clock enable value
  24. * @state: rpmh clock requested state
  25. * @aggr_state: rpmh clock aggregated state
  26. * @last_sent_aggr_state: rpmh clock last aggr state sent to RPMh
  27. * @valid_state_mask: mask to determine the state of the rpmh clock
  28. * @dev: device to which it is attached
  29. * @peer: pointer to the clock rpmh sibling
  30. */
  31. struct clk_rpmh {
  32. struct clk_hw hw;
  33. const char *res_name;
  34. u8 div;
  35. u32 res_addr;
  36. u32 res_on_val;
  37. u32 state;
  38. u32 aggr_state;
  39. u32 last_sent_aggr_state;
  40. u32 valid_state_mask;
  41. struct device *dev;
  42. struct clk_rpmh *peer;
  43. };
  44. struct clk_rpmh_desc {
  45. struct clk_hw **clks;
  46. size_t num_clks;
  47. };
  48. static DEFINE_MUTEX(rpmh_clk_lock);
  49. #define __DEFINE_CLK_RPMH(_platform, _name, _name_active, _res_name, \
  50. _res_en_offset, _res_on, _div) \
  51. static struct clk_rpmh _platform##_##_name_active; \
  52. static struct clk_rpmh _platform##_##_name = { \
  53. .res_name = _res_name, \
  54. .res_addr = _res_en_offset, \
  55. .res_on_val = _res_on, \
  56. .div = _div, \
  57. .peer = &_platform##_##_name_active, \
  58. .valid_state_mask = (BIT(RPMH_WAKE_ONLY_STATE) | \
  59. BIT(RPMH_ACTIVE_ONLY_STATE) | \
  60. BIT(RPMH_SLEEP_STATE)), \
  61. .hw.init = &(struct clk_init_data){ \
  62. .ops = &clk_rpmh_ops, \
  63. .name = #_name, \
  64. .parent_names = (const char *[]){ "xo_board" }, \
  65. .num_parents = 1, \
  66. }, \
  67. }; \
  68. static struct clk_rpmh _platform##_##_name_active = { \
  69. .res_name = _res_name, \
  70. .res_addr = _res_en_offset, \
  71. .res_on_val = _res_on, \
  72. .div = _div, \
  73. .peer = &_platform##_##_name, \
  74. .valid_state_mask = (BIT(RPMH_WAKE_ONLY_STATE) | \
  75. BIT(RPMH_ACTIVE_ONLY_STATE)), \
  76. .hw.init = &(struct clk_init_data){ \
  77. .ops = &clk_rpmh_ops, \
  78. .name = #_name_active, \
  79. .parent_names = (const char *[]){ "xo_board" }, \
  80. .num_parents = 1, \
  81. }, \
  82. }
  83. #define DEFINE_CLK_RPMH_ARC(_platform, _name, _name_active, _res_name, \
  84. _res_on, _div) \
  85. __DEFINE_CLK_RPMH(_platform, _name, _name_active, _res_name, \
  86. CLK_RPMH_ARC_EN_OFFSET, _res_on, _div)
  87. #define DEFINE_CLK_RPMH_VRM(_platform, _name, _name_active, _res_name, \
  88. _div) \
  89. __DEFINE_CLK_RPMH(_platform, _name, _name_active, _res_name, \
  90. CLK_RPMH_VRM_EN_OFFSET, 1, _div)
  91. static inline struct clk_rpmh *to_clk_rpmh(struct clk_hw *_hw)
  92. {
  93. return container_of(_hw, struct clk_rpmh, hw);
  94. }
  95. static inline bool has_state_changed(struct clk_rpmh *c, u32 state)
  96. {
  97. return (c->last_sent_aggr_state & BIT(state))
  98. != (c->aggr_state & BIT(state));
  99. }
  100. static int clk_rpmh_send_aggregate_command(struct clk_rpmh *c)
  101. {
  102. struct tcs_cmd cmd = { 0 };
  103. u32 cmd_state, on_val;
  104. enum rpmh_state state = RPMH_SLEEP_STATE;
  105. int ret;
  106. cmd.addr = c->res_addr;
  107. cmd_state = c->aggr_state;
  108. on_val = c->res_on_val;
  109. for (; state <= RPMH_ACTIVE_ONLY_STATE; state++) {
  110. if (has_state_changed(c, state)) {
  111. if (cmd_state & BIT(state))
  112. cmd.data = on_val;
  113. ret = rpmh_write_async(c->dev, state, &cmd, 1);
  114. if (ret) {
  115. dev_err(c->dev, "set %s state of %s failed: (%d)\n",
  116. !state ? "sleep" :
  117. state == RPMH_WAKE_ONLY_STATE ?
  118. "wake" : "active", c->res_name, ret);
  119. return ret;
  120. }
  121. }
  122. }
  123. c->last_sent_aggr_state = c->aggr_state;
  124. c->peer->last_sent_aggr_state = c->last_sent_aggr_state;
  125. return 0;
  126. }
  127. /*
  128. * Update state and aggregate state values based on enable value.
  129. */
  130. static int clk_rpmh_aggregate_state_send_command(struct clk_rpmh *c,
  131. bool enable)
  132. {
  133. int ret;
  134. /* Nothing required to be done if already off or on */
  135. if (enable == c->state)
  136. return 0;
  137. c->state = enable ? c->valid_state_mask : 0;
  138. c->aggr_state = c->state | c->peer->state;
  139. c->peer->aggr_state = c->aggr_state;
  140. ret = clk_rpmh_send_aggregate_command(c);
  141. if (!ret)
  142. return 0;
  143. if (ret && enable)
  144. c->state = 0;
  145. else if (ret)
  146. c->state = c->valid_state_mask;
  147. WARN(1, "clk: %s failed to %s\n", c->res_name,
  148. enable ? "enable" : "disable");
  149. return ret;
  150. }
  151. static int clk_rpmh_prepare(struct clk_hw *hw)
  152. {
  153. struct clk_rpmh *c = to_clk_rpmh(hw);
  154. int ret = 0;
  155. mutex_lock(&rpmh_clk_lock);
  156. ret = clk_rpmh_aggregate_state_send_command(c, true);
  157. mutex_unlock(&rpmh_clk_lock);
  158. return ret;
  159. };
  160. static void clk_rpmh_unprepare(struct clk_hw *hw)
  161. {
  162. struct clk_rpmh *c = to_clk_rpmh(hw);
  163. mutex_lock(&rpmh_clk_lock);
  164. clk_rpmh_aggregate_state_send_command(c, false);
  165. mutex_unlock(&rpmh_clk_lock);
  166. };
  167. static unsigned long clk_rpmh_recalc_rate(struct clk_hw *hw,
  168. unsigned long prate)
  169. {
  170. struct clk_rpmh *r = to_clk_rpmh(hw);
  171. /*
  172. * RPMh clocks have a fixed rate. Return static rate.
  173. */
  174. return prate / r->div;
  175. }
  176. static const struct clk_ops clk_rpmh_ops = {
  177. .prepare = clk_rpmh_prepare,
  178. .unprepare = clk_rpmh_unprepare,
  179. .recalc_rate = clk_rpmh_recalc_rate,
  180. };
  181. /* Resource name must match resource id present in cmd-db. */
  182. DEFINE_CLK_RPMH_ARC(sdm845, bi_tcxo, bi_tcxo_ao, "xo.lvl", 0x3, 2);
  183. DEFINE_CLK_RPMH_VRM(sdm845, ln_bb_clk2, ln_bb_clk2_ao, "lnbclka2", 2);
  184. DEFINE_CLK_RPMH_VRM(sdm845, ln_bb_clk3, ln_bb_clk3_ao, "lnbclka3", 2);
  185. DEFINE_CLK_RPMH_VRM(sdm845, rf_clk1, rf_clk1_ao, "rfclka1", 1);
  186. DEFINE_CLK_RPMH_VRM(sdm845, rf_clk2, rf_clk2_ao, "rfclka2", 1);
  187. DEFINE_CLK_RPMH_VRM(sdm845, rf_clk3, rf_clk3_ao, "rfclka3", 1);
  188. static struct clk_hw *sdm845_rpmh_clocks[] = {
  189. [RPMH_CXO_CLK] = &sdm845_bi_tcxo.hw,
  190. [RPMH_CXO_CLK_A] = &sdm845_bi_tcxo_ao.hw,
  191. [RPMH_LN_BB_CLK2] = &sdm845_ln_bb_clk2.hw,
  192. [RPMH_LN_BB_CLK2_A] = &sdm845_ln_bb_clk2_ao.hw,
  193. [RPMH_LN_BB_CLK3] = &sdm845_ln_bb_clk3.hw,
  194. [RPMH_LN_BB_CLK3_A] = &sdm845_ln_bb_clk3_ao.hw,
  195. [RPMH_RF_CLK1] = &sdm845_rf_clk1.hw,
  196. [RPMH_RF_CLK1_A] = &sdm845_rf_clk1_ao.hw,
  197. [RPMH_RF_CLK2] = &sdm845_rf_clk2.hw,
  198. [RPMH_RF_CLK2_A] = &sdm845_rf_clk2_ao.hw,
  199. [RPMH_RF_CLK3] = &sdm845_rf_clk3.hw,
  200. [RPMH_RF_CLK3_A] = &sdm845_rf_clk3_ao.hw,
  201. };
  202. static const struct clk_rpmh_desc clk_rpmh_sdm845 = {
  203. .clks = sdm845_rpmh_clocks,
  204. .num_clks = ARRAY_SIZE(sdm845_rpmh_clocks),
  205. };
  206. static struct clk_hw *of_clk_rpmh_hw_get(struct of_phandle_args *clkspec,
  207. void *data)
  208. {
  209. struct clk_rpmh_desc *rpmh = data;
  210. unsigned int idx = clkspec->args[0];
  211. if (idx >= rpmh->num_clks) {
  212. pr_err("%s: invalid index %u\n", __func__, idx);
  213. return ERR_PTR(-EINVAL);
  214. }
  215. return rpmh->clks[idx];
  216. }
  217. static int clk_rpmh_probe(struct platform_device *pdev)
  218. {
  219. struct clk_hw **hw_clks;
  220. struct clk_rpmh *rpmh_clk;
  221. const struct clk_rpmh_desc *desc;
  222. int ret, i;
  223. desc = of_device_get_match_data(&pdev->dev);
  224. if (!desc)
  225. return -ENODEV;
  226. hw_clks = desc->clks;
  227. for (i = 0; i < desc->num_clks; i++) {
  228. u32 res_addr;
  229. rpmh_clk = to_clk_rpmh(hw_clks[i]);
  230. res_addr = cmd_db_read_addr(rpmh_clk->res_name);
  231. if (!res_addr) {
  232. dev_err(&pdev->dev, "missing RPMh resource address for %s\n",
  233. rpmh_clk->res_name);
  234. return -ENODEV;
  235. }
  236. rpmh_clk->res_addr += res_addr;
  237. rpmh_clk->dev = &pdev->dev;
  238. ret = devm_clk_hw_register(&pdev->dev, hw_clks[i]);
  239. if (ret) {
  240. dev_err(&pdev->dev, "failed to register %s\n",
  241. hw_clks[i]->init->name);
  242. return ret;
  243. }
  244. }
  245. /* typecast to silence compiler warning */
  246. ret = devm_of_clk_add_hw_provider(&pdev->dev, of_clk_rpmh_hw_get,
  247. (void *)desc);
  248. if (ret) {
  249. dev_err(&pdev->dev, "Failed to add clock provider\n");
  250. return ret;
  251. }
  252. dev_dbg(&pdev->dev, "Registered RPMh clocks\n");
  253. return 0;
  254. }
  255. static const struct of_device_id clk_rpmh_match_table[] = {
  256. { .compatible = "qcom,sdm845-rpmh-clk", .data = &clk_rpmh_sdm845},
  257. { }
  258. };
  259. MODULE_DEVICE_TABLE(of, clk_rpmh_match_table);
  260. static struct platform_driver clk_rpmh_driver = {
  261. .probe = clk_rpmh_probe,
  262. .driver = {
  263. .name = "clk-rpmh",
  264. .of_match_table = clk_rpmh_match_table,
  265. },
  266. };
  267. static int __init clk_rpmh_init(void)
  268. {
  269. return platform_driver_register(&clk_rpmh_driver);
  270. }
  271. subsys_initcall(clk_rpmh_init);
  272. static void __exit clk_rpmh_exit(void)
  273. {
  274. platform_driver_unregister(&clk_rpmh_driver);
  275. }
  276. module_exit(clk_rpmh_exit);
  277. MODULE_DESCRIPTION("QCOM RPMh Clock Driver");
  278. MODULE_LICENSE("GPL v2");