mmcc-msm8996.c 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393
  1. /*x
  2. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <linux/clk.h>
  24. #include <dt-bindings/clock/qcom,mmcc-msm8996.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-regmap-divider.h"
  28. #include "clk-alpha-pll.h"
  29. #include "clk-rcg.h"
  30. #include "clk-branch.h"
  31. #include "reset.h"
  32. #include "gdsc.h"
  33. enum {
  34. P_XO,
  35. P_MMPLL0,
  36. P_GPLL0,
  37. P_GPLL0_DIV,
  38. P_MMPLL1,
  39. P_MMPLL9,
  40. P_MMPLL2,
  41. P_MMPLL8,
  42. P_MMPLL3,
  43. P_DSI0PLL,
  44. P_DSI1PLL,
  45. P_MMPLL5,
  46. P_HDMIPLL,
  47. P_DSI0PLL_BYTE,
  48. P_DSI1PLL_BYTE,
  49. P_MMPLL4,
  50. };
  51. static const struct parent_map mmss_xo_hdmi_map[] = {
  52. { P_XO, 0 },
  53. { P_HDMIPLL, 1 }
  54. };
  55. static const char * const mmss_xo_hdmi[] = {
  56. "xo",
  57. "hdmipll"
  58. };
  59. static const struct parent_map mmss_xo_dsi0pll_dsi1pll_map[] = {
  60. { P_XO, 0 },
  61. { P_DSI0PLL, 1 },
  62. { P_DSI1PLL, 2 }
  63. };
  64. static const char * const mmss_xo_dsi0pll_dsi1pll[] = {
  65. "xo",
  66. "dsi0pll",
  67. "dsi1pll"
  68. };
  69. static const struct parent_map mmss_xo_gpll0_gpll0_div_map[] = {
  70. { P_XO, 0 },
  71. { P_GPLL0, 5 },
  72. { P_GPLL0_DIV, 6 }
  73. };
  74. static const char * const mmss_xo_gpll0_gpll0_div[] = {
  75. "xo",
  76. "gpll0",
  77. "gpll0_div"
  78. };
  79. static const struct parent_map mmss_xo_dsibyte_map[] = {
  80. { P_XO, 0 },
  81. { P_DSI0PLL_BYTE, 1 },
  82. { P_DSI1PLL_BYTE, 2 }
  83. };
  84. static const char * const mmss_xo_dsibyte[] = {
  85. "xo",
  86. "dsi0pllbyte",
  87. "dsi1pllbyte"
  88. };
  89. static const struct parent_map mmss_xo_mmpll0_gpll0_gpll0_div_map[] = {
  90. { P_XO, 0 },
  91. { P_MMPLL0, 1 },
  92. { P_GPLL0, 5 },
  93. { P_GPLL0_DIV, 6 }
  94. };
  95. static const char * const mmss_xo_mmpll0_gpll0_gpll0_div[] = {
  96. "xo",
  97. "mmpll0",
  98. "gpll0",
  99. "gpll0_div"
  100. };
  101. static const struct parent_map mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map[] = {
  102. { P_XO, 0 },
  103. { P_MMPLL0, 1 },
  104. { P_MMPLL1, 2 },
  105. { P_GPLL0, 5 },
  106. { P_GPLL0_DIV, 6 }
  107. };
  108. static const char * const mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div[] = {
  109. "xo",
  110. "mmpll0",
  111. "mmpll1",
  112. "gpll0",
  113. "gpll0_div"
  114. };
  115. static const struct parent_map mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map[] = {
  116. { P_XO, 0 },
  117. { P_MMPLL0, 1 },
  118. { P_MMPLL3, 3 },
  119. { P_GPLL0, 5 },
  120. { P_GPLL0_DIV, 6 }
  121. };
  122. static const char * const mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div[] = {
  123. "xo",
  124. "mmpll0",
  125. "mmpll3",
  126. "gpll0",
  127. "gpll0_div"
  128. };
  129. static const struct parent_map mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map[] = {
  130. { P_XO, 0 },
  131. { P_MMPLL0, 1 },
  132. { P_MMPLL5, 2 },
  133. { P_GPLL0, 5 },
  134. { P_GPLL0_DIV, 6 }
  135. };
  136. static const char * const mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div[] = {
  137. "xo",
  138. "mmpll0",
  139. "mmpll5",
  140. "gpll0",
  141. "gpll0_div"
  142. };
  143. static const struct parent_map mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map[] = {
  144. { P_XO, 0 },
  145. { P_MMPLL0, 1 },
  146. { P_MMPLL4, 3 },
  147. { P_GPLL0, 5 },
  148. { P_GPLL0_DIV, 6 }
  149. };
  150. static const char * const mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div[] = {
  151. "xo",
  152. "mmpll0",
  153. "mmpll4",
  154. "gpll0",
  155. "gpll0_div"
  156. };
  157. static const struct parent_map mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_map[] = {
  158. { P_XO, 0 },
  159. { P_MMPLL0, 1 },
  160. { P_MMPLL9, 2 },
  161. { P_MMPLL2, 3 },
  162. { P_MMPLL8, 4 },
  163. { P_GPLL0, 5 }
  164. };
  165. static const char * const mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0[] = {
  166. "xo",
  167. "mmpll0",
  168. "mmpll9",
  169. "mmpll2",
  170. "mmpll8",
  171. "gpll0"
  172. };
  173. static const struct parent_map mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div_map[] = {
  174. { P_XO, 0 },
  175. { P_MMPLL0, 1 },
  176. { P_MMPLL9, 2 },
  177. { P_MMPLL2, 3 },
  178. { P_MMPLL8, 4 },
  179. { P_GPLL0, 5 },
  180. { P_GPLL0_DIV, 6 }
  181. };
  182. static const char * const mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div[] = {
  183. "xo",
  184. "mmpll0",
  185. "mmpll9",
  186. "mmpll2",
  187. "mmpll8",
  188. "gpll0",
  189. "gpll0_div"
  190. };
  191. static const struct parent_map mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map[] = {
  192. { P_XO, 0 },
  193. { P_MMPLL0, 1 },
  194. { P_MMPLL1, 2 },
  195. { P_MMPLL4, 3 },
  196. { P_MMPLL3, 4 },
  197. { P_GPLL0, 5 },
  198. { P_GPLL0_DIV, 6 }
  199. };
  200. static const char * const mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div[] = {
  201. "xo",
  202. "mmpll0",
  203. "mmpll1",
  204. "mmpll4",
  205. "mmpll3",
  206. "gpll0",
  207. "gpll0_div"
  208. };
  209. static struct clk_fixed_factor gpll0_div = {
  210. .mult = 1,
  211. .div = 2,
  212. .hw.init = &(struct clk_init_data){
  213. .name = "gpll0_div",
  214. .parent_names = (const char *[]){ "gpll0" },
  215. .num_parents = 1,
  216. .ops = &clk_fixed_factor_ops,
  217. },
  218. };
  219. static struct pll_vco mmpll_p_vco[] = {
  220. { 250000000, 500000000, 3 },
  221. { 500000000, 1000000000, 2 },
  222. { 1000000000, 1500000000, 1 },
  223. { 1500000000, 2000000000, 0 },
  224. };
  225. static struct pll_vco mmpll_gfx_vco[] = {
  226. { 400000000, 1000000000, 2 },
  227. { 1000000000, 1500000000, 1 },
  228. { 1500000000, 2000000000, 0 },
  229. };
  230. static struct pll_vco mmpll_t_vco[] = {
  231. { 500000000, 1500000000, 0 },
  232. };
  233. static struct clk_alpha_pll mmpll0_early = {
  234. .offset = 0x0,
  235. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  236. .vco_table = mmpll_p_vco,
  237. .num_vco = ARRAY_SIZE(mmpll_p_vco),
  238. .clkr = {
  239. .enable_reg = 0x100,
  240. .enable_mask = BIT(0),
  241. .hw.init = &(struct clk_init_data){
  242. .name = "mmpll0_early",
  243. .parent_names = (const char *[]){ "xo" },
  244. .num_parents = 1,
  245. .ops = &clk_alpha_pll_ops,
  246. },
  247. },
  248. };
  249. static struct clk_alpha_pll_postdiv mmpll0 = {
  250. .offset = 0x0,
  251. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  252. .width = 4,
  253. .clkr.hw.init = &(struct clk_init_data){
  254. .name = "mmpll0",
  255. .parent_names = (const char *[]){ "mmpll0_early" },
  256. .num_parents = 1,
  257. .ops = &clk_alpha_pll_postdiv_ops,
  258. .flags = CLK_SET_RATE_PARENT,
  259. },
  260. };
  261. static struct clk_alpha_pll mmpll1_early = {
  262. .offset = 0x30,
  263. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  264. .vco_table = mmpll_p_vco,
  265. .num_vco = ARRAY_SIZE(mmpll_p_vco),
  266. .clkr = {
  267. .enable_reg = 0x100,
  268. .enable_mask = BIT(1),
  269. .hw.init = &(struct clk_init_data){
  270. .name = "mmpll1_early",
  271. .parent_names = (const char *[]){ "xo" },
  272. .num_parents = 1,
  273. .ops = &clk_alpha_pll_ops,
  274. }
  275. },
  276. };
  277. static struct clk_alpha_pll_postdiv mmpll1 = {
  278. .offset = 0x30,
  279. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  280. .width = 4,
  281. .clkr.hw.init = &(struct clk_init_data){
  282. .name = "mmpll1",
  283. .parent_names = (const char *[]){ "mmpll1_early" },
  284. .num_parents = 1,
  285. .ops = &clk_alpha_pll_postdiv_ops,
  286. .flags = CLK_SET_RATE_PARENT,
  287. },
  288. };
  289. static struct clk_alpha_pll mmpll2_early = {
  290. .offset = 0x4100,
  291. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  292. .vco_table = mmpll_gfx_vco,
  293. .num_vco = ARRAY_SIZE(mmpll_gfx_vco),
  294. .clkr.hw.init = &(struct clk_init_data){
  295. .name = "mmpll2_early",
  296. .parent_names = (const char *[]){ "xo" },
  297. .num_parents = 1,
  298. .ops = &clk_alpha_pll_ops,
  299. },
  300. };
  301. static struct clk_alpha_pll_postdiv mmpll2 = {
  302. .offset = 0x4100,
  303. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  304. .width = 4,
  305. .clkr.hw.init = &(struct clk_init_data){
  306. .name = "mmpll2",
  307. .parent_names = (const char *[]){ "mmpll2_early" },
  308. .num_parents = 1,
  309. .ops = &clk_alpha_pll_postdiv_ops,
  310. .flags = CLK_SET_RATE_PARENT,
  311. },
  312. };
  313. static struct clk_alpha_pll mmpll3_early = {
  314. .offset = 0x60,
  315. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  316. .vco_table = mmpll_p_vco,
  317. .num_vco = ARRAY_SIZE(mmpll_p_vco),
  318. .clkr.hw.init = &(struct clk_init_data){
  319. .name = "mmpll3_early",
  320. .parent_names = (const char *[]){ "xo" },
  321. .num_parents = 1,
  322. .ops = &clk_alpha_pll_ops,
  323. },
  324. };
  325. static struct clk_alpha_pll_postdiv mmpll3 = {
  326. .offset = 0x60,
  327. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  328. .width = 4,
  329. .clkr.hw.init = &(struct clk_init_data){
  330. .name = "mmpll3",
  331. .parent_names = (const char *[]){ "mmpll3_early" },
  332. .num_parents = 1,
  333. .ops = &clk_alpha_pll_postdiv_ops,
  334. .flags = CLK_SET_RATE_PARENT,
  335. },
  336. };
  337. static struct clk_alpha_pll mmpll4_early = {
  338. .offset = 0x90,
  339. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  340. .vco_table = mmpll_t_vco,
  341. .num_vco = ARRAY_SIZE(mmpll_t_vco),
  342. .clkr.hw.init = &(struct clk_init_data){
  343. .name = "mmpll4_early",
  344. .parent_names = (const char *[]){ "xo" },
  345. .num_parents = 1,
  346. .ops = &clk_alpha_pll_ops,
  347. },
  348. };
  349. static struct clk_alpha_pll_postdiv mmpll4 = {
  350. .offset = 0x90,
  351. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  352. .width = 2,
  353. .clkr.hw.init = &(struct clk_init_data){
  354. .name = "mmpll4",
  355. .parent_names = (const char *[]){ "mmpll4_early" },
  356. .num_parents = 1,
  357. .ops = &clk_alpha_pll_postdiv_ops,
  358. .flags = CLK_SET_RATE_PARENT,
  359. },
  360. };
  361. static struct clk_alpha_pll mmpll5_early = {
  362. .offset = 0xc0,
  363. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  364. .vco_table = mmpll_p_vco,
  365. .num_vco = ARRAY_SIZE(mmpll_p_vco),
  366. .clkr.hw.init = &(struct clk_init_data){
  367. .name = "mmpll5_early",
  368. .parent_names = (const char *[]){ "xo" },
  369. .num_parents = 1,
  370. .ops = &clk_alpha_pll_ops,
  371. },
  372. };
  373. static struct clk_alpha_pll_postdiv mmpll5 = {
  374. .offset = 0xc0,
  375. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  376. .width = 4,
  377. .clkr.hw.init = &(struct clk_init_data){
  378. .name = "mmpll5",
  379. .parent_names = (const char *[]){ "mmpll5_early" },
  380. .num_parents = 1,
  381. .ops = &clk_alpha_pll_postdiv_ops,
  382. .flags = CLK_SET_RATE_PARENT,
  383. },
  384. };
  385. static struct clk_alpha_pll mmpll8_early = {
  386. .offset = 0x4130,
  387. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  388. .vco_table = mmpll_gfx_vco,
  389. .num_vco = ARRAY_SIZE(mmpll_gfx_vco),
  390. .clkr.hw.init = &(struct clk_init_data){
  391. .name = "mmpll8_early",
  392. .parent_names = (const char *[]){ "xo" },
  393. .num_parents = 1,
  394. .ops = &clk_alpha_pll_ops,
  395. },
  396. };
  397. static struct clk_alpha_pll_postdiv mmpll8 = {
  398. .offset = 0x4130,
  399. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  400. .width = 4,
  401. .clkr.hw.init = &(struct clk_init_data){
  402. .name = "mmpll8",
  403. .parent_names = (const char *[]){ "mmpll8_early" },
  404. .num_parents = 1,
  405. .ops = &clk_alpha_pll_postdiv_ops,
  406. .flags = CLK_SET_RATE_PARENT,
  407. },
  408. };
  409. static struct clk_alpha_pll mmpll9_early = {
  410. .offset = 0x4200,
  411. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  412. .vco_table = mmpll_t_vco,
  413. .num_vco = ARRAY_SIZE(mmpll_t_vco),
  414. .clkr.hw.init = &(struct clk_init_data){
  415. .name = "mmpll9_early",
  416. .parent_names = (const char *[]){ "xo" },
  417. .num_parents = 1,
  418. .ops = &clk_alpha_pll_ops,
  419. },
  420. };
  421. static struct clk_alpha_pll_postdiv mmpll9 = {
  422. .offset = 0x4200,
  423. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  424. .width = 2,
  425. .clkr.hw.init = &(struct clk_init_data){
  426. .name = "mmpll9",
  427. .parent_names = (const char *[]){ "mmpll9_early" },
  428. .num_parents = 1,
  429. .ops = &clk_alpha_pll_postdiv_ops,
  430. .flags = CLK_SET_RATE_PARENT,
  431. },
  432. };
  433. static const struct freq_tbl ftbl_ahb_clk_src[] = {
  434. F(19200000, P_XO, 1, 0, 0),
  435. F(40000000, P_GPLL0_DIV, 7.5, 0, 0),
  436. F(80000000, P_MMPLL0, 10, 0, 0),
  437. { }
  438. };
  439. static struct clk_rcg2 ahb_clk_src = {
  440. .cmd_rcgr = 0x5000,
  441. .hid_width = 5,
  442. .parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
  443. .freq_tbl = ftbl_ahb_clk_src,
  444. .clkr.hw.init = &(struct clk_init_data){
  445. .name = "ahb_clk_src",
  446. .parent_names = mmss_xo_mmpll0_gpll0_gpll0_div,
  447. .num_parents = 4,
  448. .ops = &clk_rcg2_ops,
  449. },
  450. };
  451. static const struct freq_tbl ftbl_axi_clk_src[] = {
  452. F(19200000, P_XO, 1, 0, 0),
  453. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  454. F(100000000, P_GPLL0, 6, 0, 0),
  455. F(171430000, P_GPLL0, 3.5, 0, 0),
  456. F(200000000, P_GPLL0, 3, 0, 0),
  457. F(320000000, P_MMPLL0, 2.5, 0, 0),
  458. F(400000000, P_MMPLL0, 2, 0, 0),
  459. { }
  460. };
  461. static struct clk_rcg2 axi_clk_src = {
  462. .cmd_rcgr = 0x5040,
  463. .hid_width = 5,
  464. .parent_map = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map,
  465. .freq_tbl = ftbl_axi_clk_src,
  466. .clkr.hw.init = &(struct clk_init_data){
  467. .name = "axi_clk_src",
  468. .parent_names = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div,
  469. .num_parents = 5,
  470. .ops = &clk_rcg2_ops,
  471. },
  472. };
  473. static struct clk_rcg2 maxi_clk_src = {
  474. .cmd_rcgr = 0x5090,
  475. .hid_width = 5,
  476. .parent_map = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map,
  477. .freq_tbl = ftbl_axi_clk_src,
  478. .clkr.hw.init = &(struct clk_init_data){
  479. .name = "maxi_clk_src",
  480. .parent_names = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div,
  481. .num_parents = 5,
  482. .ops = &clk_rcg2_ops,
  483. },
  484. };
  485. static struct clk_rcg2 gfx3d_clk_src = {
  486. .cmd_rcgr = 0x4000,
  487. .hid_width = 5,
  488. .parent_map = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_map,
  489. .clkr.hw.init = &(struct clk_init_data){
  490. .name = "gfx3d_clk_src",
  491. .parent_names = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0,
  492. .num_parents = 6,
  493. .ops = &clk_gfx3d_ops,
  494. .flags = CLK_SET_RATE_PARENT,
  495. },
  496. };
  497. static const struct freq_tbl ftbl_rbbmtimer_clk_src[] = {
  498. F(19200000, P_XO, 1, 0, 0),
  499. { }
  500. };
  501. static struct clk_rcg2 rbbmtimer_clk_src = {
  502. .cmd_rcgr = 0x4090,
  503. .hid_width = 5,
  504. .parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
  505. .freq_tbl = ftbl_rbbmtimer_clk_src,
  506. .clkr.hw.init = &(struct clk_init_data){
  507. .name = "rbbmtimer_clk_src",
  508. .parent_names = mmss_xo_mmpll0_gpll0_gpll0_div,
  509. .num_parents = 4,
  510. .ops = &clk_rcg2_ops,
  511. },
  512. };
  513. static struct clk_rcg2 isense_clk_src = {
  514. .cmd_rcgr = 0x4010,
  515. .hid_width = 5,
  516. .parent_map = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div_map,
  517. .clkr.hw.init = &(struct clk_init_data){
  518. .name = "isense_clk_src",
  519. .parent_names = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div,
  520. .num_parents = 7,
  521. .ops = &clk_rcg2_ops,
  522. },
  523. };
  524. static const struct freq_tbl ftbl_rbcpr_clk_src[] = {
  525. F(19200000, P_XO, 1, 0, 0),
  526. F(50000000, P_GPLL0, 12, 0, 0),
  527. { }
  528. };
  529. static struct clk_rcg2 rbcpr_clk_src = {
  530. .cmd_rcgr = 0x4060,
  531. .hid_width = 5,
  532. .parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
  533. .freq_tbl = ftbl_rbcpr_clk_src,
  534. .clkr.hw.init = &(struct clk_init_data){
  535. .name = "rbcpr_clk_src",
  536. .parent_names = mmss_xo_mmpll0_gpll0_gpll0_div,
  537. .num_parents = 4,
  538. .ops = &clk_rcg2_ops,
  539. },
  540. };
  541. static const struct freq_tbl ftbl_video_core_clk_src[] = {
  542. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  543. F(150000000, P_GPLL0, 4, 0, 0),
  544. F(346666667, P_MMPLL3, 3, 0, 0),
  545. F(520000000, P_MMPLL3, 2, 0, 0),
  546. { }
  547. };
  548. static struct clk_rcg2 video_core_clk_src = {
  549. .cmd_rcgr = 0x1000,
  550. .mnd_width = 8,
  551. .hid_width = 5,
  552. .parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
  553. .freq_tbl = ftbl_video_core_clk_src,
  554. .clkr.hw.init = &(struct clk_init_data){
  555. .name = "video_core_clk_src",
  556. .parent_names = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
  557. .num_parents = 5,
  558. .ops = &clk_rcg2_ops,
  559. },
  560. };
  561. static struct clk_rcg2 video_subcore0_clk_src = {
  562. .cmd_rcgr = 0x1060,
  563. .mnd_width = 8,
  564. .hid_width = 5,
  565. .parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
  566. .freq_tbl = ftbl_video_core_clk_src,
  567. .clkr.hw.init = &(struct clk_init_data){
  568. .name = "video_subcore0_clk_src",
  569. .parent_names = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
  570. .num_parents = 5,
  571. .ops = &clk_rcg2_ops,
  572. },
  573. };
  574. static struct clk_rcg2 video_subcore1_clk_src = {
  575. .cmd_rcgr = 0x1080,
  576. .mnd_width = 8,
  577. .hid_width = 5,
  578. .parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
  579. .freq_tbl = ftbl_video_core_clk_src,
  580. .clkr.hw.init = &(struct clk_init_data){
  581. .name = "video_subcore1_clk_src",
  582. .parent_names = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
  583. .num_parents = 5,
  584. .ops = &clk_rcg2_ops,
  585. },
  586. };
  587. static struct clk_rcg2 pclk0_clk_src = {
  588. .cmd_rcgr = 0x2000,
  589. .mnd_width = 8,
  590. .hid_width = 5,
  591. .parent_map = mmss_xo_dsi0pll_dsi1pll_map,
  592. .clkr.hw.init = &(struct clk_init_data){
  593. .name = "pclk0_clk_src",
  594. .parent_names = mmss_xo_dsi0pll_dsi1pll,
  595. .num_parents = 3,
  596. .ops = &clk_pixel_ops,
  597. .flags = CLK_SET_RATE_PARENT,
  598. },
  599. };
  600. static struct clk_rcg2 pclk1_clk_src = {
  601. .cmd_rcgr = 0x2020,
  602. .mnd_width = 8,
  603. .hid_width = 5,
  604. .parent_map = mmss_xo_dsi0pll_dsi1pll_map,
  605. .clkr.hw.init = &(struct clk_init_data){
  606. .name = "pclk1_clk_src",
  607. .parent_names = mmss_xo_dsi0pll_dsi1pll,
  608. .num_parents = 3,
  609. .ops = &clk_pixel_ops,
  610. .flags = CLK_SET_RATE_PARENT,
  611. },
  612. };
  613. static const struct freq_tbl ftbl_mdp_clk_src[] = {
  614. F(85714286, P_GPLL0, 7, 0, 0),
  615. F(100000000, P_GPLL0, 6, 0, 0),
  616. F(150000000, P_GPLL0, 4, 0, 0),
  617. F(171428571, P_GPLL0, 3.5, 0, 0),
  618. F(200000000, P_GPLL0, 3, 0, 0),
  619. F(275000000, P_MMPLL5, 3, 0, 0),
  620. F(300000000, P_GPLL0, 2, 0, 0),
  621. F(330000000, P_MMPLL5, 2.5, 0, 0),
  622. F(412500000, P_MMPLL5, 2, 0, 0),
  623. { }
  624. };
  625. static struct clk_rcg2 mdp_clk_src = {
  626. .cmd_rcgr = 0x2040,
  627. .hid_width = 5,
  628. .parent_map = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map,
  629. .freq_tbl = ftbl_mdp_clk_src,
  630. .clkr.hw.init = &(struct clk_init_data){
  631. .name = "mdp_clk_src",
  632. .parent_names = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div,
  633. .num_parents = 5,
  634. .ops = &clk_rcg2_ops,
  635. },
  636. };
  637. static struct freq_tbl extpclk_freq_tbl[] = {
  638. { .src = P_HDMIPLL },
  639. { }
  640. };
  641. static struct clk_rcg2 extpclk_clk_src = {
  642. .cmd_rcgr = 0x2060,
  643. .hid_width = 5,
  644. .parent_map = mmss_xo_hdmi_map,
  645. .freq_tbl = extpclk_freq_tbl,
  646. .clkr.hw.init = &(struct clk_init_data){
  647. .name = "extpclk_clk_src",
  648. .parent_names = mmss_xo_hdmi,
  649. .num_parents = 2,
  650. .ops = &clk_byte_ops,
  651. .flags = CLK_SET_RATE_PARENT,
  652. },
  653. };
  654. static struct freq_tbl ftbl_mdss_vsync_clk[] = {
  655. F(19200000, P_XO, 1, 0, 0),
  656. { }
  657. };
  658. static struct clk_rcg2 vsync_clk_src = {
  659. .cmd_rcgr = 0x2080,
  660. .hid_width = 5,
  661. .parent_map = mmss_xo_gpll0_gpll0_div_map,
  662. .freq_tbl = ftbl_mdss_vsync_clk,
  663. .clkr.hw.init = &(struct clk_init_data){
  664. .name = "vsync_clk_src",
  665. .parent_names = mmss_xo_gpll0_gpll0_div,
  666. .num_parents = 3,
  667. .ops = &clk_rcg2_ops,
  668. },
  669. };
  670. static struct freq_tbl ftbl_mdss_hdmi_clk[] = {
  671. F(19200000, P_XO, 1, 0, 0),
  672. { }
  673. };
  674. static struct clk_rcg2 hdmi_clk_src = {
  675. .cmd_rcgr = 0x2100,
  676. .hid_width = 5,
  677. .parent_map = mmss_xo_gpll0_gpll0_div_map,
  678. .freq_tbl = ftbl_mdss_hdmi_clk,
  679. .clkr.hw.init = &(struct clk_init_data){
  680. .name = "hdmi_clk_src",
  681. .parent_names = mmss_xo_gpll0_gpll0_div,
  682. .num_parents = 3,
  683. .ops = &clk_rcg2_ops,
  684. },
  685. };
  686. static struct clk_rcg2 byte0_clk_src = {
  687. .cmd_rcgr = 0x2120,
  688. .hid_width = 5,
  689. .parent_map = mmss_xo_dsibyte_map,
  690. .clkr.hw.init = &(struct clk_init_data){
  691. .name = "byte0_clk_src",
  692. .parent_names = mmss_xo_dsibyte,
  693. .num_parents = 3,
  694. .ops = &clk_byte2_ops,
  695. .flags = CLK_SET_RATE_PARENT,
  696. },
  697. };
  698. static struct clk_rcg2 byte1_clk_src = {
  699. .cmd_rcgr = 0x2140,
  700. .hid_width = 5,
  701. .parent_map = mmss_xo_dsibyte_map,
  702. .clkr.hw.init = &(struct clk_init_data){
  703. .name = "byte1_clk_src",
  704. .parent_names = mmss_xo_dsibyte,
  705. .num_parents = 3,
  706. .ops = &clk_byte2_ops,
  707. .flags = CLK_SET_RATE_PARENT,
  708. },
  709. };
  710. static struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
  711. F(19200000, P_XO, 1, 0, 0),
  712. { }
  713. };
  714. static struct clk_rcg2 esc0_clk_src = {
  715. .cmd_rcgr = 0x2160,
  716. .hid_width = 5,
  717. .parent_map = mmss_xo_dsibyte_map,
  718. .freq_tbl = ftbl_mdss_esc0_1_clk,
  719. .clkr.hw.init = &(struct clk_init_data){
  720. .name = "esc0_clk_src",
  721. .parent_names = mmss_xo_dsibyte,
  722. .num_parents = 3,
  723. .ops = &clk_rcg2_ops,
  724. },
  725. };
  726. static struct clk_rcg2 esc1_clk_src = {
  727. .cmd_rcgr = 0x2180,
  728. .hid_width = 5,
  729. .parent_map = mmss_xo_dsibyte_map,
  730. .freq_tbl = ftbl_mdss_esc0_1_clk,
  731. .clkr.hw.init = &(struct clk_init_data){
  732. .name = "esc1_clk_src",
  733. .parent_names = mmss_xo_dsibyte,
  734. .num_parents = 3,
  735. .ops = &clk_rcg2_ops,
  736. },
  737. };
  738. static const struct freq_tbl ftbl_camss_gp0_clk_src[] = {
  739. F(10000, P_XO, 16, 1, 120),
  740. F(24000, P_XO, 16, 1, 50),
  741. F(6000000, P_GPLL0_DIV, 10, 1, 5),
  742. F(12000000, P_GPLL0_DIV, 1, 1, 25),
  743. F(13000000, P_GPLL0_DIV, 2, 13, 150),
  744. F(24000000, P_GPLL0_DIV, 1, 2, 25),
  745. { }
  746. };
  747. static struct clk_rcg2 camss_gp0_clk_src = {
  748. .cmd_rcgr = 0x3420,
  749. .mnd_width = 8,
  750. .hid_width = 5,
  751. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  752. .freq_tbl = ftbl_camss_gp0_clk_src,
  753. .clkr.hw.init = &(struct clk_init_data){
  754. .name = "camss_gp0_clk_src",
  755. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  756. .num_parents = 5,
  757. .ops = &clk_rcg2_ops,
  758. },
  759. };
  760. static struct clk_rcg2 camss_gp1_clk_src = {
  761. .cmd_rcgr = 0x3450,
  762. .mnd_width = 8,
  763. .hid_width = 5,
  764. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  765. .freq_tbl = ftbl_camss_gp0_clk_src,
  766. .clkr.hw.init = &(struct clk_init_data){
  767. .name = "camss_gp1_clk_src",
  768. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  769. .num_parents = 5,
  770. .ops = &clk_rcg2_ops,
  771. },
  772. };
  773. static const struct freq_tbl ftbl_mclk0_clk_src[] = {
  774. F(4800000, P_XO, 4, 0, 0),
  775. F(6000000, P_GPLL0_DIV, 10, 1, 5),
  776. F(8000000, P_GPLL0_DIV, 1, 2, 75),
  777. F(9600000, P_XO, 2, 0, 0),
  778. F(16666667, P_GPLL0_DIV, 2, 1, 9),
  779. F(19200000, P_XO, 1, 0, 0),
  780. F(24000000, P_GPLL0_DIV, 1, 2, 25),
  781. F(33333333, P_GPLL0_DIV, 1, 1, 9),
  782. F(48000000, P_GPLL0, 1, 2, 25),
  783. F(66666667, P_GPLL0, 1, 1, 9),
  784. { }
  785. };
  786. static struct clk_rcg2 mclk0_clk_src = {
  787. .cmd_rcgr = 0x3360,
  788. .mnd_width = 8,
  789. .hid_width = 5,
  790. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  791. .freq_tbl = ftbl_mclk0_clk_src,
  792. .clkr.hw.init = &(struct clk_init_data){
  793. .name = "mclk0_clk_src",
  794. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  795. .num_parents = 5,
  796. .ops = &clk_rcg2_ops,
  797. },
  798. };
  799. static struct clk_rcg2 mclk1_clk_src = {
  800. .cmd_rcgr = 0x3390,
  801. .mnd_width = 8,
  802. .hid_width = 5,
  803. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  804. .freq_tbl = ftbl_mclk0_clk_src,
  805. .clkr.hw.init = &(struct clk_init_data){
  806. .name = "mclk1_clk_src",
  807. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  808. .num_parents = 5,
  809. .ops = &clk_rcg2_ops,
  810. },
  811. };
  812. static struct clk_rcg2 mclk2_clk_src = {
  813. .cmd_rcgr = 0x33c0,
  814. .mnd_width = 8,
  815. .hid_width = 5,
  816. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  817. .freq_tbl = ftbl_mclk0_clk_src,
  818. .clkr.hw.init = &(struct clk_init_data){
  819. .name = "mclk2_clk_src",
  820. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  821. .num_parents = 5,
  822. .ops = &clk_rcg2_ops,
  823. },
  824. };
  825. static struct clk_rcg2 mclk3_clk_src = {
  826. .cmd_rcgr = 0x33f0,
  827. .mnd_width = 8,
  828. .hid_width = 5,
  829. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  830. .freq_tbl = ftbl_mclk0_clk_src,
  831. .clkr.hw.init = &(struct clk_init_data){
  832. .name = "mclk3_clk_src",
  833. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  834. .num_parents = 5,
  835. .ops = &clk_rcg2_ops,
  836. },
  837. };
  838. static const struct freq_tbl ftbl_cci_clk_src[] = {
  839. F(19200000, P_XO, 1, 0, 0),
  840. F(37500000, P_GPLL0, 16, 0, 0),
  841. F(50000000, P_GPLL0, 12, 0, 0),
  842. F(100000000, P_GPLL0, 6, 0, 0),
  843. { }
  844. };
  845. static struct clk_rcg2 cci_clk_src = {
  846. .cmd_rcgr = 0x3300,
  847. .mnd_width = 8,
  848. .hid_width = 5,
  849. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  850. .freq_tbl = ftbl_cci_clk_src,
  851. .clkr.hw.init = &(struct clk_init_data){
  852. .name = "cci_clk_src",
  853. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  854. .num_parents = 5,
  855. .ops = &clk_rcg2_ops,
  856. },
  857. };
  858. static const struct freq_tbl ftbl_csi0phytimer_clk_src[] = {
  859. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  860. F(200000000, P_GPLL0, 3, 0, 0),
  861. F(266666667, P_MMPLL0, 3, 0, 0),
  862. { }
  863. };
  864. static struct clk_rcg2 csi0phytimer_clk_src = {
  865. .cmd_rcgr = 0x3000,
  866. .hid_width = 5,
  867. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  868. .freq_tbl = ftbl_csi0phytimer_clk_src,
  869. .clkr.hw.init = &(struct clk_init_data){
  870. .name = "csi0phytimer_clk_src",
  871. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  872. .num_parents = 7,
  873. .ops = &clk_rcg2_ops,
  874. },
  875. };
  876. static struct clk_rcg2 csi1phytimer_clk_src = {
  877. .cmd_rcgr = 0x3030,
  878. .hid_width = 5,
  879. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  880. .freq_tbl = ftbl_csi0phytimer_clk_src,
  881. .clkr.hw.init = &(struct clk_init_data){
  882. .name = "csi1phytimer_clk_src",
  883. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  884. .num_parents = 7,
  885. .ops = &clk_rcg2_ops,
  886. },
  887. };
  888. static struct clk_rcg2 csi2phytimer_clk_src = {
  889. .cmd_rcgr = 0x3060,
  890. .hid_width = 5,
  891. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  892. .freq_tbl = ftbl_csi0phytimer_clk_src,
  893. .clkr.hw.init = &(struct clk_init_data){
  894. .name = "csi2phytimer_clk_src",
  895. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  896. .num_parents = 7,
  897. .ops = &clk_rcg2_ops,
  898. },
  899. };
  900. static const struct freq_tbl ftbl_csiphy0_3p_clk_src[] = {
  901. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  902. F(200000000, P_GPLL0, 3, 0, 0),
  903. F(320000000, P_MMPLL4, 3, 0, 0),
  904. F(384000000, P_MMPLL4, 2.5, 0, 0),
  905. { }
  906. };
  907. static struct clk_rcg2 csiphy0_3p_clk_src = {
  908. .cmd_rcgr = 0x3240,
  909. .hid_width = 5,
  910. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  911. .freq_tbl = ftbl_csiphy0_3p_clk_src,
  912. .clkr.hw.init = &(struct clk_init_data){
  913. .name = "csiphy0_3p_clk_src",
  914. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  915. .num_parents = 7,
  916. .ops = &clk_rcg2_ops,
  917. },
  918. };
  919. static struct clk_rcg2 csiphy1_3p_clk_src = {
  920. .cmd_rcgr = 0x3260,
  921. .hid_width = 5,
  922. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  923. .freq_tbl = ftbl_csiphy0_3p_clk_src,
  924. .clkr.hw.init = &(struct clk_init_data){
  925. .name = "csiphy1_3p_clk_src",
  926. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  927. .num_parents = 7,
  928. .ops = &clk_rcg2_ops,
  929. },
  930. };
  931. static struct clk_rcg2 csiphy2_3p_clk_src = {
  932. .cmd_rcgr = 0x3280,
  933. .hid_width = 5,
  934. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  935. .freq_tbl = ftbl_csiphy0_3p_clk_src,
  936. .clkr.hw.init = &(struct clk_init_data){
  937. .name = "csiphy2_3p_clk_src",
  938. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  939. .num_parents = 7,
  940. .ops = &clk_rcg2_ops,
  941. },
  942. };
  943. static const struct freq_tbl ftbl_jpeg0_clk_src[] = {
  944. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  945. F(150000000, P_GPLL0, 4, 0, 0),
  946. F(228571429, P_MMPLL0, 3.5, 0, 0),
  947. F(266666667, P_MMPLL0, 3, 0, 0),
  948. F(320000000, P_MMPLL0, 2.5, 0, 0),
  949. F(480000000, P_MMPLL4, 2, 0, 0),
  950. { }
  951. };
  952. static struct clk_rcg2 jpeg0_clk_src = {
  953. .cmd_rcgr = 0x3500,
  954. .hid_width = 5,
  955. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  956. .freq_tbl = ftbl_jpeg0_clk_src,
  957. .clkr.hw.init = &(struct clk_init_data){
  958. .name = "jpeg0_clk_src",
  959. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  960. .num_parents = 7,
  961. .ops = &clk_rcg2_ops,
  962. },
  963. };
  964. static const struct freq_tbl ftbl_jpeg2_clk_src[] = {
  965. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  966. F(150000000, P_GPLL0, 4, 0, 0),
  967. F(228571429, P_MMPLL0, 3.5, 0, 0),
  968. F(266666667, P_MMPLL0, 3, 0, 0),
  969. F(320000000, P_MMPLL0, 2.5, 0, 0),
  970. { }
  971. };
  972. static struct clk_rcg2 jpeg2_clk_src = {
  973. .cmd_rcgr = 0x3540,
  974. .hid_width = 5,
  975. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  976. .freq_tbl = ftbl_jpeg2_clk_src,
  977. .clkr.hw.init = &(struct clk_init_data){
  978. .name = "jpeg2_clk_src",
  979. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  980. .num_parents = 7,
  981. .ops = &clk_rcg2_ops,
  982. },
  983. };
  984. static struct clk_rcg2 jpeg_dma_clk_src = {
  985. .cmd_rcgr = 0x3560,
  986. .hid_width = 5,
  987. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  988. .freq_tbl = ftbl_jpeg0_clk_src,
  989. .clkr.hw.init = &(struct clk_init_data){
  990. .name = "jpeg_dma_clk_src",
  991. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  992. .num_parents = 7,
  993. .ops = &clk_rcg2_ops,
  994. },
  995. };
  996. static const struct freq_tbl ftbl_vfe0_clk_src[] = {
  997. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  998. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  999. F(300000000, P_GPLL0, 2, 0, 0),
  1000. F(320000000, P_MMPLL0, 2.5, 0, 0),
  1001. F(480000000, P_MMPLL4, 2, 0, 0),
  1002. F(600000000, P_GPLL0, 1, 0, 0),
  1003. { }
  1004. };
  1005. static struct clk_rcg2 vfe0_clk_src = {
  1006. .cmd_rcgr = 0x3600,
  1007. .hid_width = 5,
  1008. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1009. .freq_tbl = ftbl_vfe0_clk_src,
  1010. .clkr.hw.init = &(struct clk_init_data){
  1011. .name = "vfe0_clk_src",
  1012. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1013. .num_parents = 7,
  1014. .ops = &clk_rcg2_ops,
  1015. },
  1016. };
  1017. static struct clk_rcg2 vfe1_clk_src = {
  1018. .cmd_rcgr = 0x3620,
  1019. .hid_width = 5,
  1020. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1021. .freq_tbl = ftbl_vfe0_clk_src,
  1022. .clkr.hw.init = &(struct clk_init_data){
  1023. .name = "vfe1_clk_src",
  1024. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1025. .num_parents = 7,
  1026. .ops = &clk_rcg2_ops,
  1027. },
  1028. };
  1029. static const struct freq_tbl ftbl_cpp_clk_src[] = {
  1030. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  1031. F(200000000, P_GPLL0, 3, 0, 0),
  1032. F(320000000, P_MMPLL0, 2.5, 0, 0),
  1033. F(480000000, P_MMPLL4, 2, 0, 0),
  1034. F(640000000, P_MMPLL4, 1.5, 0, 0),
  1035. { }
  1036. };
  1037. static struct clk_rcg2 cpp_clk_src = {
  1038. .cmd_rcgr = 0x3640,
  1039. .hid_width = 5,
  1040. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1041. .freq_tbl = ftbl_cpp_clk_src,
  1042. .clkr.hw.init = &(struct clk_init_data){
  1043. .name = "cpp_clk_src",
  1044. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1045. .num_parents = 7,
  1046. .ops = &clk_rcg2_ops,
  1047. },
  1048. };
  1049. static const struct freq_tbl ftbl_csi0_clk_src[] = {
  1050. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  1051. F(200000000, P_GPLL0, 3, 0, 0),
  1052. F(266666667, P_MMPLL0, 3, 0, 0),
  1053. F(480000000, P_MMPLL4, 2, 0, 0),
  1054. F(600000000, P_GPLL0, 1, 0, 0),
  1055. { }
  1056. };
  1057. static struct clk_rcg2 csi0_clk_src = {
  1058. .cmd_rcgr = 0x3090,
  1059. .hid_width = 5,
  1060. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1061. .freq_tbl = ftbl_csi0_clk_src,
  1062. .clkr.hw.init = &(struct clk_init_data){
  1063. .name = "csi0_clk_src",
  1064. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1065. .num_parents = 7,
  1066. .ops = &clk_rcg2_ops,
  1067. },
  1068. };
  1069. static struct clk_rcg2 csi1_clk_src = {
  1070. .cmd_rcgr = 0x3100,
  1071. .hid_width = 5,
  1072. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1073. .freq_tbl = ftbl_csi0_clk_src,
  1074. .clkr.hw.init = &(struct clk_init_data){
  1075. .name = "csi1_clk_src",
  1076. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1077. .num_parents = 7,
  1078. .ops = &clk_rcg2_ops,
  1079. },
  1080. };
  1081. static struct clk_rcg2 csi2_clk_src = {
  1082. .cmd_rcgr = 0x3160,
  1083. .hid_width = 5,
  1084. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1085. .freq_tbl = ftbl_csi0_clk_src,
  1086. .clkr.hw.init = &(struct clk_init_data){
  1087. .name = "csi2_clk_src",
  1088. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1089. .num_parents = 7,
  1090. .ops = &clk_rcg2_ops,
  1091. },
  1092. };
  1093. static struct clk_rcg2 csi3_clk_src = {
  1094. .cmd_rcgr = 0x31c0,
  1095. .hid_width = 5,
  1096. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1097. .freq_tbl = ftbl_csi0_clk_src,
  1098. .clkr.hw.init = &(struct clk_init_data){
  1099. .name = "csi3_clk_src",
  1100. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1101. .num_parents = 7,
  1102. .ops = &clk_rcg2_ops,
  1103. },
  1104. };
  1105. static const struct freq_tbl ftbl_fd_core_clk_src[] = {
  1106. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  1107. F(200000000, P_GPLL0, 3, 0, 0),
  1108. F(400000000, P_MMPLL0, 2, 0, 0),
  1109. { }
  1110. };
  1111. static struct clk_rcg2 fd_core_clk_src = {
  1112. .cmd_rcgr = 0x3b00,
  1113. .hid_width = 5,
  1114. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  1115. .freq_tbl = ftbl_fd_core_clk_src,
  1116. .clkr.hw.init = &(struct clk_init_data){
  1117. .name = "fd_core_clk_src",
  1118. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  1119. .num_parents = 5,
  1120. .ops = &clk_rcg2_ops,
  1121. },
  1122. };
  1123. static struct clk_branch mmss_mmagic_ahb_clk = {
  1124. .halt_reg = 0x5024,
  1125. .clkr = {
  1126. .enable_reg = 0x5024,
  1127. .enable_mask = BIT(0),
  1128. .hw.init = &(struct clk_init_data){
  1129. .name = "mmss_mmagic_ahb_clk",
  1130. .parent_names = (const char *[]){ "ahb_clk_src" },
  1131. .num_parents = 1,
  1132. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1133. .ops = &clk_branch2_ops,
  1134. },
  1135. },
  1136. };
  1137. static struct clk_branch mmss_mmagic_cfg_ahb_clk = {
  1138. .halt_reg = 0x5054,
  1139. .clkr = {
  1140. .enable_reg = 0x5054,
  1141. .enable_mask = BIT(0),
  1142. .hw.init = &(struct clk_init_data){
  1143. .name = "mmss_mmagic_cfg_ahb_clk",
  1144. .parent_names = (const char *[]){ "ahb_clk_src" },
  1145. .num_parents = 1,
  1146. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1147. .ops = &clk_branch2_ops,
  1148. },
  1149. },
  1150. };
  1151. static struct clk_branch mmss_misc_ahb_clk = {
  1152. .halt_reg = 0x5018,
  1153. .clkr = {
  1154. .enable_reg = 0x5018,
  1155. .enable_mask = BIT(0),
  1156. .hw.init = &(struct clk_init_data){
  1157. .name = "mmss_misc_ahb_clk",
  1158. .parent_names = (const char *[]){ "ahb_clk_src" },
  1159. .num_parents = 1,
  1160. .flags = CLK_SET_RATE_PARENT,
  1161. .ops = &clk_branch2_ops,
  1162. },
  1163. },
  1164. };
  1165. static struct clk_branch mmss_misc_cxo_clk = {
  1166. .halt_reg = 0x5014,
  1167. .clkr = {
  1168. .enable_reg = 0x5014,
  1169. .enable_mask = BIT(0),
  1170. .hw.init = &(struct clk_init_data){
  1171. .name = "mmss_misc_cxo_clk",
  1172. .parent_names = (const char *[]){ "xo" },
  1173. .num_parents = 1,
  1174. .ops = &clk_branch2_ops,
  1175. },
  1176. },
  1177. };
  1178. static struct clk_branch mmss_mmagic_maxi_clk = {
  1179. .halt_reg = 0x5074,
  1180. .clkr = {
  1181. .enable_reg = 0x5074,
  1182. .enable_mask = BIT(0),
  1183. .hw.init = &(struct clk_init_data){
  1184. .name = "mmss_mmagic_maxi_clk",
  1185. .parent_names = (const char *[]){ "maxi_clk_src" },
  1186. .num_parents = 1,
  1187. .flags = CLK_SET_RATE_PARENT,
  1188. .ops = &clk_branch2_ops,
  1189. },
  1190. },
  1191. };
  1192. static struct clk_branch mmagic_camss_axi_clk = {
  1193. .halt_reg = 0x3c44,
  1194. .clkr = {
  1195. .enable_reg = 0x3c44,
  1196. .enable_mask = BIT(0),
  1197. .hw.init = &(struct clk_init_data){
  1198. .name = "mmagic_camss_axi_clk",
  1199. .parent_names = (const char *[]){ "axi_clk_src" },
  1200. .num_parents = 1,
  1201. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1202. .ops = &clk_branch2_ops,
  1203. },
  1204. },
  1205. };
  1206. static struct clk_branch mmagic_camss_noc_cfg_ahb_clk = {
  1207. .halt_reg = 0x3c48,
  1208. .clkr = {
  1209. .enable_reg = 0x3c48,
  1210. .enable_mask = BIT(0),
  1211. .hw.init = &(struct clk_init_data){
  1212. .name = "mmagic_camss_noc_cfg_ahb_clk",
  1213. .parent_names = (const char *[]){ "gcc_mmss_noc_cfg_ahb_clk" },
  1214. .num_parents = 1,
  1215. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1216. .ops = &clk_branch2_ops,
  1217. },
  1218. },
  1219. };
  1220. static struct clk_branch smmu_vfe_ahb_clk = {
  1221. .halt_reg = 0x3c04,
  1222. .clkr = {
  1223. .enable_reg = 0x3c04,
  1224. .enable_mask = BIT(0),
  1225. .hw.init = &(struct clk_init_data){
  1226. .name = "smmu_vfe_ahb_clk",
  1227. .parent_names = (const char *[]){ "ahb_clk_src" },
  1228. .num_parents = 1,
  1229. .flags = CLK_SET_RATE_PARENT,
  1230. .ops = &clk_branch2_ops,
  1231. },
  1232. },
  1233. };
  1234. static struct clk_branch smmu_vfe_axi_clk = {
  1235. .halt_reg = 0x3c08,
  1236. .clkr = {
  1237. .enable_reg = 0x3c08,
  1238. .enable_mask = BIT(0),
  1239. .hw.init = &(struct clk_init_data){
  1240. .name = "smmu_vfe_axi_clk",
  1241. .parent_names = (const char *[]){ "axi_clk_src" },
  1242. .num_parents = 1,
  1243. .flags = CLK_SET_RATE_PARENT,
  1244. .ops = &clk_branch2_ops,
  1245. },
  1246. },
  1247. };
  1248. static struct clk_branch smmu_cpp_ahb_clk = {
  1249. .halt_reg = 0x3c14,
  1250. .clkr = {
  1251. .enable_reg = 0x3c14,
  1252. .enable_mask = BIT(0),
  1253. .hw.init = &(struct clk_init_data){
  1254. .name = "smmu_cpp_ahb_clk",
  1255. .parent_names = (const char *[]){ "ahb_clk_src" },
  1256. .num_parents = 1,
  1257. .flags = CLK_SET_RATE_PARENT,
  1258. .ops = &clk_branch2_ops,
  1259. },
  1260. },
  1261. };
  1262. static struct clk_branch smmu_cpp_axi_clk = {
  1263. .halt_reg = 0x3c18,
  1264. .clkr = {
  1265. .enable_reg = 0x3c18,
  1266. .enable_mask = BIT(0),
  1267. .hw.init = &(struct clk_init_data){
  1268. .name = "smmu_cpp_axi_clk",
  1269. .parent_names = (const char *[]){ "axi_clk_src" },
  1270. .num_parents = 1,
  1271. .flags = CLK_SET_RATE_PARENT,
  1272. .ops = &clk_branch2_ops,
  1273. },
  1274. },
  1275. };
  1276. static struct clk_branch smmu_jpeg_ahb_clk = {
  1277. .halt_reg = 0x3c24,
  1278. .clkr = {
  1279. .enable_reg = 0x3c24,
  1280. .enable_mask = BIT(0),
  1281. .hw.init = &(struct clk_init_data){
  1282. .name = "smmu_jpeg_ahb_clk",
  1283. .parent_names = (const char *[]){ "ahb_clk_src" },
  1284. .num_parents = 1,
  1285. .flags = CLK_SET_RATE_PARENT,
  1286. .ops = &clk_branch2_ops,
  1287. },
  1288. },
  1289. };
  1290. static struct clk_branch smmu_jpeg_axi_clk = {
  1291. .halt_reg = 0x3c28,
  1292. .clkr = {
  1293. .enable_reg = 0x3c28,
  1294. .enable_mask = BIT(0),
  1295. .hw.init = &(struct clk_init_data){
  1296. .name = "smmu_jpeg_axi_clk",
  1297. .parent_names = (const char *[]){ "axi_clk_src" },
  1298. .num_parents = 1,
  1299. .flags = CLK_SET_RATE_PARENT,
  1300. .ops = &clk_branch2_ops,
  1301. },
  1302. },
  1303. };
  1304. static struct clk_branch mmagic_mdss_axi_clk = {
  1305. .halt_reg = 0x2474,
  1306. .clkr = {
  1307. .enable_reg = 0x2474,
  1308. .enable_mask = BIT(0),
  1309. .hw.init = &(struct clk_init_data){
  1310. .name = "mmagic_mdss_axi_clk",
  1311. .parent_names = (const char *[]){ "axi_clk_src" },
  1312. .num_parents = 1,
  1313. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1314. .ops = &clk_branch2_ops,
  1315. },
  1316. },
  1317. };
  1318. static struct clk_branch mmagic_mdss_noc_cfg_ahb_clk = {
  1319. .halt_reg = 0x2478,
  1320. .clkr = {
  1321. .enable_reg = 0x2478,
  1322. .enable_mask = BIT(0),
  1323. .hw.init = &(struct clk_init_data){
  1324. .name = "mmagic_mdss_noc_cfg_ahb_clk",
  1325. .parent_names = (const char *[]){ "gcc_mmss_noc_cfg_ahb_clk" },
  1326. .num_parents = 1,
  1327. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1328. .ops = &clk_branch2_ops,
  1329. },
  1330. },
  1331. };
  1332. static struct clk_branch smmu_rot_ahb_clk = {
  1333. .halt_reg = 0x2444,
  1334. .clkr = {
  1335. .enable_reg = 0x2444,
  1336. .enable_mask = BIT(0),
  1337. .hw.init = &(struct clk_init_data){
  1338. .name = "smmu_rot_ahb_clk",
  1339. .parent_names = (const char *[]){ "ahb_clk_src" },
  1340. .num_parents = 1,
  1341. .flags = CLK_SET_RATE_PARENT,
  1342. .ops = &clk_branch2_ops,
  1343. },
  1344. },
  1345. };
  1346. static struct clk_branch smmu_rot_axi_clk = {
  1347. .halt_reg = 0x2448,
  1348. .clkr = {
  1349. .enable_reg = 0x2448,
  1350. .enable_mask = BIT(0),
  1351. .hw.init = &(struct clk_init_data){
  1352. .name = "smmu_rot_axi_clk",
  1353. .parent_names = (const char *[]){ "axi_clk_src" },
  1354. .num_parents = 1,
  1355. .flags = CLK_SET_RATE_PARENT,
  1356. .ops = &clk_branch2_ops,
  1357. },
  1358. },
  1359. };
  1360. static struct clk_branch smmu_mdp_ahb_clk = {
  1361. .halt_reg = 0x2454,
  1362. .clkr = {
  1363. .enable_reg = 0x2454,
  1364. .enable_mask = BIT(0),
  1365. .hw.init = &(struct clk_init_data){
  1366. .name = "smmu_mdp_ahb_clk",
  1367. .parent_names = (const char *[]){ "ahb_clk_src" },
  1368. .num_parents = 1,
  1369. .flags = CLK_SET_RATE_PARENT,
  1370. .ops = &clk_branch2_ops,
  1371. },
  1372. },
  1373. };
  1374. static struct clk_branch smmu_mdp_axi_clk = {
  1375. .halt_reg = 0x2458,
  1376. .clkr = {
  1377. .enable_reg = 0x2458,
  1378. .enable_mask = BIT(0),
  1379. .hw.init = &(struct clk_init_data){
  1380. .name = "smmu_mdp_axi_clk",
  1381. .parent_names = (const char *[]){ "axi_clk_src" },
  1382. .num_parents = 1,
  1383. .flags = CLK_SET_RATE_PARENT,
  1384. .ops = &clk_branch2_ops,
  1385. },
  1386. },
  1387. };
  1388. static struct clk_branch mmagic_video_axi_clk = {
  1389. .halt_reg = 0x1194,
  1390. .clkr = {
  1391. .enable_reg = 0x1194,
  1392. .enable_mask = BIT(0),
  1393. .hw.init = &(struct clk_init_data){
  1394. .name = "mmagic_video_axi_clk",
  1395. .parent_names = (const char *[]){ "axi_clk_src" },
  1396. .num_parents = 1,
  1397. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1398. .ops = &clk_branch2_ops,
  1399. },
  1400. },
  1401. };
  1402. static struct clk_branch mmagic_video_noc_cfg_ahb_clk = {
  1403. .halt_reg = 0x1198,
  1404. .clkr = {
  1405. .enable_reg = 0x1198,
  1406. .enable_mask = BIT(0),
  1407. .hw.init = &(struct clk_init_data){
  1408. .name = "mmagic_video_noc_cfg_ahb_clk",
  1409. .parent_names = (const char *[]){ "gcc_mmss_noc_cfg_ahb_clk" },
  1410. .num_parents = 1,
  1411. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1412. .ops = &clk_branch2_ops,
  1413. },
  1414. },
  1415. };
  1416. static struct clk_branch smmu_video_ahb_clk = {
  1417. .halt_reg = 0x1174,
  1418. .clkr = {
  1419. .enable_reg = 0x1174,
  1420. .enable_mask = BIT(0),
  1421. .hw.init = &(struct clk_init_data){
  1422. .name = "smmu_video_ahb_clk",
  1423. .parent_names = (const char *[]){ "ahb_clk_src" },
  1424. .num_parents = 1,
  1425. .flags = CLK_SET_RATE_PARENT,
  1426. .ops = &clk_branch2_ops,
  1427. },
  1428. },
  1429. };
  1430. static struct clk_branch smmu_video_axi_clk = {
  1431. .halt_reg = 0x1178,
  1432. .clkr = {
  1433. .enable_reg = 0x1178,
  1434. .enable_mask = BIT(0),
  1435. .hw.init = &(struct clk_init_data){
  1436. .name = "smmu_video_axi_clk",
  1437. .parent_names = (const char *[]){ "axi_clk_src" },
  1438. .num_parents = 1,
  1439. .flags = CLK_SET_RATE_PARENT,
  1440. .ops = &clk_branch2_ops,
  1441. },
  1442. },
  1443. };
  1444. static struct clk_branch mmagic_bimc_noc_cfg_ahb_clk = {
  1445. .halt_reg = 0x5298,
  1446. .clkr = {
  1447. .enable_reg = 0x5298,
  1448. .enable_mask = BIT(0),
  1449. .hw.init = &(struct clk_init_data){
  1450. .name = "mmagic_bimc_noc_cfg_ahb_clk",
  1451. .parent_names = (const char *[]){ "gcc_mmss_noc_cfg_ahb_clk" },
  1452. .num_parents = 1,
  1453. .flags = CLK_SET_RATE_PARENT,
  1454. .ops = &clk_branch2_ops,
  1455. },
  1456. },
  1457. };
  1458. static struct clk_branch gpu_gx_gfx3d_clk = {
  1459. .halt_reg = 0x4028,
  1460. .clkr = {
  1461. .enable_reg = 0x4028,
  1462. .enable_mask = BIT(0),
  1463. .hw.init = &(struct clk_init_data){
  1464. .name = "gpu_gx_gfx3d_clk",
  1465. .parent_names = (const char *[]){ "gfx3d_clk_src" },
  1466. .num_parents = 1,
  1467. .flags = CLK_SET_RATE_PARENT,
  1468. .ops = &clk_branch2_ops,
  1469. },
  1470. },
  1471. };
  1472. static struct clk_branch gpu_gx_rbbmtimer_clk = {
  1473. .halt_reg = 0x40b0,
  1474. .clkr = {
  1475. .enable_reg = 0x40b0,
  1476. .enable_mask = BIT(0),
  1477. .hw.init = &(struct clk_init_data){
  1478. .name = "gpu_gx_rbbmtimer_clk",
  1479. .parent_names = (const char *[]){ "rbbmtimer_clk_src" },
  1480. .num_parents = 1,
  1481. .flags = CLK_SET_RATE_PARENT,
  1482. .ops = &clk_branch2_ops,
  1483. },
  1484. },
  1485. };
  1486. static struct clk_branch gpu_ahb_clk = {
  1487. .halt_reg = 0x403c,
  1488. .clkr = {
  1489. .enable_reg = 0x403c,
  1490. .enable_mask = BIT(0),
  1491. .hw.init = &(struct clk_init_data){
  1492. .name = "gpu_ahb_clk",
  1493. .parent_names = (const char *[]){ "ahb_clk_src" },
  1494. .num_parents = 1,
  1495. .flags = CLK_SET_RATE_PARENT,
  1496. .ops = &clk_branch2_ops,
  1497. },
  1498. },
  1499. };
  1500. static struct clk_branch gpu_aon_isense_clk = {
  1501. .halt_reg = 0x4044,
  1502. .clkr = {
  1503. .enable_reg = 0x4044,
  1504. .enable_mask = BIT(0),
  1505. .hw.init = &(struct clk_init_data){
  1506. .name = "gpu_aon_isense_clk",
  1507. .parent_names = (const char *[]){ "isense_clk_src" },
  1508. .num_parents = 1,
  1509. .flags = CLK_SET_RATE_PARENT,
  1510. .ops = &clk_branch2_ops,
  1511. },
  1512. },
  1513. };
  1514. static struct clk_branch vmem_maxi_clk = {
  1515. .halt_reg = 0x1204,
  1516. .clkr = {
  1517. .enable_reg = 0x1204,
  1518. .enable_mask = BIT(0),
  1519. .hw.init = &(struct clk_init_data){
  1520. .name = "vmem_maxi_clk",
  1521. .parent_names = (const char *[]){ "maxi_clk_src" },
  1522. .num_parents = 1,
  1523. .flags = CLK_SET_RATE_PARENT,
  1524. .ops = &clk_branch2_ops,
  1525. },
  1526. },
  1527. };
  1528. static struct clk_branch vmem_ahb_clk = {
  1529. .halt_reg = 0x1208,
  1530. .clkr = {
  1531. .enable_reg = 0x1208,
  1532. .enable_mask = BIT(0),
  1533. .hw.init = &(struct clk_init_data){
  1534. .name = "vmem_ahb_clk",
  1535. .parent_names = (const char *[]){ "ahb_clk_src" },
  1536. .num_parents = 1,
  1537. .flags = CLK_SET_RATE_PARENT,
  1538. .ops = &clk_branch2_ops,
  1539. },
  1540. },
  1541. };
  1542. static struct clk_branch mmss_rbcpr_clk = {
  1543. .halt_reg = 0x4084,
  1544. .clkr = {
  1545. .enable_reg = 0x4084,
  1546. .enable_mask = BIT(0),
  1547. .hw.init = &(struct clk_init_data){
  1548. .name = "mmss_rbcpr_clk",
  1549. .parent_names = (const char *[]){ "rbcpr_clk_src" },
  1550. .num_parents = 1,
  1551. .flags = CLK_SET_RATE_PARENT,
  1552. .ops = &clk_branch2_ops,
  1553. },
  1554. },
  1555. };
  1556. static struct clk_branch mmss_rbcpr_ahb_clk = {
  1557. .halt_reg = 0x4088,
  1558. .clkr = {
  1559. .enable_reg = 0x4088,
  1560. .enable_mask = BIT(0),
  1561. .hw.init = &(struct clk_init_data){
  1562. .name = "mmss_rbcpr_ahb_clk",
  1563. .parent_names = (const char *[]){ "ahb_clk_src" },
  1564. .num_parents = 1,
  1565. .flags = CLK_SET_RATE_PARENT,
  1566. .ops = &clk_branch2_ops,
  1567. },
  1568. },
  1569. };
  1570. static struct clk_branch video_core_clk = {
  1571. .halt_reg = 0x1028,
  1572. .clkr = {
  1573. .enable_reg = 0x1028,
  1574. .enable_mask = BIT(0),
  1575. .hw.init = &(struct clk_init_data){
  1576. .name = "video_core_clk",
  1577. .parent_names = (const char *[]){ "video_core_clk_src" },
  1578. .num_parents = 1,
  1579. .flags = CLK_SET_RATE_PARENT,
  1580. .ops = &clk_branch2_ops,
  1581. },
  1582. },
  1583. };
  1584. static struct clk_branch video_axi_clk = {
  1585. .halt_reg = 0x1034,
  1586. .clkr = {
  1587. .enable_reg = 0x1034,
  1588. .enable_mask = BIT(0),
  1589. .hw.init = &(struct clk_init_data){
  1590. .name = "video_axi_clk",
  1591. .parent_names = (const char *[]){ "axi_clk_src" },
  1592. .num_parents = 1,
  1593. .flags = CLK_SET_RATE_PARENT,
  1594. .ops = &clk_branch2_ops,
  1595. },
  1596. },
  1597. };
  1598. static struct clk_branch video_maxi_clk = {
  1599. .halt_reg = 0x1038,
  1600. .clkr = {
  1601. .enable_reg = 0x1038,
  1602. .enable_mask = BIT(0),
  1603. .hw.init = &(struct clk_init_data){
  1604. .name = "video_maxi_clk",
  1605. .parent_names = (const char *[]){ "maxi_clk_src" },
  1606. .num_parents = 1,
  1607. .flags = CLK_SET_RATE_PARENT,
  1608. .ops = &clk_branch2_ops,
  1609. },
  1610. },
  1611. };
  1612. static struct clk_branch video_ahb_clk = {
  1613. .halt_reg = 0x1030,
  1614. .clkr = {
  1615. .enable_reg = 0x1030,
  1616. .enable_mask = BIT(0),
  1617. .hw.init = &(struct clk_init_data){
  1618. .name = "video_ahb_clk",
  1619. .parent_names = (const char *[]){ "ahb_clk_src" },
  1620. .num_parents = 1,
  1621. .flags = CLK_SET_RATE_PARENT,
  1622. .ops = &clk_branch2_ops,
  1623. },
  1624. },
  1625. };
  1626. static struct clk_branch video_subcore0_clk = {
  1627. .halt_reg = 0x1048,
  1628. .clkr = {
  1629. .enable_reg = 0x1048,
  1630. .enable_mask = BIT(0),
  1631. .hw.init = &(struct clk_init_data){
  1632. .name = "video_subcore0_clk",
  1633. .parent_names = (const char *[]){ "video_subcore0_clk_src" },
  1634. .num_parents = 1,
  1635. .flags = CLK_SET_RATE_PARENT,
  1636. .ops = &clk_branch2_ops,
  1637. },
  1638. },
  1639. };
  1640. static struct clk_branch video_subcore1_clk = {
  1641. .halt_reg = 0x104c,
  1642. .clkr = {
  1643. .enable_reg = 0x104c,
  1644. .enable_mask = BIT(0),
  1645. .hw.init = &(struct clk_init_data){
  1646. .name = "video_subcore1_clk",
  1647. .parent_names = (const char *[]){ "video_subcore1_clk_src" },
  1648. .num_parents = 1,
  1649. .flags = CLK_SET_RATE_PARENT,
  1650. .ops = &clk_branch2_ops,
  1651. },
  1652. },
  1653. };
  1654. static struct clk_branch mdss_ahb_clk = {
  1655. .halt_reg = 0x2308,
  1656. .clkr = {
  1657. .enable_reg = 0x2308,
  1658. .enable_mask = BIT(0),
  1659. .hw.init = &(struct clk_init_data){
  1660. .name = "mdss_ahb_clk",
  1661. .parent_names = (const char *[]){ "ahb_clk_src" },
  1662. .num_parents = 1,
  1663. .flags = CLK_SET_RATE_PARENT,
  1664. .ops = &clk_branch2_ops,
  1665. },
  1666. },
  1667. };
  1668. static struct clk_branch mdss_hdmi_ahb_clk = {
  1669. .halt_reg = 0x230c,
  1670. .clkr = {
  1671. .enable_reg = 0x230c,
  1672. .enable_mask = BIT(0),
  1673. .hw.init = &(struct clk_init_data){
  1674. .name = "mdss_hdmi_ahb_clk",
  1675. .parent_names = (const char *[]){ "ahb_clk_src" },
  1676. .num_parents = 1,
  1677. .flags = CLK_SET_RATE_PARENT,
  1678. .ops = &clk_branch2_ops,
  1679. },
  1680. },
  1681. };
  1682. static struct clk_branch mdss_axi_clk = {
  1683. .halt_reg = 0x2310,
  1684. .clkr = {
  1685. .enable_reg = 0x2310,
  1686. .enable_mask = BIT(0),
  1687. .hw.init = &(struct clk_init_data){
  1688. .name = "mdss_axi_clk",
  1689. .parent_names = (const char *[]){ "axi_clk_src" },
  1690. .num_parents = 1,
  1691. .flags = CLK_SET_RATE_PARENT,
  1692. .ops = &clk_branch2_ops,
  1693. },
  1694. },
  1695. };
  1696. static struct clk_branch mdss_pclk0_clk = {
  1697. .halt_reg = 0x2314,
  1698. .clkr = {
  1699. .enable_reg = 0x2314,
  1700. .enable_mask = BIT(0),
  1701. .hw.init = &(struct clk_init_data){
  1702. .name = "mdss_pclk0_clk",
  1703. .parent_names = (const char *[]){ "pclk0_clk_src" },
  1704. .num_parents = 1,
  1705. .flags = CLK_SET_RATE_PARENT,
  1706. .ops = &clk_branch2_ops,
  1707. },
  1708. },
  1709. };
  1710. static struct clk_branch mdss_pclk1_clk = {
  1711. .halt_reg = 0x2318,
  1712. .clkr = {
  1713. .enable_reg = 0x2318,
  1714. .enable_mask = BIT(0),
  1715. .hw.init = &(struct clk_init_data){
  1716. .name = "mdss_pclk1_clk",
  1717. .parent_names = (const char *[]){ "pclk1_clk_src" },
  1718. .num_parents = 1,
  1719. .flags = CLK_SET_RATE_PARENT,
  1720. .ops = &clk_branch2_ops,
  1721. },
  1722. },
  1723. };
  1724. static struct clk_branch mdss_mdp_clk = {
  1725. .halt_reg = 0x231c,
  1726. .clkr = {
  1727. .enable_reg = 0x231c,
  1728. .enable_mask = BIT(0),
  1729. .hw.init = &(struct clk_init_data){
  1730. .name = "mdss_mdp_clk",
  1731. .parent_names = (const char *[]){ "mdp_clk_src" },
  1732. .num_parents = 1,
  1733. .flags = CLK_SET_RATE_PARENT,
  1734. .ops = &clk_branch2_ops,
  1735. },
  1736. },
  1737. };
  1738. static struct clk_branch mdss_extpclk_clk = {
  1739. .halt_reg = 0x2324,
  1740. .clkr = {
  1741. .enable_reg = 0x2324,
  1742. .enable_mask = BIT(0),
  1743. .hw.init = &(struct clk_init_data){
  1744. .name = "mdss_extpclk_clk",
  1745. .parent_names = (const char *[]){ "extpclk_clk_src" },
  1746. .num_parents = 1,
  1747. .flags = CLK_SET_RATE_PARENT,
  1748. .ops = &clk_branch2_ops,
  1749. },
  1750. },
  1751. };
  1752. static struct clk_branch mdss_vsync_clk = {
  1753. .halt_reg = 0x2328,
  1754. .clkr = {
  1755. .enable_reg = 0x2328,
  1756. .enable_mask = BIT(0),
  1757. .hw.init = &(struct clk_init_data){
  1758. .name = "mdss_vsync_clk",
  1759. .parent_names = (const char *[]){ "vsync_clk_src" },
  1760. .num_parents = 1,
  1761. .flags = CLK_SET_RATE_PARENT,
  1762. .ops = &clk_branch2_ops,
  1763. },
  1764. },
  1765. };
  1766. static struct clk_branch mdss_hdmi_clk = {
  1767. .halt_reg = 0x2338,
  1768. .clkr = {
  1769. .enable_reg = 0x2338,
  1770. .enable_mask = BIT(0),
  1771. .hw.init = &(struct clk_init_data){
  1772. .name = "mdss_hdmi_clk",
  1773. .parent_names = (const char *[]){ "hdmi_clk_src" },
  1774. .num_parents = 1,
  1775. .flags = CLK_SET_RATE_PARENT,
  1776. .ops = &clk_branch2_ops,
  1777. },
  1778. },
  1779. };
  1780. static struct clk_branch mdss_byte0_clk = {
  1781. .halt_reg = 0x233c,
  1782. .clkr = {
  1783. .enable_reg = 0x233c,
  1784. .enable_mask = BIT(0),
  1785. .hw.init = &(struct clk_init_data){
  1786. .name = "mdss_byte0_clk",
  1787. .parent_names = (const char *[]){ "byte0_clk_src" },
  1788. .num_parents = 1,
  1789. .flags = CLK_SET_RATE_PARENT,
  1790. .ops = &clk_branch2_ops,
  1791. },
  1792. },
  1793. };
  1794. static struct clk_branch mdss_byte1_clk = {
  1795. .halt_reg = 0x2340,
  1796. .clkr = {
  1797. .enable_reg = 0x2340,
  1798. .enable_mask = BIT(0),
  1799. .hw.init = &(struct clk_init_data){
  1800. .name = "mdss_byte1_clk",
  1801. .parent_names = (const char *[]){ "byte1_clk_src" },
  1802. .num_parents = 1,
  1803. .flags = CLK_SET_RATE_PARENT,
  1804. .ops = &clk_branch2_ops,
  1805. },
  1806. },
  1807. };
  1808. static struct clk_branch mdss_esc0_clk = {
  1809. .halt_reg = 0x2344,
  1810. .clkr = {
  1811. .enable_reg = 0x2344,
  1812. .enable_mask = BIT(0),
  1813. .hw.init = &(struct clk_init_data){
  1814. .name = "mdss_esc0_clk",
  1815. .parent_names = (const char *[]){ "esc0_clk_src" },
  1816. .num_parents = 1,
  1817. .flags = CLK_SET_RATE_PARENT,
  1818. .ops = &clk_branch2_ops,
  1819. },
  1820. },
  1821. };
  1822. static struct clk_branch mdss_esc1_clk = {
  1823. .halt_reg = 0x2348,
  1824. .clkr = {
  1825. .enable_reg = 0x2348,
  1826. .enable_mask = BIT(0),
  1827. .hw.init = &(struct clk_init_data){
  1828. .name = "mdss_esc1_clk",
  1829. .parent_names = (const char *[]){ "esc1_clk_src" },
  1830. .num_parents = 1,
  1831. .flags = CLK_SET_RATE_PARENT,
  1832. .ops = &clk_branch2_ops,
  1833. },
  1834. },
  1835. };
  1836. static struct clk_branch camss_top_ahb_clk = {
  1837. .halt_reg = 0x3484,
  1838. .clkr = {
  1839. .enable_reg = 0x3484,
  1840. .enable_mask = BIT(0),
  1841. .hw.init = &(struct clk_init_data){
  1842. .name = "camss_top_ahb_clk",
  1843. .parent_names = (const char *[]){ "ahb_clk_src" },
  1844. .num_parents = 1,
  1845. .flags = CLK_SET_RATE_PARENT,
  1846. .ops = &clk_branch2_ops,
  1847. },
  1848. },
  1849. };
  1850. static struct clk_branch camss_ahb_clk = {
  1851. .halt_reg = 0x348c,
  1852. .clkr = {
  1853. .enable_reg = 0x348c,
  1854. .enable_mask = BIT(0),
  1855. .hw.init = &(struct clk_init_data){
  1856. .name = "camss_ahb_clk",
  1857. .parent_names = (const char *[]){ "ahb_clk_src" },
  1858. .num_parents = 1,
  1859. .flags = CLK_SET_RATE_PARENT,
  1860. .ops = &clk_branch2_ops,
  1861. },
  1862. },
  1863. };
  1864. static struct clk_branch camss_micro_ahb_clk = {
  1865. .halt_reg = 0x3494,
  1866. .clkr = {
  1867. .enable_reg = 0x3494,
  1868. .enable_mask = BIT(0),
  1869. .hw.init = &(struct clk_init_data){
  1870. .name = "camss_micro_ahb_clk",
  1871. .parent_names = (const char *[]){ "ahb_clk_src" },
  1872. .num_parents = 1,
  1873. .flags = CLK_SET_RATE_PARENT,
  1874. .ops = &clk_branch2_ops,
  1875. },
  1876. },
  1877. };
  1878. static struct clk_branch camss_gp0_clk = {
  1879. .halt_reg = 0x3444,
  1880. .clkr = {
  1881. .enable_reg = 0x3444,
  1882. .enable_mask = BIT(0),
  1883. .hw.init = &(struct clk_init_data){
  1884. .name = "camss_gp0_clk",
  1885. .parent_names = (const char *[]){ "camss_gp0_clk_src" },
  1886. .num_parents = 1,
  1887. .flags = CLK_SET_RATE_PARENT,
  1888. .ops = &clk_branch2_ops,
  1889. },
  1890. },
  1891. };
  1892. static struct clk_branch camss_gp1_clk = {
  1893. .halt_reg = 0x3474,
  1894. .clkr = {
  1895. .enable_reg = 0x3474,
  1896. .enable_mask = BIT(0),
  1897. .hw.init = &(struct clk_init_data){
  1898. .name = "camss_gp1_clk",
  1899. .parent_names = (const char *[]){ "camss_gp1_clk_src" },
  1900. .num_parents = 1,
  1901. .flags = CLK_SET_RATE_PARENT,
  1902. .ops = &clk_branch2_ops,
  1903. },
  1904. },
  1905. };
  1906. static struct clk_branch camss_mclk0_clk = {
  1907. .halt_reg = 0x3384,
  1908. .clkr = {
  1909. .enable_reg = 0x3384,
  1910. .enable_mask = BIT(0),
  1911. .hw.init = &(struct clk_init_data){
  1912. .name = "camss_mclk0_clk",
  1913. .parent_names = (const char *[]){ "mclk0_clk_src" },
  1914. .num_parents = 1,
  1915. .flags = CLK_SET_RATE_PARENT,
  1916. .ops = &clk_branch2_ops,
  1917. },
  1918. },
  1919. };
  1920. static struct clk_branch camss_mclk1_clk = {
  1921. .halt_reg = 0x33b4,
  1922. .clkr = {
  1923. .enable_reg = 0x33b4,
  1924. .enable_mask = BIT(0),
  1925. .hw.init = &(struct clk_init_data){
  1926. .name = "camss_mclk1_clk",
  1927. .parent_names = (const char *[]){ "mclk1_clk_src" },
  1928. .num_parents = 1,
  1929. .flags = CLK_SET_RATE_PARENT,
  1930. .ops = &clk_branch2_ops,
  1931. },
  1932. },
  1933. };
  1934. static struct clk_branch camss_mclk2_clk = {
  1935. .halt_reg = 0x33e4,
  1936. .clkr = {
  1937. .enable_reg = 0x33e4,
  1938. .enable_mask = BIT(0),
  1939. .hw.init = &(struct clk_init_data){
  1940. .name = "camss_mclk2_clk",
  1941. .parent_names = (const char *[]){ "mclk2_clk_src" },
  1942. .num_parents = 1,
  1943. .flags = CLK_SET_RATE_PARENT,
  1944. .ops = &clk_branch2_ops,
  1945. },
  1946. },
  1947. };
  1948. static struct clk_branch camss_mclk3_clk = {
  1949. .halt_reg = 0x3414,
  1950. .clkr = {
  1951. .enable_reg = 0x3414,
  1952. .enable_mask = BIT(0),
  1953. .hw.init = &(struct clk_init_data){
  1954. .name = "camss_mclk3_clk",
  1955. .parent_names = (const char *[]){ "mclk3_clk_src" },
  1956. .num_parents = 1,
  1957. .flags = CLK_SET_RATE_PARENT,
  1958. .ops = &clk_branch2_ops,
  1959. },
  1960. },
  1961. };
  1962. static struct clk_branch camss_cci_clk = {
  1963. .halt_reg = 0x3344,
  1964. .clkr = {
  1965. .enable_reg = 0x3344,
  1966. .enable_mask = BIT(0),
  1967. .hw.init = &(struct clk_init_data){
  1968. .name = "camss_cci_clk",
  1969. .parent_names = (const char *[]){ "cci_clk_src" },
  1970. .num_parents = 1,
  1971. .flags = CLK_SET_RATE_PARENT,
  1972. .ops = &clk_branch2_ops,
  1973. },
  1974. },
  1975. };
  1976. static struct clk_branch camss_cci_ahb_clk = {
  1977. .halt_reg = 0x3348,
  1978. .clkr = {
  1979. .enable_reg = 0x3348,
  1980. .enable_mask = BIT(0),
  1981. .hw.init = &(struct clk_init_data){
  1982. .name = "camss_cci_ahb_clk",
  1983. .parent_names = (const char *[]){ "ahb_clk_src" },
  1984. .num_parents = 1,
  1985. .flags = CLK_SET_RATE_PARENT,
  1986. .ops = &clk_branch2_ops,
  1987. },
  1988. },
  1989. };
  1990. static struct clk_branch camss_csi0phytimer_clk = {
  1991. .halt_reg = 0x3024,
  1992. .clkr = {
  1993. .enable_reg = 0x3024,
  1994. .enable_mask = BIT(0),
  1995. .hw.init = &(struct clk_init_data){
  1996. .name = "camss_csi0phytimer_clk",
  1997. .parent_names = (const char *[]){ "csi0phytimer_clk_src" },
  1998. .num_parents = 1,
  1999. .flags = CLK_SET_RATE_PARENT,
  2000. .ops = &clk_branch2_ops,
  2001. },
  2002. },
  2003. };
  2004. static struct clk_branch camss_csi1phytimer_clk = {
  2005. .halt_reg = 0x3054,
  2006. .clkr = {
  2007. .enable_reg = 0x3054,
  2008. .enable_mask = BIT(0),
  2009. .hw.init = &(struct clk_init_data){
  2010. .name = "camss_csi1phytimer_clk",
  2011. .parent_names = (const char *[]){ "csi1phytimer_clk_src" },
  2012. .num_parents = 1,
  2013. .flags = CLK_SET_RATE_PARENT,
  2014. .ops = &clk_branch2_ops,
  2015. },
  2016. },
  2017. };
  2018. static struct clk_branch camss_csi2phytimer_clk = {
  2019. .halt_reg = 0x3084,
  2020. .clkr = {
  2021. .enable_reg = 0x3084,
  2022. .enable_mask = BIT(0),
  2023. .hw.init = &(struct clk_init_data){
  2024. .name = "camss_csi2phytimer_clk",
  2025. .parent_names = (const char *[]){ "csi2phytimer_clk_src" },
  2026. .num_parents = 1,
  2027. .flags = CLK_SET_RATE_PARENT,
  2028. .ops = &clk_branch2_ops,
  2029. },
  2030. },
  2031. };
  2032. static struct clk_branch camss_csiphy0_3p_clk = {
  2033. .halt_reg = 0x3234,
  2034. .clkr = {
  2035. .enable_reg = 0x3234,
  2036. .enable_mask = BIT(0),
  2037. .hw.init = &(struct clk_init_data){
  2038. .name = "camss_csiphy0_3p_clk",
  2039. .parent_names = (const char *[]){ "csiphy0_3p_clk_src" },
  2040. .num_parents = 1,
  2041. .flags = CLK_SET_RATE_PARENT,
  2042. .ops = &clk_branch2_ops,
  2043. },
  2044. },
  2045. };
  2046. static struct clk_branch camss_csiphy1_3p_clk = {
  2047. .halt_reg = 0x3254,
  2048. .clkr = {
  2049. .enable_reg = 0x3254,
  2050. .enable_mask = BIT(0),
  2051. .hw.init = &(struct clk_init_data){
  2052. .name = "camss_csiphy1_3p_clk",
  2053. .parent_names = (const char *[]){ "csiphy1_3p_clk_src" },
  2054. .num_parents = 1,
  2055. .flags = CLK_SET_RATE_PARENT,
  2056. .ops = &clk_branch2_ops,
  2057. },
  2058. },
  2059. };
  2060. static struct clk_branch camss_csiphy2_3p_clk = {
  2061. .halt_reg = 0x3274,
  2062. .clkr = {
  2063. .enable_reg = 0x3274,
  2064. .enable_mask = BIT(0),
  2065. .hw.init = &(struct clk_init_data){
  2066. .name = "camss_csiphy2_3p_clk",
  2067. .parent_names = (const char *[]){ "csiphy2_3p_clk_src" },
  2068. .num_parents = 1,
  2069. .flags = CLK_SET_RATE_PARENT,
  2070. .ops = &clk_branch2_ops,
  2071. },
  2072. },
  2073. };
  2074. static struct clk_branch camss_jpeg0_clk = {
  2075. .halt_reg = 0x35a8,
  2076. .clkr = {
  2077. .enable_reg = 0x35a8,
  2078. .enable_mask = BIT(0),
  2079. .hw.init = &(struct clk_init_data){
  2080. .name = "camss_jpeg0_clk",
  2081. .parent_names = (const char *[]){ "jpeg0_clk_src" },
  2082. .num_parents = 1,
  2083. .flags = CLK_SET_RATE_PARENT,
  2084. .ops = &clk_branch2_ops,
  2085. },
  2086. },
  2087. };
  2088. static struct clk_branch camss_jpeg2_clk = {
  2089. .halt_reg = 0x35b0,
  2090. .clkr = {
  2091. .enable_reg = 0x35b0,
  2092. .enable_mask = BIT(0),
  2093. .hw.init = &(struct clk_init_data){
  2094. .name = "camss_jpeg2_clk",
  2095. .parent_names = (const char *[]){ "jpeg2_clk_src" },
  2096. .num_parents = 1,
  2097. .flags = CLK_SET_RATE_PARENT,
  2098. .ops = &clk_branch2_ops,
  2099. },
  2100. },
  2101. };
  2102. static struct clk_branch camss_jpeg_dma_clk = {
  2103. .halt_reg = 0x35c0,
  2104. .clkr = {
  2105. .enable_reg = 0x35c0,
  2106. .enable_mask = BIT(0),
  2107. .hw.init = &(struct clk_init_data){
  2108. .name = "camss_jpeg_dma_clk",
  2109. .parent_names = (const char *[]){ "jpeg_dma_clk_src" },
  2110. .num_parents = 1,
  2111. .flags = CLK_SET_RATE_PARENT,
  2112. .ops = &clk_branch2_ops,
  2113. },
  2114. },
  2115. };
  2116. static struct clk_branch camss_jpeg_ahb_clk = {
  2117. .halt_reg = 0x35b4,
  2118. .clkr = {
  2119. .enable_reg = 0x35b4,
  2120. .enable_mask = BIT(0),
  2121. .hw.init = &(struct clk_init_data){
  2122. .name = "camss_jpeg_ahb_clk",
  2123. .parent_names = (const char *[]){ "ahb_clk_src" },
  2124. .num_parents = 1,
  2125. .flags = CLK_SET_RATE_PARENT,
  2126. .ops = &clk_branch2_ops,
  2127. },
  2128. },
  2129. };
  2130. static struct clk_branch camss_jpeg_axi_clk = {
  2131. .halt_reg = 0x35b8,
  2132. .clkr = {
  2133. .enable_reg = 0x35b8,
  2134. .enable_mask = BIT(0),
  2135. .hw.init = &(struct clk_init_data){
  2136. .name = "camss_jpeg_axi_clk",
  2137. .parent_names = (const char *[]){ "axi_clk_src" },
  2138. .num_parents = 1,
  2139. .flags = CLK_SET_RATE_PARENT,
  2140. .ops = &clk_branch2_ops,
  2141. },
  2142. },
  2143. };
  2144. static struct clk_branch camss_vfe_ahb_clk = {
  2145. .halt_reg = 0x36b8,
  2146. .clkr = {
  2147. .enable_reg = 0x36b8,
  2148. .enable_mask = BIT(0),
  2149. .hw.init = &(struct clk_init_data){
  2150. .name = "camss_vfe_ahb_clk",
  2151. .parent_names = (const char *[]){ "ahb_clk_src" },
  2152. .num_parents = 1,
  2153. .flags = CLK_SET_RATE_PARENT,
  2154. .ops = &clk_branch2_ops,
  2155. },
  2156. },
  2157. };
  2158. static struct clk_branch camss_vfe_axi_clk = {
  2159. .halt_reg = 0x36bc,
  2160. .clkr = {
  2161. .enable_reg = 0x36bc,
  2162. .enable_mask = BIT(0),
  2163. .hw.init = &(struct clk_init_data){
  2164. .name = "camss_vfe_axi_clk",
  2165. .parent_names = (const char *[]){ "axi_clk_src" },
  2166. .num_parents = 1,
  2167. .flags = CLK_SET_RATE_PARENT,
  2168. .ops = &clk_branch2_ops,
  2169. },
  2170. },
  2171. };
  2172. static struct clk_branch camss_vfe0_clk = {
  2173. .halt_reg = 0x36a8,
  2174. .clkr = {
  2175. .enable_reg = 0x36a8,
  2176. .enable_mask = BIT(0),
  2177. .hw.init = &(struct clk_init_data){
  2178. .name = "camss_vfe0_clk",
  2179. .parent_names = (const char *[]){ "vfe0_clk_src" },
  2180. .num_parents = 1,
  2181. .flags = CLK_SET_RATE_PARENT,
  2182. .ops = &clk_branch2_ops,
  2183. },
  2184. },
  2185. };
  2186. static struct clk_branch camss_vfe0_stream_clk = {
  2187. .halt_reg = 0x3720,
  2188. .clkr = {
  2189. .enable_reg = 0x3720,
  2190. .enable_mask = BIT(0),
  2191. .hw.init = &(struct clk_init_data){
  2192. .name = "camss_vfe0_stream_clk",
  2193. .parent_names = (const char *[]){ "vfe0_clk_src" },
  2194. .num_parents = 1,
  2195. .flags = CLK_SET_RATE_PARENT,
  2196. .ops = &clk_branch2_ops,
  2197. },
  2198. },
  2199. };
  2200. static struct clk_branch camss_vfe0_ahb_clk = {
  2201. .halt_reg = 0x3668,
  2202. .clkr = {
  2203. .enable_reg = 0x3668,
  2204. .enable_mask = BIT(0),
  2205. .hw.init = &(struct clk_init_data){
  2206. .name = "camss_vfe0_ahb_clk",
  2207. .parent_names = (const char *[]){ "ahb_clk_src" },
  2208. .num_parents = 1,
  2209. .flags = CLK_SET_RATE_PARENT,
  2210. .ops = &clk_branch2_ops,
  2211. },
  2212. },
  2213. };
  2214. static struct clk_branch camss_vfe1_clk = {
  2215. .halt_reg = 0x36ac,
  2216. .clkr = {
  2217. .enable_reg = 0x36ac,
  2218. .enable_mask = BIT(0),
  2219. .hw.init = &(struct clk_init_data){
  2220. .name = "camss_vfe1_clk",
  2221. .parent_names = (const char *[]){ "vfe1_clk_src" },
  2222. .num_parents = 1,
  2223. .flags = CLK_SET_RATE_PARENT,
  2224. .ops = &clk_branch2_ops,
  2225. },
  2226. },
  2227. };
  2228. static struct clk_branch camss_vfe1_stream_clk = {
  2229. .halt_reg = 0x3724,
  2230. .clkr = {
  2231. .enable_reg = 0x3724,
  2232. .enable_mask = BIT(0),
  2233. .hw.init = &(struct clk_init_data){
  2234. .name = "camss_vfe1_stream_clk",
  2235. .parent_names = (const char *[]){ "vfe1_clk_src" },
  2236. .num_parents = 1,
  2237. .flags = CLK_SET_RATE_PARENT,
  2238. .ops = &clk_branch2_ops,
  2239. },
  2240. },
  2241. };
  2242. static struct clk_branch camss_vfe1_ahb_clk = {
  2243. .halt_reg = 0x3678,
  2244. .clkr = {
  2245. .enable_reg = 0x3678,
  2246. .enable_mask = BIT(0),
  2247. .hw.init = &(struct clk_init_data){
  2248. .name = "camss_vfe1_ahb_clk",
  2249. .parent_names = (const char *[]){ "ahb_clk_src" },
  2250. .num_parents = 1,
  2251. .flags = CLK_SET_RATE_PARENT,
  2252. .ops = &clk_branch2_ops,
  2253. },
  2254. },
  2255. };
  2256. static struct clk_branch camss_csi_vfe0_clk = {
  2257. .halt_reg = 0x3704,
  2258. .clkr = {
  2259. .enable_reg = 0x3704,
  2260. .enable_mask = BIT(0),
  2261. .hw.init = &(struct clk_init_data){
  2262. .name = "camss_csi_vfe0_clk",
  2263. .parent_names = (const char *[]){ "vfe0_clk_src" },
  2264. .num_parents = 1,
  2265. .flags = CLK_SET_RATE_PARENT,
  2266. .ops = &clk_branch2_ops,
  2267. },
  2268. },
  2269. };
  2270. static struct clk_branch camss_csi_vfe1_clk = {
  2271. .halt_reg = 0x3714,
  2272. .clkr = {
  2273. .enable_reg = 0x3714,
  2274. .enable_mask = BIT(0),
  2275. .hw.init = &(struct clk_init_data){
  2276. .name = "camss_csi_vfe1_clk",
  2277. .parent_names = (const char *[]){ "vfe1_clk_src" },
  2278. .num_parents = 1,
  2279. .flags = CLK_SET_RATE_PARENT,
  2280. .ops = &clk_branch2_ops,
  2281. },
  2282. },
  2283. };
  2284. static struct clk_branch camss_cpp_vbif_ahb_clk = {
  2285. .halt_reg = 0x36c8,
  2286. .clkr = {
  2287. .enable_reg = 0x36c8,
  2288. .enable_mask = BIT(0),
  2289. .hw.init = &(struct clk_init_data){
  2290. .name = "camss_cpp_vbif_ahb_clk",
  2291. .parent_names = (const char *[]){ "ahb_clk_src" },
  2292. .num_parents = 1,
  2293. .flags = CLK_SET_RATE_PARENT,
  2294. .ops = &clk_branch2_ops,
  2295. },
  2296. },
  2297. };
  2298. static struct clk_branch camss_cpp_axi_clk = {
  2299. .halt_reg = 0x36c4,
  2300. .clkr = {
  2301. .enable_reg = 0x36c4,
  2302. .enable_mask = BIT(0),
  2303. .hw.init = &(struct clk_init_data){
  2304. .name = "camss_cpp_axi_clk",
  2305. .parent_names = (const char *[]){ "axi_clk_src" },
  2306. .num_parents = 1,
  2307. .flags = CLK_SET_RATE_PARENT,
  2308. .ops = &clk_branch2_ops,
  2309. },
  2310. },
  2311. };
  2312. static struct clk_branch camss_cpp_clk = {
  2313. .halt_reg = 0x36b0,
  2314. .clkr = {
  2315. .enable_reg = 0x36b0,
  2316. .enable_mask = BIT(0),
  2317. .hw.init = &(struct clk_init_data){
  2318. .name = "camss_cpp_clk",
  2319. .parent_names = (const char *[]){ "cpp_clk_src" },
  2320. .num_parents = 1,
  2321. .flags = CLK_SET_RATE_PARENT,
  2322. .ops = &clk_branch2_ops,
  2323. },
  2324. },
  2325. };
  2326. static struct clk_branch camss_cpp_ahb_clk = {
  2327. .halt_reg = 0x36b4,
  2328. .clkr = {
  2329. .enable_reg = 0x36b4,
  2330. .enable_mask = BIT(0),
  2331. .hw.init = &(struct clk_init_data){
  2332. .name = "camss_cpp_ahb_clk",
  2333. .parent_names = (const char *[]){ "ahb_clk_src" },
  2334. .num_parents = 1,
  2335. .flags = CLK_SET_RATE_PARENT,
  2336. .ops = &clk_branch2_ops,
  2337. },
  2338. },
  2339. };
  2340. static struct clk_branch camss_csi0_clk = {
  2341. .halt_reg = 0x30b4,
  2342. .clkr = {
  2343. .enable_reg = 0x30b4,
  2344. .enable_mask = BIT(0),
  2345. .hw.init = &(struct clk_init_data){
  2346. .name = "camss_csi0_clk",
  2347. .parent_names = (const char *[]){ "csi0_clk_src" },
  2348. .num_parents = 1,
  2349. .flags = CLK_SET_RATE_PARENT,
  2350. .ops = &clk_branch2_ops,
  2351. },
  2352. },
  2353. };
  2354. static struct clk_branch camss_csi0_ahb_clk = {
  2355. .halt_reg = 0x30bc,
  2356. .clkr = {
  2357. .enable_reg = 0x30bc,
  2358. .enable_mask = BIT(0),
  2359. .hw.init = &(struct clk_init_data){
  2360. .name = "camss_csi0_ahb_clk",
  2361. .parent_names = (const char *[]){ "ahb_clk_src" },
  2362. .num_parents = 1,
  2363. .flags = CLK_SET_RATE_PARENT,
  2364. .ops = &clk_branch2_ops,
  2365. },
  2366. },
  2367. };
  2368. static struct clk_branch camss_csi0phy_clk = {
  2369. .halt_reg = 0x30c4,
  2370. .clkr = {
  2371. .enable_reg = 0x30c4,
  2372. .enable_mask = BIT(0),
  2373. .hw.init = &(struct clk_init_data){
  2374. .name = "camss_csi0phy_clk",
  2375. .parent_names = (const char *[]){ "csi0_clk_src" },
  2376. .num_parents = 1,
  2377. .flags = CLK_SET_RATE_PARENT,
  2378. .ops = &clk_branch2_ops,
  2379. },
  2380. },
  2381. };
  2382. static struct clk_branch camss_csi0rdi_clk = {
  2383. .halt_reg = 0x30d4,
  2384. .clkr = {
  2385. .enable_reg = 0x30d4,
  2386. .enable_mask = BIT(0),
  2387. .hw.init = &(struct clk_init_data){
  2388. .name = "camss_csi0rdi_clk",
  2389. .parent_names = (const char *[]){ "csi0_clk_src" },
  2390. .num_parents = 1,
  2391. .flags = CLK_SET_RATE_PARENT,
  2392. .ops = &clk_branch2_ops,
  2393. },
  2394. },
  2395. };
  2396. static struct clk_branch camss_csi0pix_clk = {
  2397. .halt_reg = 0x30e4,
  2398. .clkr = {
  2399. .enable_reg = 0x30e4,
  2400. .enable_mask = BIT(0),
  2401. .hw.init = &(struct clk_init_data){
  2402. .name = "camss_csi0pix_clk",
  2403. .parent_names = (const char *[]){ "csi0_clk_src" },
  2404. .num_parents = 1,
  2405. .flags = CLK_SET_RATE_PARENT,
  2406. .ops = &clk_branch2_ops,
  2407. },
  2408. },
  2409. };
  2410. static struct clk_branch camss_csi1_clk = {
  2411. .halt_reg = 0x3124,
  2412. .clkr = {
  2413. .enable_reg = 0x3124,
  2414. .enable_mask = BIT(0),
  2415. .hw.init = &(struct clk_init_data){
  2416. .name = "camss_csi1_clk",
  2417. .parent_names = (const char *[]){ "csi1_clk_src" },
  2418. .num_parents = 1,
  2419. .flags = CLK_SET_RATE_PARENT,
  2420. .ops = &clk_branch2_ops,
  2421. },
  2422. },
  2423. };
  2424. static struct clk_branch camss_csi1_ahb_clk = {
  2425. .halt_reg = 0x3128,
  2426. .clkr = {
  2427. .enable_reg = 0x3128,
  2428. .enable_mask = BIT(0),
  2429. .hw.init = &(struct clk_init_data){
  2430. .name = "camss_csi1_ahb_clk",
  2431. .parent_names = (const char *[]){ "ahb_clk_src" },
  2432. .num_parents = 1,
  2433. .flags = CLK_SET_RATE_PARENT,
  2434. .ops = &clk_branch2_ops,
  2435. },
  2436. },
  2437. };
  2438. static struct clk_branch camss_csi1phy_clk = {
  2439. .halt_reg = 0x3134,
  2440. .clkr = {
  2441. .enable_reg = 0x3134,
  2442. .enable_mask = BIT(0),
  2443. .hw.init = &(struct clk_init_data){
  2444. .name = "camss_csi1phy_clk",
  2445. .parent_names = (const char *[]){ "csi1_clk_src" },
  2446. .num_parents = 1,
  2447. .flags = CLK_SET_RATE_PARENT,
  2448. .ops = &clk_branch2_ops,
  2449. },
  2450. },
  2451. };
  2452. static struct clk_branch camss_csi1rdi_clk = {
  2453. .halt_reg = 0x3144,
  2454. .clkr = {
  2455. .enable_reg = 0x3144,
  2456. .enable_mask = BIT(0),
  2457. .hw.init = &(struct clk_init_data){
  2458. .name = "camss_csi1rdi_clk",
  2459. .parent_names = (const char *[]){ "csi1_clk_src" },
  2460. .num_parents = 1,
  2461. .flags = CLK_SET_RATE_PARENT,
  2462. .ops = &clk_branch2_ops,
  2463. },
  2464. },
  2465. };
  2466. static struct clk_branch camss_csi1pix_clk = {
  2467. .halt_reg = 0x3154,
  2468. .clkr = {
  2469. .enable_reg = 0x3154,
  2470. .enable_mask = BIT(0),
  2471. .hw.init = &(struct clk_init_data){
  2472. .name = "camss_csi1pix_clk",
  2473. .parent_names = (const char *[]){ "csi1_clk_src" },
  2474. .num_parents = 1,
  2475. .flags = CLK_SET_RATE_PARENT,
  2476. .ops = &clk_branch2_ops,
  2477. },
  2478. },
  2479. };
  2480. static struct clk_branch camss_csi2_clk = {
  2481. .halt_reg = 0x3184,
  2482. .clkr = {
  2483. .enable_reg = 0x3184,
  2484. .enable_mask = BIT(0),
  2485. .hw.init = &(struct clk_init_data){
  2486. .name = "camss_csi2_clk",
  2487. .parent_names = (const char *[]){ "csi2_clk_src" },
  2488. .num_parents = 1,
  2489. .flags = CLK_SET_RATE_PARENT,
  2490. .ops = &clk_branch2_ops,
  2491. },
  2492. },
  2493. };
  2494. static struct clk_branch camss_csi2_ahb_clk = {
  2495. .halt_reg = 0x3188,
  2496. .clkr = {
  2497. .enable_reg = 0x3188,
  2498. .enable_mask = BIT(0),
  2499. .hw.init = &(struct clk_init_data){
  2500. .name = "camss_csi2_ahb_clk",
  2501. .parent_names = (const char *[]){ "ahb_clk_src" },
  2502. .num_parents = 1,
  2503. .flags = CLK_SET_RATE_PARENT,
  2504. .ops = &clk_branch2_ops,
  2505. },
  2506. },
  2507. };
  2508. static struct clk_branch camss_csi2phy_clk = {
  2509. .halt_reg = 0x3194,
  2510. .clkr = {
  2511. .enable_reg = 0x3194,
  2512. .enable_mask = BIT(0),
  2513. .hw.init = &(struct clk_init_data){
  2514. .name = "camss_csi2phy_clk",
  2515. .parent_names = (const char *[]){ "csi2_clk_src" },
  2516. .num_parents = 1,
  2517. .flags = CLK_SET_RATE_PARENT,
  2518. .ops = &clk_branch2_ops,
  2519. },
  2520. },
  2521. };
  2522. static struct clk_branch camss_csi2rdi_clk = {
  2523. .halt_reg = 0x31a4,
  2524. .clkr = {
  2525. .enable_reg = 0x31a4,
  2526. .enable_mask = BIT(0),
  2527. .hw.init = &(struct clk_init_data){
  2528. .name = "camss_csi2rdi_clk",
  2529. .parent_names = (const char *[]){ "csi2_clk_src" },
  2530. .num_parents = 1,
  2531. .flags = CLK_SET_RATE_PARENT,
  2532. .ops = &clk_branch2_ops,
  2533. },
  2534. },
  2535. };
  2536. static struct clk_branch camss_csi2pix_clk = {
  2537. .halt_reg = 0x31b4,
  2538. .clkr = {
  2539. .enable_reg = 0x31b4,
  2540. .enable_mask = BIT(0),
  2541. .hw.init = &(struct clk_init_data){
  2542. .name = "camss_csi2pix_clk",
  2543. .parent_names = (const char *[]){ "csi2_clk_src" },
  2544. .num_parents = 1,
  2545. .flags = CLK_SET_RATE_PARENT,
  2546. .ops = &clk_branch2_ops,
  2547. },
  2548. },
  2549. };
  2550. static struct clk_branch camss_csi3_clk = {
  2551. .halt_reg = 0x31e4,
  2552. .clkr = {
  2553. .enable_reg = 0x31e4,
  2554. .enable_mask = BIT(0),
  2555. .hw.init = &(struct clk_init_data){
  2556. .name = "camss_csi3_clk",
  2557. .parent_names = (const char *[]){ "csi3_clk_src" },
  2558. .num_parents = 1,
  2559. .flags = CLK_SET_RATE_PARENT,
  2560. .ops = &clk_branch2_ops,
  2561. },
  2562. },
  2563. };
  2564. static struct clk_branch camss_csi3_ahb_clk = {
  2565. .halt_reg = 0x31e8,
  2566. .clkr = {
  2567. .enable_reg = 0x31e8,
  2568. .enable_mask = BIT(0),
  2569. .hw.init = &(struct clk_init_data){
  2570. .name = "camss_csi3_ahb_clk",
  2571. .parent_names = (const char *[]){ "ahb_clk_src" },
  2572. .num_parents = 1,
  2573. .flags = CLK_SET_RATE_PARENT,
  2574. .ops = &clk_branch2_ops,
  2575. },
  2576. },
  2577. };
  2578. static struct clk_branch camss_csi3phy_clk = {
  2579. .halt_reg = 0x31f4,
  2580. .clkr = {
  2581. .enable_reg = 0x31f4,
  2582. .enable_mask = BIT(0),
  2583. .hw.init = &(struct clk_init_data){
  2584. .name = "camss_csi3phy_clk",
  2585. .parent_names = (const char *[]){ "csi3_clk_src" },
  2586. .num_parents = 1,
  2587. .flags = CLK_SET_RATE_PARENT,
  2588. .ops = &clk_branch2_ops,
  2589. },
  2590. },
  2591. };
  2592. static struct clk_branch camss_csi3rdi_clk = {
  2593. .halt_reg = 0x3204,
  2594. .clkr = {
  2595. .enable_reg = 0x3204,
  2596. .enable_mask = BIT(0),
  2597. .hw.init = &(struct clk_init_data){
  2598. .name = "camss_csi3rdi_clk",
  2599. .parent_names = (const char *[]){ "csi3_clk_src" },
  2600. .num_parents = 1,
  2601. .flags = CLK_SET_RATE_PARENT,
  2602. .ops = &clk_branch2_ops,
  2603. },
  2604. },
  2605. };
  2606. static struct clk_branch camss_csi3pix_clk = {
  2607. .halt_reg = 0x3214,
  2608. .clkr = {
  2609. .enable_reg = 0x3214,
  2610. .enable_mask = BIT(0),
  2611. .hw.init = &(struct clk_init_data){
  2612. .name = "camss_csi3pix_clk",
  2613. .parent_names = (const char *[]){ "csi3_clk_src" },
  2614. .num_parents = 1,
  2615. .flags = CLK_SET_RATE_PARENT,
  2616. .ops = &clk_branch2_ops,
  2617. },
  2618. },
  2619. };
  2620. static struct clk_branch camss_ispif_ahb_clk = {
  2621. .halt_reg = 0x3224,
  2622. .clkr = {
  2623. .enable_reg = 0x3224,
  2624. .enable_mask = BIT(0),
  2625. .hw.init = &(struct clk_init_data){
  2626. .name = "camss_ispif_ahb_clk",
  2627. .parent_names = (const char *[]){ "ahb_clk_src" },
  2628. .num_parents = 1,
  2629. .flags = CLK_SET_RATE_PARENT,
  2630. .ops = &clk_branch2_ops,
  2631. },
  2632. },
  2633. };
  2634. static struct clk_branch fd_core_clk = {
  2635. .halt_reg = 0x3b68,
  2636. .clkr = {
  2637. .enable_reg = 0x3b68,
  2638. .enable_mask = BIT(0),
  2639. .hw.init = &(struct clk_init_data){
  2640. .name = "fd_core_clk",
  2641. .parent_names = (const char *[]){ "fd_core_clk_src" },
  2642. .num_parents = 1,
  2643. .flags = CLK_SET_RATE_PARENT,
  2644. .ops = &clk_branch2_ops,
  2645. },
  2646. },
  2647. };
  2648. static struct clk_branch fd_core_uar_clk = {
  2649. .halt_reg = 0x3b6c,
  2650. .clkr = {
  2651. .enable_reg = 0x3b6c,
  2652. .enable_mask = BIT(0),
  2653. .hw.init = &(struct clk_init_data){
  2654. .name = "fd_core_uar_clk",
  2655. .parent_names = (const char *[]){ "fd_core_clk_src" },
  2656. .num_parents = 1,
  2657. .flags = CLK_SET_RATE_PARENT,
  2658. .ops = &clk_branch2_ops,
  2659. },
  2660. },
  2661. };
  2662. static struct clk_branch fd_ahb_clk = {
  2663. .halt_reg = 0x3ba74,
  2664. .clkr = {
  2665. .enable_reg = 0x3ba74,
  2666. .enable_mask = BIT(0),
  2667. .hw.init = &(struct clk_init_data){
  2668. .name = "fd_ahb_clk",
  2669. .parent_names = (const char *[]){ "ahb_clk_src" },
  2670. .num_parents = 1,
  2671. .flags = CLK_SET_RATE_PARENT,
  2672. .ops = &clk_branch2_ops,
  2673. },
  2674. },
  2675. };
  2676. static struct clk_hw *mmcc_msm8996_hws[] = {
  2677. &gpll0_div.hw,
  2678. };
  2679. static struct gdsc mmagic_bimc_gdsc = {
  2680. .gdscr = 0x529c,
  2681. .pd = {
  2682. .name = "mmagic_bimc",
  2683. },
  2684. .pwrsts = PWRSTS_OFF_ON,
  2685. .flags = ALWAYS_ON,
  2686. };
  2687. static struct gdsc mmagic_video_gdsc = {
  2688. .gdscr = 0x119c,
  2689. .gds_hw_ctrl = 0x120c,
  2690. .pd = {
  2691. .name = "mmagic_video",
  2692. },
  2693. .pwrsts = PWRSTS_OFF_ON,
  2694. .flags = VOTABLE | ALWAYS_ON,
  2695. };
  2696. static struct gdsc mmagic_mdss_gdsc = {
  2697. .gdscr = 0x247c,
  2698. .gds_hw_ctrl = 0x2480,
  2699. .pd = {
  2700. .name = "mmagic_mdss",
  2701. },
  2702. .pwrsts = PWRSTS_OFF_ON,
  2703. .flags = VOTABLE | ALWAYS_ON,
  2704. };
  2705. static struct gdsc mmagic_camss_gdsc = {
  2706. .gdscr = 0x3c4c,
  2707. .gds_hw_ctrl = 0x3c50,
  2708. .pd = {
  2709. .name = "mmagic_camss",
  2710. },
  2711. .pwrsts = PWRSTS_OFF_ON,
  2712. .flags = VOTABLE | ALWAYS_ON,
  2713. };
  2714. static struct gdsc venus_gdsc = {
  2715. .gdscr = 0x1024,
  2716. .cxcs = (unsigned int []){ 0x1028, 0x1034, 0x1038 },
  2717. .cxc_count = 3,
  2718. .pd = {
  2719. .name = "venus",
  2720. },
  2721. .parent = &mmagic_video_gdsc.pd,
  2722. .pwrsts = PWRSTS_OFF_ON,
  2723. };
  2724. static struct gdsc venus_core0_gdsc = {
  2725. .gdscr = 0x1040,
  2726. .cxcs = (unsigned int []){ 0x1048 },
  2727. .cxc_count = 1,
  2728. .pd = {
  2729. .name = "venus_core0",
  2730. },
  2731. .parent = &venus_gdsc.pd,
  2732. .pwrsts = PWRSTS_OFF_ON,
  2733. .flags = HW_CTRL,
  2734. };
  2735. static struct gdsc venus_core1_gdsc = {
  2736. .gdscr = 0x1044,
  2737. .cxcs = (unsigned int []){ 0x104c },
  2738. .cxc_count = 1,
  2739. .pd = {
  2740. .name = "venus_core1",
  2741. },
  2742. .parent = &venus_gdsc.pd,
  2743. .pwrsts = PWRSTS_OFF_ON,
  2744. .flags = HW_CTRL,
  2745. };
  2746. static struct gdsc camss_gdsc = {
  2747. .gdscr = 0x34a0,
  2748. .cxcs = (unsigned int []){ 0x36bc, 0x36c4 },
  2749. .cxc_count = 2,
  2750. .pd = {
  2751. .name = "camss",
  2752. },
  2753. .parent = &mmagic_camss_gdsc.pd,
  2754. .pwrsts = PWRSTS_OFF_ON,
  2755. };
  2756. static struct gdsc vfe0_gdsc = {
  2757. .gdscr = 0x3664,
  2758. .cxcs = (unsigned int []){ 0x36a8 },
  2759. .cxc_count = 1,
  2760. .pd = {
  2761. .name = "vfe0",
  2762. },
  2763. .parent = &camss_gdsc.pd,
  2764. .pwrsts = PWRSTS_OFF_ON,
  2765. };
  2766. static struct gdsc vfe1_gdsc = {
  2767. .gdscr = 0x3674,
  2768. .cxcs = (unsigned int []){ 0x36ac },
  2769. .cxc_count = 1,
  2770. .pd = {
  2771. .name = "vfe1",
  2772. },
  2773. .parent = &camss_gdsc.pd,
  2774. .pwrsts = PWRSTS_OFF_ON,
  2775. };
  2776. static struct gdsc jpeg_gdsc = {
  2777. .gdscr = 0x35a4,
  2778. .cxcs = (unsigned int []){ 0x35a8, 0x35b0, 0x35c0, 0x35b8 },
  2779. .cxc_count = 4,
  2780. .pd = {
  2781. .name = "jpeg",
  2782. },
  2783. .parent = &camss_gdsc.pd,
  2784. .pwrsts = PWRSTS_OFF_ON,
  2785. };
  2786. static struct gdsc cpp_gdsc = {
  2787. .gdscr = 0x36d4,
  2788. .cxcs = (unsigned int []){ 0x36b0 },
  2789. .cxc_count = 1,
  2790. .pd = {
  2791. .name = "cpp",
  2792. },
  2793. .parent = &camss_gdsc.pd,
  2794. .pwrsts = PWRSTS_OFF_ON,
  2795. };
  2796. static struct gdsc fd_gdsc = {
  2797. .gdscr = 0x3b64,
  2798. .cxcs = (unsigned int []){ 0x3b68, 0x3b6c },
  2799. .cxc_count = 2,
  2800. .pd = {
  2801. .name = "fd",
  2802. },
  2803. .parent = &camss_gdsc.pd,
  2804. .pwrsts = PWRSTS_OFF_ON,
  2805. };
  2806. static struct gdsc mdss_gdsc = {
  2807. .gdscr = 0x2304,
  2808. .cxcs = (unsigned int []){ 0x2310, 0x231c },
  2809. .cxc_count = 2,
  2810. .pd = {
  2811. .name = "mdss",
  2812. },
  2813. .parent = &mmagic_mdss_gdsc.pd,
  2814. .pwrsts = PWRSTS_OFF_ON,
  2815. };
  2816. static struct gdsc gpu_gdsc = {
  2817. .gdscr = 0x4034,
  2818. .gds_hw_ctrl = 0x4038,
  2819. .pd = {
  2820. .name = "gpu",
  2821. },
  2822. .pwrsts = PWRSTS_OFF_ON,
  2823. .flags = VOTABLE,
  2824. };
  2825. static struct gdsc gpu_gx_gdsc = {
  2826. .gdscr = 0x4024,
  2827. .clamp_io_ctrl = 0x4300,
  2828. .cxcs = (unsigned int []){ 0x4028 },
  2829. .cxc_count = 1,
  2830. .pd = {
  2831. .name = "gpu_gx",
  2832. },
  2833. .pwrsts = PWRSTS_OFF_ON,
  2834. .flags = CLAMP_IO,
  2835. };
  2836. static struct clk_regmap *mmcc_msm8996_clocks[] = {
  2837. [MMPLL0_EARLY] = &mmpll0_early.clkr,
  2838. [MMPLL0_PLL] = &mmpll0.clkr,
  2839. [MMPLL1_EARLY] = &mmpll1_early.clkr,
  2840. [MMPLL1_PLL] = &mmpll1.clkr,
  2841. [MMPLL2_EARLY] = &mmpll2_early.clkr,
  2842. [MMPLL2_PLL] = &mmpll2.clkr,
  2843. [MMPLL3_EARLY] = &mmpll3_early.clkr,
  2844. [MMPLL3_PLL] = &mmpll3.clkr,
  2845. [MMPLL4_EARLY] = &mmpll4_early.clkr,
  2846. [MMPLL4_PLL] = &mmpll4.clkr,
  2847. [MMPLL5_EARLY] = &mmpll5_early.clkr,
  2848. [MMPLL5_PLL] = &mmpll5.clkr,
  2849. [MMPLL8_EARLY] = &mmpll8_early.clkr,
  2850. [MMPLL8_PLL] = &mmpll8.clkr,
  2851. [MMPLL9_EARLY] = &mmpll9_early.clkr,
  2852. [MMPLL9_PLL] = &mmpll9.clkr,
  2853. [AHB_CLK_SRC] = &ahb_clk_src.clkr,
  2854. [AXI_CLK_SRC] = &axi_clk_src.clkr,
  2855. [MAXI_CLK_SRC] = &maxi_clk_src.clkr,
  2856. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2857. [RBBMTIMER_CLK_SRC] = &rbbmtimer_clk_src.clkr,
  2858. [ISENSE_CLK_SRC] = &isense_clk_src.clkr,
  2859. [RBCPR_CLK_SRC] = &rbcpr_clk_src.clkr,
  2860. [VIDEO_CORE_CLK_SRC] = &video_core_clk_src.clkr,
  2861. [VIDEO_SUBCORE0_CLK_SRC] = &video_subcore0_clk_src.clkr,
  2862. [VIDEO_SUBCORE1_CLK_SRC] = &video_subcore1_clk_src.clkr,
  2863. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2864. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  2865. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2866. [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
  2867. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2868. [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
  2869. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2870. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  2871. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2872. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  2873. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2874. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2875. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2876. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2877. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  2878. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  2879. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2880. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2881. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2882. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  2883. [CSIPHY0_3P_CLK_SRC] = &csiphy0_3p_clk_src.clkr,
  2884. [CSIPHY1_3P_CLK_SRC] = &csiphy1_3p_clk_src.clkr,
  2885. [CSIPHY2_3P_CLK_SRC] = &csiphy2_3p_clk_src.clkr,
  2886. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2887. [JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
  2888. [JPEG_DMA_CLK_SRC] = &jpeg_dma_clk_src.clkr,
  2889. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2890. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  2891. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2892. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2893. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2894. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  2895. [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
  2896. [FD_CORE_CLK_SRC] = &fd_core_clk_src.clkr,
  2897. [MMSS_MMAGIC_AHB_CLK] = &mmss_mmagic_ahb_clk.clkr,
  2898. [MMSS_MMAGIC_CFG_AHB_CLK] = &mmss_mmagic_cfg_ahb_clk.clkr,
  2899. [MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
  2900. [MMSS_MISC_CXO_CLK] = &mmss_misc_cxo_clk.clkr,
  2901. [MMSS_MMAGIC_MAXI_CLK] = &mmss_mmagic_maxi_clk.clkr,
  2902. [MMAGIC_CAMSS_AXI_CLK] = &mmagic_camss_axi_clk.clkr,
  2903. [MMAGIC_CAMSS_NOC_CFG_AHB_CLK] = &mmagic_camss_noc_cfg_ahb_clk.clkr,
  2904. [SMMU_VFE_AHB_CLK] = &smmu_vfe_ahb_clk.clkr,
  2905. [SMMU_VFE_AXI_CLK] = &smmu_vfe_axi_clk.clkr,
  2906. [SMMU_CPP_AHB_CLK] = &smmu_cpp_ahb_clk.clkr,
  2907. [SMMU_CPP_AXI_CLK] = &smmu_cpp_axi_clk.clkr,
  2908. [SMMU_JPEG_AHB_CLK] = &smmu_jpeg_ahb_clk.clkr,
  2909. [SMMU_JPEG_AXI_CLK] = &smmu_jpeg_axi_clk.clkr,
  2910. [MMAGIC_MDSS_AXI_CLK] = &mmagic_mdss_axi_clk.clkr,
  2911. [MMAGIC_MDSS_NOC_CFG_AHB_CLK] = &mmagic_mdss_noc_cfg_ahb_clk.clkr,
  2912. [SMMU_ROT_AHB_CLK] = &smmu_rot_ahb_clk.clkr,
  2913. [SMMU_ROT_AXI_CLK] = &smmu_rot_axi_clk.clkr,
  2914. [SMMU_MDP_AHB_CLK] = &smmu_mdp_ahb_clk.clkr,
  2915. [SMMU_MDP_AXI_CLK] = &smmu_mdp_axi_clk.clkr,
  2916. [MMAGIC_VIDEO_AXI_CLK] = &mmagic_video_axi_clk.clkr,
  2917. [MMAGIC_VIDEO_NOC_CFG_AHB_CLK] = &mmagic_video_noc_cfg_ahb_clk.clkr,
  2918. [SMMU_VIDEO_AHB_CLK] = &smmu_video_ahb_clk.clkr,
  2919. [SMMU_VIDEO_AXI_CLK] = &smmu_video_axi_clk.clkr,
  2920. [MMAGIC_BIMC_NOC_CFG_AHB_CLK] = &mmagic_bimc_noc_cfg_ahb_clk.clkr,
  2921. [GPU_GX_GFX3D_CLK] = &gpu_gx_gfx3d_clk.clkr,
  2922. [GPU_GX_RBBMTIMER_CLK] = &gpu_gx_rbbmtimer_clk.clkr,
  2923. [GPU_AHB_CLK] = &gpu_ahb_clk.clkr,
  2924. [GPU_AON_ISENSE_CLK] = &gpu_aon_isense_clk.clkr,
  2925. [VMEM_MAXI_CLK] = &vmem_maxi_clk.clkr,
  2926. [VMEM_AHB_CLK] = &vmem_ahb_clk.clkr,
  2927. [MMSS_RBCPR_CLK] = &mmss_rbcpr_clk.clkr,
  2928. [MMSS_RBCPR_AHB_CLK] = &mmss_rbcpr_ahb_clk.clkr,
  2929. [VIDEO_CORE_CLK] = &video_core_clk.clkr,
  2930. [VIDEO_AXI_CLK] = &video_axi_clk.clkr,
  2931. [VIDEO_MAXI_CLK] = &video_maxi_clk.clkr,
  2932. [VIDEO_AHB_CLK] = &video_ahb_clk.clkr,
  2933. [VIDEO_SUBCORE0_CLK] = &video_subcore0_clk.clkr,
  2934. [VIDEO_SUBCORE1_CLK] = &video_subcore1_clk.clkr,
  2935. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  2936. [MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
  2937. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  2938. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  2939. [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
  2940. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  2941. [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
  2942. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  2943. [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
  2944. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  2945. [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
  2946. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  2947. [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
  2948. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  2949. [CAMSS_AHB_CLK] = &camss_ahb_clk.clkr,
  2950. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  2951. [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
  2952. [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
  2953. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  2954. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  2955. [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
  2956. [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
  2957. [CAMSS_CCI_CLK] = &camss_cci_clk.clkr,
  2958. [CAMSS_CCI_AHB_CLK] = &camss_cci_ahb_clk.clkr,
  2959. [CAMSS_CSI0PHYTIMER_CLK] = &camss_csi0phytimer_clk.clkr,
  2960. [CAMSS_CSI1PHYTIMER_CLK] = &camss_csi1phytimer_clk.clkr,
  2961. [CAMSS_CSI2PHYTIMER_CLK] = &camss_csi2phytimer_clk.clkr,
  2962. [CAMSS_CSIPHY0_3P_CLK] = &camss_csiphy0_3p_clk.clkr,
  2963. [CAMSS_CSIPHY1_3P_CLK] = &camss_csiphy1_3p_clk.clkr,
  2964. [CAMSS_CSIPHY2_3P_CLK] = &camss_csiphy2_3p_clk.clkr,
  2965. [CAMSS_JPEG0_CLK] = &camss_jpeg0_clk.clkr,
  2966. [CAMSS_JPEG2_CLK] = &camss_jpeg2_clk.clkr,
  2967. [CAMSS_JPEG_DMA_CLK] = &camss_jpeg_dma_clk.clkr,
  2968. [CAMSS_JPEG_AHB_CLK] = &camss_jpeg_ahb_clk.clkr,
  2969. [CAMSS_JPEG_AXI_CLK] = &camss_jpeg_axi_clk.clkr,
  2970. [CAMSS_VFE_AHB_CLK] = &camss_vfe_ahb_clk.clkr,
  2971. [CAMSS_VFE_AXI_CLK] = &camss_vfe_axi_clk.clkr,
  2972. [CAMSS_VFE0_CLK] = &camss_vfe0_clk.clkr,
  2973. [CAMSS_VFE0_STREAM_CLK] = &camss_vfe0_stream_clk.clkr,
  2974. [CAMSS_VFE0_AHB_CLK] = &camss_vfe0_ahb_clk.clkr,
  2975. [CAMSS_VFE1_CLK] = &camss_vfe1_clk.clkr,
  2976. [CAMSS_VFE1_STREAM_CLK] = &camss_vfe1_stream_clk.clkr,
  2977. [CAMSS_VFE1_AHB_CLK] = &camss_vfe1_ahb_clk.clkr,
  2978. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  2979. [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
  2980. [CAMSS_CPP_VBIF_AHB_CLK] = &camss_cpp_vbif_ahb_clk.clkr,
  2981. [CAMSS_CPP_AXI_CLK] = &camss_cpp_axi_clk.clkr,
  2982. [CAMSS_CPP_CLK] = &camss_cpp_clk.clkr,
  2983. [CAMSS_CPP_AHB_CLK] = &camss_cpp_ahb_clk.clkr,
  2984. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  2985. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  2986. [CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
  2987. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  2988. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  2989. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  2990. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  2991. [CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
  2992. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  2993. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  2994. [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
  2995. [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
  2996. [CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
  2997. [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
  2998. [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
  2999. [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
  3000. [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
  3001. [CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
  3002. [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
  3003. [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
  3004. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  3005. [FD_CORE_CLK] = &fd_core_clk.clkr,
  3006. [FD_CORE_UAR_CLK] = &fd_core_uar_clk.clkr,
  3007. [FD_AHB_CLK] = &fd_ahb_clk.clkr,
  3008. };
  3009. static struct gdsc *mmcc_msm8996_gdscs[] = {
  3010. [MMAGIC_BIMC_GDSC] = &mmagic_bimc_gdsc,
  3011. [MMAGIC_VIDEO_GDSC] = &mmagic_video_gdsc,
  3012. [MMAGIC_MDSS_GDSC] = &mmagic_mdss_gdsc,
  3013. [MMAGIC_CAMSS_GDSC] = &mmagic_camss_gdsc,
  3014. [VENUS_GDSC] = &venus_gdsc,
  3015. [VENUS_CORE0_GDSC] = &venus_core0_gdsc,
  3016. [VENUS_CORE1_GDSC] = &venus_core1_gdsc,
  3017. [CAMSS_GDSC] = &camss_gdsc,
  3018. [VFE0_GDSC] = &vfe0_gdsc,
  3019. [VFE1_GDSC] = &vfe1_gdsc,
  3020. [JPEG_GDSC] = &jpeg_gdsc,
  3021. [CPP_GDSC] = &cpp_gdsc,
  3022. [FD_GDSC] = &fd_gdsc,
  3023. [MDSS_GDSC] = &mdss_gdsc,
  3024. [GPU_GDSC] = &gpu_gdsc,
  3025. [GPU_GX_GDSC] = &gpu_gx_gdsc,
  3026. };
  3027. static const struct qcom_reset_map mmcc_msm8996_resets[] = {
  3028. [MMAGICAHB_BCR] = { 0x5020 },
  3029. [MMAGIC_CFG_BCR] = { 0x5050 },
  3030. [MISC_BCR] = { 0x5010 },
  3031. [BTO_BCR] = { 0x5030 },
  3032. [MMAGICAXI_BCR] = { 0x5060 },
  3033. [MMAGICMAXI_BCR] = { 0x5070 },
  3034. [DSA_BCR] = { 0x50a0 },
  3035. [MMAGIC_CAMSS_BCR] = { 0x3c40 },
  3036. [THROTTLE_CAMSS_BCR] = { 0x3c30 },
  3037. [SMMU_VFE_BCR] = { 0x3c00 },
  3038. [SMMU_CPP_BCR] = { 0x3c10 },
  3039. [SMMU_JPEG_BCR] = { 0x3c20 },
  3040. [MMAGIC_MDSS_BCR] = { 0x2470 },
  3041. [THROTTLE_MDSS_BCR] = { 0x2460 },
  3042. [SMMU_ROT_BCR] = { 0x2440 },
  3043. [SMMU_MDP_BCR] = { 0x2450 },
  3044. [MMAGIC_VIDEO_BCR] = { 0x1190 },
  3045. [THROTTLE_VIDEO_BCR] = { 0x1180 },
  3046. [SMMU_VIDEO_BCR] = { 0x1170 },
  3047. [MMAGIC_BIMC_BCR] = { 0x5290 },
  3048. [GPU_GX_BCR] = { 0x4020 },
  3049. [GPU_BCR] = { 0x4030 },
  3050. [GPU_AON_BCR] = { 0x4040 },
  3051. [VMEM_BCR] = { 0x1200 },
  3052. [MMSS_RBCPR_BCR] = { 0x4080 },
  3053. [VIDEO_BCR] = { 0x1020 },
  3054. [MDSS_BCR] = { 0x2300 },
  3055. [CAMSS_TOP_BCR] = { 0x3480 },
  3056. [CAMSS_AHB_BCR] = { 0x3488 },
  3057. [CAMSS_MICRO_BCR] = { 0x3490 },
  3058. [CAMSS_CCI_BCR] = { 0x3340 },
  3059. [CAMSS_PHY0_BCR] = { 0x3020 },
  3060. [CAMSS_PHY1_BCR] = { 0x3050 },
  3061. [CAMSS_PHY2_BCR] = { 0x3080 },
  3062. [CAMSS_CSIPHY0_3P_BCR] = { 0x3230 },
  3063. [CAMSS_CSIPHY1_3P_BCR] = { 0x3250 },
  3064. [CAMSS_CSIPHY2_3P_BCR] = { 0x3270 },
  3065. [CAMSS_JPEG_BCR] = { 0x35a0 },
  3066. [CAMSS_VFE_BCR] = { 0x36a0 },
  3067. [CAMSS_VFE0_BCR] = { 0x3660 },
  3068. [CAMSS_VFE1_BCR] = { 0x3670 },
  3069. [CAMSS_CSI_VFE0_BCR] = { 0x3700 },
  3070. [CAMSS_CSI_VFE1_BCR] = { 0x3710 },
  3071. [CAMSS_CPP_TOP_BCR] = { 0x36c0 },
  3072. [CAMSS_CPP_BCR] = { 0x36d0 },
  3073. [CAMSS_CSI0_BCR] = { 0x30b0 },
  3074. [CAMSS_CSI0RDI_BCR] = { 0x30d0 },
  3075. [CAMSS_CSI0PIX_BCR] = { 0x30e0 },
  3076. [CAMSS_CSI1_BCR] = { 0x3120 },
  3077. [CAMSS_CSI1RDI_BCR] = { 0x3140 },
  3078. [CAMSS_CSI1PIX_BCR] = { 0x3150 },
  3079. [CAMSS_CSI2_BCR] = { 0x3180 },
  3080. [CAMSS_CSI2RDI_BCR] = { 0x31a0 },
  3081. [CAMSS_CSI2PIX_BCR] = { 0x31b0 },
  3082. [CAMSS_CSI3_BCR] = { 0x31e0 },
  3083. [CAMSS_CSI3RDI_BCR] = { 0x3200 },
  3084. [CAMSS_CSI3PIX_BCR] = { 0x3210 },
  3085. [CAMSS_ISPIF_BCR] = { 0x3220 },
  3086. [FD_BCR] = { 0x3b60 },
  3087. [MMSS_SPDM_RM_BCR] = { 0x300 },
  3088. };
  3089. static const struct regmap_config mmcc_msm8996_regmap_config = {
  3090. .reg_bits = 32,
  3091. .reg_stride = 4,
  3092. .val_bits = 32,
  3093. .max_register = 0xb008,
  3094. .fast_io = true,
  3095. };
  3096. static const struct qcom_cc_desc mmcc_msm8996_desc = {
  3097. .config = &mmcc_msm8996_regmap_config,
  3098. .clks = mmcc_msm8996_clocks,
  3099. .num_clks = ARRAY_SIZE(mmcc_msm8996_clocks),
  3100. .resets = mmcc_msm8996_resets,
  3101. .num_resets = ARRAY_SIZE(mmcc_msm8996_resets),
  3102. .gdscs = mmcc_msm8996_gdscs,
  3103. .num_gdscs = ARRAY_SIZE(mmcc_msm8996_gdscs),
  3104. };
  3105. static const struct of_device_id mmcc_msm8996_match_table[] = {
  3106. { .compatible = "qcom,mmcc-msm8996" },
  3107. { }
  3108. };
  3109. MODULE_DEVICE_TABLE(of, mmcc_msm8996_match_table);
  3110. static int mmcc_msm8996_probe(struct platform_device *pdev)
  3111. {
  3112. struct device *dev = &pdev->dev;
  3113. int i, ret;
  3114. struct regmap *regmap;
  3115. regmap = qcom_cc_map(pdev, &mmcc_msm8996_desc);
  3116. if (IS_ERR(regmap))
  3117. return PTR_ERR(regmap);
  3118. /* Disable the AHB DCD */
  3119. regmap_update_bits(regmap, 0x50d8, BIT(31), 0);
  3120. /* Disable the NoC FSM for mmss_mmagic_cfg_ahb_clk */
  3121. regmap_update_bits(regmap, 0x5054, BIT(15), 0);
  3122. for (i = 0; i < ARRAY_SIZE(mmcc_msm8996_hws); i++) {
  3123. ret = devm_clk_hw_register(dev, mmcc_msm8996_hws[i]);
  3124. if (ret)
  3125. return ret;
  3126. }
  3127. return qcom_cc_really_probe(pdev, &mmcc_msm8996_desc, regmap);
  3128. }
  3129. static struct platform_driver mmcc_msm8996_driver = {
  3130. .probe = mmcc_msm8996_probe,
  3131. .driver = {
  3132. .name = "mmcc-msm8996",
  3133. .of_match_table = mmcc_msm8996_match_table,
  3134. },
  3135. };
  3136. module_platform_driver(mmcc_msm8996_driver);
  3137. MODULE_DESCRIPTION("QCOM MMCC MSM8996 Driver");
  3138. MODULE_LICENSE("GPL v2");
  3139. MODULE_ALIAS("platform:mmcc-msm8996");