safexcel.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (C) 2017 Marvell
  4. *
  5. * Antoine Tenart <antoine.tenart@free-electrons.com>
  6. */
  7. #ifndef __SAFEXCEL_H__
  8. #define __SAFEXCEL_H__
  9. #include <crypto/aead.h>
  10. #include <crypto/algapi.h>
  11. #include <crypto/internal/hash.h>
  12. #include <crypto/sha.h>
  13. #include <crypto/skcipher.h>
  14. #define EIP197_HIA_VERSION_LE 0xca35
  15. #define EIP197_HIA_VERSION_BE 0x35ca
  16. /* Static configuration */
  17. #define EIP197_DEFAULT_RING_SIZE 400
  18. #define EIP197_MAX_TOKENS 8
  19. #define EIP197_MAX_RINGS 4
  20. #define EIP197_FETCH_COUNT 1
  21. #define EIP197_MAX_BATCH_SZ 64
  22. #define EIP197_GFP_FLAGS(base) ((base).flags & CRYPTO_TFM_REQ_MAY_SLEEP ? \
  23. GFP_KERNEL : GFP_ATOMIC)
  24. /* Custom on-stack requests (for invalidation) */
  25. #define EIP197_SKCIPHER_REQ_SIZE sizeof(struct skcipher_request) + \
  26. sizeof(struct safexcel_cipher_req)
  27. #define EIP197_AHASH_REQ_SIZE sizeof(struct ahash_request) + \
  28. sizeof(struct safexcel_ahash_req)
  29. #define EIP197_AEAD_REQ_SIZE sizeof(struct aead_request) + \
  30. sizeof(struct safexcel_cipher_req)
  31. #define EIP197_REQUEST_ON_STACK(name, type, size) \
  32. char __##name##_desc[size] CRYPTO_MINALIGN_ATTR; \
  33. struct type##_request *name = (void *)__##name##_desc
  34. /* Register base offsets */
  35. #define EIP197_HIA_AIC(priv) ((priv)->base + (priv)->offsets.hia_aic)
  36. #define EIP197_HIA_AIC_G(priv) ((priv)->base + (priv)->offsets.hia_aic_g)
  37. #define EIP197_HIA_AIC_R(priv) ((priv)->base + (priv)->offsets.hia_aic_r)
  38. #define EIP197_HIA_AIC_xDR(priv) ((priv)->base + (priv)->offsets.hia_aic_xdr)
  39. #define EIP197_HIA_DFE(priv) ((priv)->base + (priv)->offsets.hia_dfe)
  40. #define EIP197_HIA_DFE_THR(priv) ((priv)->base + (priv)->offsets.hia_dfe_thr)
  41. #define EIP197_HIA_DSE(priv) ((priv)->base + (priv)->offsets.hia_dse)
  42. #define EIP197_HIA_DSE_THR(priv) ((priv)->base + (priv)->offsets.hia_dse_thr)
  43. #define EIP197_HIA_GEN_CFG(priv) ((priv)->base + (priv)->offsets.hia_gen_cfg)
  44. #define EIP197_PE(priv) ((priv)->base + (priv)->offsets.pe)
  45. /* EIP197 base offsets */
  46. #define EIP197_HIA_AIC_BASE 0x90000
  47. #define EIP197_HIA_AIC_G_BASE 0x90000
  48. #define EIP197_HIA_AIC_R_BASE 0x90800
  49. #define EIP197_HIA_AIC_xDR_BASE 0x80000
  50. #define EIP197_HIA_DFE_BASE 0x8c000
  51. #define EIP197_HIA_DFE_THR_BASE 0x8c040
  52. #define EIP197_HIA_DSE_BASE 0x8d000
  53. #define EIP197_HIA_DSE_THR_BASE 0x8d040
  54. #define EIP197_HIA_GEN_CFG_BASE 0xf0000
  55. #define EIP197_PE_BASE 0xa0000
  56. /* EIP97 base offsets */
  57. #define EIP97_HIA_AIC_BASE 0x0
  58. #define EIP97_HIA_AIC_G_BASE 0x0
  59. #define EIP97_HIA_AIC_R_BASE 0x0
  60. #define EIP97_HIA_AIC_xDR_BASE 0x0
  61. #define EIP97_HIA_DFE_BASE 0xf000
  62. #define EIP97_HIA_DFE_THR_BASE 0xf200
  63. #define EIP97_HIA_DSE_BASE 0xf400
  64. #define EIP97_HIA_DSE_THR_BASE 0xf600
  65. #define EIP97_HIA_GEN_CFG_BASE 0x10000
  66. #define EIP97_PE_BASE 0x10000
  67. /* CDR/RDR register offsets */
  68. #define EIP197_HIA_xDR_OFF(priv, r) (EIP197_HIA_AIC_xDR(priv) + (r) * 0x1000)
  69. #define EIP197_HIA_CDR(priv, r) (EIP197_HIA_xDR_OFF(priv, r))
  70. #define EIP197_HIA_RDR(priv, r) (EIP197_HIA_xDR_OFF(priv, r) + 0x800)
  71. #define EIP197_HIA_xDR_RING_BASE_ADDR_LO 0x0000
  72. #define EIP197_HIA_xDR_RING_BASE_ADDR_HI 0x0004
  73. #define EIP197_HIA_xDR_RING_SIZE 0x0018
  74. #define EIP197_HIA_xDR_DESC_SIZE 0x001c
  75. #define EIP197_HIA_xDR_CFG 0x0020
  76. #define EIP197_HIA_xDR_DMA_CFG 0x0024
  77. #define EIP197_HIA_xDR_THRESH 0x0028
  78. #define EIP197_HIA_xDR_PREP_COUNT 0x002c
  79. #define EIP197_HIA_xDR_PROC_COUNT 0x0030
  80. #define EIP197_HIA_xDR_PREP_PNTR 0x0034
  81. #define EIP197_HIA_xDR_PROC_PNTR 0x0038
  82. #define EIP197_HIA_xDR_STAT 0x003c
  83. /* register offsets */
  84. #define EIP197_HIA_DFE_CFG(n) (0x0000 + (128 * (n)))
  85. #define EIP197_HIA_DFE_THR_CTRL(n) (0x0000 + (128 * (n)))
  86. #define EIP197_HIA_DFE_THR_STAT(n) (0x0004 + (128 * (n)))
  87. #define EIP197_HIA_DSE_CFG(n) (0x0000 + (128 * (n)))
  88. #define EIP197_HIA_DSE_THR_CTRL(n) (0x0000 + (128 * (n)))
  89. #define EIP197_HIA_DSE_THR_STAT(n) (0x0004 + (128 * (n)))
  90. #define EIP197_HIA_RA_PE_CTRL(n) (0x0010 + (8 * (n)))
  91. #define EIP197_HIA_RA_PE_STAT 0x0014
  92. #define EIP197_HIA_AIC_R_OFF(r) ((r) * 0x1000)
  93. #define EIP197_HIA_AIC_R_ENABLE_CTRL(r) (0xe008 - EIP197_HIA_AIC_R_OFF(r))
  94. #define EIP197_HIA_AIC_R_ENABLED_STAT(r) (0xe010 - EIP197_HIA_AIC_R_OFF(r))
  95. #define EIP197_HIA_AIC_R_ACK(r) (0xe010 - EIP197_HIA_AIC_R_OFF(r))
  96. #define EIP197_HIA_AIC_R_ENABLE_CLR(r) (0xe014 - EIP197_HIA_AIC_R_OFF(r))
  97. #define EIP197_HIA_AIC_G_ENABLE_CTRL 0xf808
  98. #define EIP197_HIA_AIC_G_ENABLED_STAT 0xf810
  99. #define EIP197_HIA_AIC_G_ACK 0xf810
  100. #define EIP197_HIA_MST_CTRL 0xfff4
  101. #define EIP197_HIA_OPTIONS 0xfff8
  102. #define EIP197_HIA_VERSION 0xfffc
  103. #define EIP197_PE_IN_DBUF_THRES(n) (0x0000 + (0x2000 * (n)))
  104. #define EIP197_PE_IN_TBUF_THRES(n) (0x0100 + (0x2000 * (n)))
  105. #define EIP197_PE_ICE_SCRATCH_RAM(n) (0x0800 + (0x2000 * (n)))
  106. #define EIP197_PE_ICE_PUE_CTRL(n) (0x0c80 + (0x2000 * (n)))
  107. #define EIP197_PE_ICE_SCRATCH_CTRL(n) (0x0d04 + (0x2000 * (n)))
  108. #define EIP197_PE_ICE_FPP_CTRL(n) (0x0d80 + (0x2000 * (n)))
  109. #define EIP197_PE_ICE_RAM_CTRL(n) (0x0ff0 + (0x2000 * (n)))
  110. #define EIP197_PE_EIP96_FUNCTION_EN(n) (0x1004 + (0x2000 * (n)))
  111. #define EIP197_PE_EIP96_CONTEXT_CTRL(n) (0x1008 + (0x2000 * (n)))
  112. #define EIP197_PE_EIP96_CONTEXT_STAT(n) (0x100c + (0x2000 * (n)))
  113. #define EIP197_PE_OUT_DBUF_THRES(n) (0x1c00 + (0x2000 * (n)))
  114. #define EIP197_PE_OUT_TBUF_THRES(n) (0x1d00 + (0x2000 * (n)))
  115. #define EIP197_MST_CTRL 0xfff4
  116. /* EIP197-specific registers, no indirection */
  117. #define EIP197_CLASSIFICATION_RAMS 0xe0000
  118. #define EIP197_TRC_CTRL 0xf0800
  119. #define EIP197_TRC_LASTRES 0xf0804
  120. #define EIP197_TRC_REGINDEX 0xf0808
  121. #define EIP197_TRC_PARAMS 0xf0820
  122. #define EIP197_TRC_FREECHAIN 0xf0824
  123. #define EIP197_TRC_PARAMS2 0xf0828
  124. #define EIP197_TRC_ECCCTRL 0xf0830
  125. #define EIP197_TRC_ECCSTAT 0xf0834
  126. #define EIP197_TRC_ECCADMINSTAT 0xf0838
  127. #define EIP197_TRC_ECCDATASTAT 0xf083c
  128. #define EIP197_TRC_ECCDATA 0xf0840
  129. #define EIP197_CS_RAM_CTRL 0xf7ff0
  130. /* EIP197_HIA_xDR_DESC_SIZE */
  131. #define EIP197_xDR_DESC_MODE_64BIT BIT(31)
  132. /* EIP197_HIA_xDR_DMA_CFG */
  133. #define EIP197_HIA_xDR_WR_RES_BUF BIT(22)
  134. #define EIP197_HIA_xDR_WR_CTRL_BUF BIT(23)
  135. #define EIP197_HIA_xDR_WR_OWN_BUF BIT(24)
  136. #define EIP197_HIA_xDR_CFG_WR_CACHE(n) (((n) & 0x7) << 25)
  137. #define EIP197_HIA_xDR_CFG_RD_CACHE(n) (((n) & 0x7) << 29)
  138. /* EIP197_HIA_CDR_THRESH */
  139. #define EIP197_HIA_CDR_THRESH_PROC_PKT(n) (n)
  140. #define EIP197_HIA_CDR_THRESH_PROC_MODE BIT(22)
  141. #define EIP197_HIA_CDR_THRESH_PKT_MODE BIT(23)
  142. #define EIP197_HIA_CDR_THRESH_TIMEOUT(n) ((n) << 24) /* x256 clk cycles */
  143. /* EIP197_HIA_RDR_THRESH */
  144. #define EIP197_HIA_RDR_THRESH_PROC_PKT(n) (n)
  145. #define EIP197_HIA_RDR_THRESH_PKT_MODE BIT(23)
  146. #define EIP197_HIA_RDR_THRESH_TIMEOUT(n) ((n) << 24) /* x256 clk cycles */
  147. /* EIP197_HIA_xDR_PREP_COUNT */
  148. #define EIP197_xDR_PREP_CLR_COUNT BIT(31)
  149. /* EIP197_HIA_xDR_PROC_COUNT */
  150. #define EIP197_xDR_PROC_xD_PKT_OFFSET 24
  151. #define EIP197_xDR_PROC_xD_PKT_MASK GENMASK(6, 0)
  152. #define EIP197_xDR_PROC_xD_COUNT(n) ((n) << 2)
  153. #define EIP197_xDR_PROC_xD_PKT(n) ((n) << 24)
  154. #define EIP197_xDR_PROC_CLR_COUNT BIT(31)
  155. /* EIP197_HIA_xDR_STAT */
  156. #define EIP197_xDR_DMA_ERR BIT(0)
  157. #define EIP197_xDR_PREP_CMD_THRES BIT(1)
  158. #define EIP197_xDR_ERR BIT(2)
  159. #define EIP197_xDR_THRESH BIT(4)
  160. #define EIP197_xDR_TIMEOUT BIT(5)
  161. #define EIP197_HIA_RA_PE_CTRL_RESET BIT(31)
  162. #define EIP197_HIA_RA_PE_CTRL_EN BIT(30)
  163. /* EIP197_HIA_OPTIONS */
  164. #define EIP197_N_PES_OFFSET 4
  165. #define EIP197_N_PES_MASK GENMASK(4, 0)
  166. #define EIP97_N_PES_MASK GENMASK(2, 0)
  167. /* EIP197_HIA_AIC_R_ENABLE_CTRL */
  168. #define EIP197_CDR_IRQ(n) BIT((n) * 2)
  169. #define EIP197_RDR_IRQ(n) BIT((n) * 2 + 1)
  170. /* EIP197_HIA_DFE/DSE_CFG */
  171. #define EIP197_HIA_DxE_CFG_MIN_DATA_SIZE(n) ((n) << 0)
  172. #define EIP197_HIA_DxE_CFG_DATA_CACHE_CTRL(n) (((n) & 0x7) << 4)
  173. #define EIP197_HIA_DxE_CFG_MAX_DATA_SIZE(n) ((n) << 8)
  174. #define EIP197_HIA_DSE_CFG_ALWAYS_BUFFERABLE GENMASK(15, 14)
  175. #define EIP197_HIA_DxE_CFG_MIN_CTRL_SIZE(n) ((n) << 16)
  176. #define EIP197_HIA_DxE_CFG_CTRL_CACHE_CTRL(n) (((n) & 0x7) << 20)
  177. #define EIP197_HIA_DxE_CFG_MAX_CTRL_SIZE(n) ((n) << 24)
  178. #define EIP197_HIA_DFE_CFG_DIS_DEBUG (BIT(31) | BIT(29))
  179. #define EIP197_HIA_DSE_CFG_EN_SINGLE_WR BIT(29)
  180. #define EIP197_HIA_DSE_CFG_DIS_DEBUG BIT(31)
  181. /* EIP197_HIA_DFE/DSE_THR_CTRL */
  182. #define EIP197_DxE_THR_CTRL_EN BIT(30)
  183. #define EIP197_DxE_THR_CTRL_RESET_PE BIT(31)
  184. /* EIP197_HIA_AIC_G_ENABLED_STAT */
  185. #define EIP197_G_IRQ_DFE(n) BIT((n) << 1)
  186. #define EIP197_G_IRQ_DSE(n) BIT(((n) << 1) + 1)
  187. #define EIP197_G_IRQ_RING BIT(16)
  188. #define EIP197_G_IRQ_PE(n) BIT((n) + 20)
  189. /* EIP197_HIA_MST_CTRL */
  190. #define RD_CACHE_3BITS 0x5
  191. #define WR_CACHE_3BITS 0x3
  192. #define RD_CACHE_4BITS (RD_CACHE_3BITS << 1 | BIT(0))
  193. #define WR_CACHE_4BITS (WR_CACHE_3BITS << 1 | BIT(0))
  194. #define EIP197_MST_CTRL_RD_CACHE(n) (((n) & 0xf) << 0)
  195. #define EIP197_MST_CTRL_WD_CACHE(n) (((n) & 0xf) << 4)
  196. #define EIP197_MST_CTRL_TX_MAX_CMD(n) (((n) & 0xf) << 20)
  197. #define EIP197_MST_CTRL_BYTE_SWAP BIT(24)
  198. #define EIP197_MST_CTRL_NO_BYTE_SWAP BIT(25)
  199. /* EIP197_PE_IN_DBUF/TBUF_THRES */
  200. #define EIP197_PE_IN_xBUF_THRES_MIN(n) ((n) << 8)
  201. #define EIP197_PE_IN_xBUF_THRES_MAX(n) ((n) << 12)
  202. /* EIP197_PE_OUT_DBUF_THRES */
  203. #define EIP197_PE_OUT_DBUF_THRES_MIN(n) ((n) << 0)
  204. #define EIP197_PE_OUT_DBUF_THRES_MAX(n) ((n) << 4)
  205. /* EIP197_PE_ICE_SCRATCH_CTRL */
  206. #define EIP197_PE_ICE_SCRATCH_CTRL_CHANGE_TIMER BIT(2)
  207. #define EIP197_PE_ICE_SCRATCH_CTRL_TIMER_EN BIT(3)
  208. #define EIP197_PE_ICE_SCRATCH_CTRL_CHANGE_ACCESS BIT(24)
  209. #define EIP197_PE_ICE_SCRATCH_CTRL_SCRATCH_ACCESS BIT(25)
  210. /* EIP197_PE_ICE_SCRATCH_RAM */
  211. #define EIP197_NUM_OF_SCRATCH_BLOCKS 32
  212. /* EIP197_PE_ICE_PUE/FPP_CTRL */
  213. #define EIP197_PE_ICE_x_CTRL_SW_RESET BIT(0)
  214. #define EIP197_PE_ICE_x_CTRL_CLR_ECC_NON_CORR BIT(14)
  215. #define EIP197_PE_ICE_x_CTRL_CLR_ECC_CORR BIT(15)
  216. /* EIP197_PE_ICE_RAM_CTRL */
  217. #define EIP197_PE_ICE_RAM_CTRL_PUE_PROG_EN BIT(0)
  218. #define EIP197_PE_ICE_RAM_CTRL_FPP_PROG_EN BIT(1)
  219. /* EIP197_PE_EIP96_FUNCTION_EN */
  220. #define EIP197_FUNCTION_RSVD (BIT(6) | BIT(15) | BIT(20) | BIT(23))
  221. #define EIP197_PROTOCOL_HASH_ONLY BIT(0)
  222. #define EIP197_PROTOCOL_ENCRYPT_ONLY BIT(1)
  223. #define EIP197_PROTOCOL_HASH_ENCRYPT BIT(2)
  224. #define EIP197_PROTOCOL_HASH_DECRYPT BIT(3)
  225. #define EIP197_PROTOCOL_ENCRYPT_HASH BIT(4)
  226. #define EIP197_PROTOCOL_DECRYPT_HASH BIT(5)
  227. #define EIP197_ALG_ARC4 BIT(7)
  228. #define EIP197_ALG_AES_ECB BIT(8)
  229. #define EIP197_ALG_AES_CBC BIT(9)
  230. #define EIP197_ALG_AES_CTR_ICM BIT(10)
  231. #define EIP197_ALG_AES_OFB BIT(11)
  232. #define EIP197_ALG_AES_CFB BIT(12)
  233. #define EIP197_ALG_DES_ECB BIT(13)
  234. #define EIP197_ALG_DES_CBC BIT(14)
  235. #define EIP197_ALG_DES_OFB BIT(16)
  236. #define EIP197_ALG_DES_CFB BIT(17)
  237. #define EIP197_ALG_3DES_ECB BIT(18)
  238. #define EIP197_ALG_3DES_CBC BIT(19)
  239. #define EIP197_ALG_3DES_OFB BIT(21)
  240. #define EIP197_ALG_3DES_CFB BIT(22)
  241. #define EIP197_ALG_MD5 BIT(24)
  242. #define EIP197_ALG_HMAC_MD5 BIT(25)
  243. #define EIP197_ALG_SHA1 BIT(26)
  244. #define EIP197_ALG_HMAC_SHA1 BIT(27)
  245. #define EIP197_ALG_SHA2 BIT(28)
  246. #define EIP197_ALG_HMAC_SHA2 BIT(29)
  247. #define EIP197_ALG_AES_XCBC_MAC BIT(30)
  248. #define EIP197_ALG_GCM_HASH BIT(31)
  249. /* EIP197_PE_EIP96_CONTEXT_CTRL */
  250. #define EIP197_CONTEXT_SIZE(n) (n)
  251. #define EIP197_ADDRESS_MODE BIT(8)
  252. #define EIP197_CONTROL_MODE BIT(9)
  253. /* Context Control */
  254. struct safexcel_context_record {
  255. u32 control0;
  256. u32 control1;
  257. __le32 data[40];
  258. } __packed;
  259. /* control0 */
  260. #define CONTEXT_CONTROL_TYPE_NULL_OUT 0x0
  261. #define CONTEXT_CONTROL_TYPE_NULL_IN 0x1
  262. #define CONTEXT_CONTROL_TYPE_HASH_OUT 0x2
  263. #define CONTEXT_CONTROL_TYPE_HASH_IN 0x3
  264. #define CONTEXT_CONTROL_TYPE_CRYPTO_OUT 0x4
  265. #define CONTEXT_CONTROL_TYPE_CRYPTO_IN 0x5
  266. #define CONTEXT_CONTROL_TYPE_ENCRYPT_HASH_OUT 0x6
  267. #define CONTEXT_CONTROL_TYPE_DECRYPT_HASH_IN 0x7
  268. #define CONTEXT_CONTROL_TYPE_HASH_ENCRYPT_OUT 0xe
  269. #define CONTEXT_CONTROL_TYPE_HASH_DECRYPT_IN 0xf
  270. #define CONTEXT_CONTROL_RESTART_HASH BIT(4)
  271. #define CONTEXT_CONTROL_NO_FINISH_HASH BIT(5)
  272. #define CONTEXT_CONTROL_SIZE(n) ((n) << 8)
  273. #define CONTEXT_CONTROL_KEY_EN BIT(16)
  274. #define CONTEXT_CONTROL_CRYPTO_ALG_DES (0x0 << 17)
  275. #define CONTEXT_CONTROL_CRYPTO_ALG_3DES (0x2 << 17)
  276. #define CONTEXT_CONTROL_CRYPTO_ALG_AES128 (0x5 << 17)
  277. #define CONTEXT_CONTROL_CRYPTO_ALG_AES192 (0x6 << 17)
  278. #define CONTEXT_CONTROL_CRYPTO_ALG_AES256 (0x7 << 17)
  279. #define CONTEXT_CONTROL_DIGEST_PRECOMPUTED (0x1 << 21)
  280. #define CONTEXT_CONTROL_DIGEST_HMAC (0x3 << 21)
  281. #define CONTEXT_CONTROL_CRYPTO_ALG_MD5 (0x0 << 23)
  282. #define CONTEXT_CONTROL_CRYPTO_ALG_SHA1 (0x2 << 23)
  283. #define CONTEXT_CONTROL_CRYPTO_ALG_SHA224 (0x4 << 23)
  284. #define CONTEXT_CONTROL_CRYPTO_ALG_SHA256 (0x3 << 23)
  285. #define CONTEXT_CONTROL_CRYPTO_ALG_SHA384 (0x6 << 23)
  286. #define CONTEXT_CONTROL_CRYPTO_ALG_SHA512 (0x5 << 23)
  287. #define CONTEXT_CONTROL_INV_FR (0x5 << 24)
  288. #define CONTEXT_CONTROL_INV_TR (0x6 << 24)
  289. /* control1 */
  290. #define CONTEXT_CONTROL_CRYPTO_MODE_ECB (0 << 0)
  291. #define CONTEXT_CONTROL_CRYPTO_MODE_CBC (1 << 0)
  292. #define CONTEXT_CONTROL_IV0 BIT(5)
  293. #define CONTEXT_CONTROL_IV1 BIT(6)
  294. #define CONTEXT_CONTROL_IV2 BIT(7)
  295. #define CONTEXT_CONTROL_IV3 BIT(8)
  296. #define CONTEXT_CONTROL_DIGEST_CNT BIT(9)
  297. #define CONTEXT_CONTROL_COUNTER_MODE BIT(10)
  298. #define CONTEXT_CONTROL_HASH_STORE BIT(19)
  299. /* The hash counter given to the engine in the context has a granularity of
  300. * 64 bits.
  301. */
  302. #define EIP197_COUNTER_BLOCK_SIZE 64
  303. /* EIP197_CS_RAM_CTRL */
  304. #define EIP197_TRC_ENABLE_0 BIT(4)
  305. #define EIP197_TRC_ENABLE_1 BIT(5)
  306. #define EIP197_TRC_ENABLE_2 BIT(6)
  307. #define EIP197_TRC_ENABLE_MASK GENMASK(6, 4)
  308. /* EIP197_TRC_PARAMS */
  309. #define EIP197_TRC_PARAMS_SW_RESET BIT(0)
  310. #define EIP197_TRC_PARAMS_DATA_ACCESS BIT(2)
  311. #define EIP197_TRC_PARAMS_HTABLE_SZ(x) ((x) << 4)
  312. #define EIP197_TRC_PARAMS_BLK_TIMER_SPEED(x) ((x) << 10)
  313. #define EIP197_TRC_PARAMS_RC_SZ_LARGE(n) ((n) << 18)
  314. /* EIP197_TRC_FREECHAIN */
  315. #define EIP197_TRC_FREECHAIN_HEAD_PTR(p) (p)
  316. #define EIP197_TRC_FREECHAIN_TAIL_PTR(p) ((p) << 16)
  317. /* EIP197_TRC_PARAMS2 */
  318. #define EIP197_TRC_PARAMS2_HTABLE_PTR(p) (p)
  319. #define EIP197_TRC_PARAMS2_RC_SZ_SMALL(n) ((n) << 18)
  320. /* Cache helpers */
  321. #define EIP197B_CS_RC_MAX 52
  322. #define EIP197D_CS_RC_MAX 96
  323. #define EIP197_CS_RC_SIZE (4 * sizeof(u32))
  324. #define EIP197_CS_RC_NEXT(x) (x)
  325. #define EIP197_CS_RC_PREV(x) ((x) << 10)
  326. #define EIP197_RC_NULL 0x3ff
  327. #define EIP197B_CS_TRC_REC_WC 59
  328. #define EIP197D_CS_TRC_REC_WC 64
  329. #define EIP197B_CS_TRC_LG_REC_WC 73
  330. #define EIP197D_CS_TRC_LG_REC_WC 80
  331. #define EIP197B_CS_HT_WC 64
  332. #define EIP197D_CS_HT_WC 256
  333. /* Result data */
  334. struct result_data_desc {
  335. u32 packet_length:17;
  336. u32 error_code:15;
  337. u8 bypass_length:4;
  338. u8 e15:1;
  339. u16 rsvd0;
  340. u8 hash_bytes:1;
  341. u8 hash_length:6;
  342. u8 generic_bytes:1;
  343. u8 checksum:1;
  344. u8 next_header:1;
  345. u8 length:1;
  346. u16 application_id;
  347. u16 rsvd1;
  348. u32 rsvd2;
  349. } __packed;
  350. /* Basic Result Descriptor format */
  351. struct safexcel_result_desc {
  352. u32 particle_size:17;
  353. u8 rsvd0:3;
  354. u8 descriptor_overflow:1;
  355. u8 buffer_overflow:1;
  356. u8 last_seg:1;
  357. u8 first_seg:1;
  358. u16 result_size:8;
  359. u32 rsvd1;
  360. u32 data_lo;
  361. u32 data_hi;
  362. struct result_data_desc result_data;
  363. } __packed;
  364. struct safexcel_token {
  365. u32 packet_length:17;
  366. u8 stat:2;
  367. u16 instructions:9;
  368. u8 opcode:4;
  369. } __packed;
  370. #define EIP197_TOKEN_HASH_RESULT_VERIFY BIT(16)
  371. #define EIP197_TOKEN_STAT_LAST_HASH BIT(0)
  372. #define EIP197_TOKEN_STAT_LAST_PACKET BIT(1)
  373. #define EIP197_TOKEN_OPCODE_DIRECTION 0x0
  374. #define EIP197_TOKEN_OPCODE_INSERT 0x2
  375. #define EIP197_TOKEN_OPCODE_NOOP EIP197_TOKEN_OPCODE_INSERT
  376. #define EIP197_TOKEN_OPCODE_RETRIEVE 0x4
  377. #define EIP197_TOKEN_OPCODE_VERIFY 0xd
  378. #define EIP197_TOKEN_OPCODE_BYPASS GENMASK(3, 0)
  379. static inline void eip197_noop_token(struct safexcel_token *token)
  380. {
  381. token->opcode = EIP197_TOKEN_OPCODE_NOOP;
  382. token->packet_length = BIT(2);
  383. }
  384. /* Instructions */
  385. #define EIP197_TOKEN_INS_INSERT_HASH_DIGEST 0x1c
  386. #define EIP197_TOKEN_INS_TYPE_OUTPUT BIT(5)
  387. #define EIP197_TOKEN_INS_TYPE_HASH BIT(6)
  388. #define EIP197_TOKEN_INS_TYPE_CRYTO BIT(7)
  389. #define EIP197_TOKEN_INS_LAST BIT(8)
  390. /* Processing Engine Control Data */
  391. struct safexcel_control_data_desc {
  392. u32 packet_length:17;
  393. u16 options:13;
  394. u8 type:2;
  395. u16 application_id;
  396. u16 rsvd;
  397. u8 refresh:2;
  398. u32 context_lo:30;
  399. u32 context_hi;
  400. u32 control0;
  401. u32 control1;
  402. u32 token[EIP197_MAX_TOKENS];
  403. } __packed;
  404. #define EIP197_OPTION_MAGIC_VALUE BIT(0)
  405. #define EIP197_OPTION_64BIT_CTX BIT(1)
  406. #define EIP197_OPTION_CTX_CTRL_IN_CMD BIT(8)
  407. #define EIP197_OPTION_2_TOKEN_IV_CMD GENMASK(11, 10)
  408. #define EIP197_OPTION_4_TOKEN_IV_CMD GENMASK(11, 9)
  409. #define EIP197_TYPE_EXTENDED 0x3
  410. /* Basic Command Descriptor format */
  411. struct safexcel_command_desc {
  412. u32 particle_size:17;
  413. u8 rsvd0:5;
  414. u8 last_seg:1;
  415. u8 first_seg:1;
  416. u16 additional_cdata_size:8;
  417. u32 rsvd1;
  418. u32 data_lo;
  419. u32 data_hi;
  420. struct safexcel_control_data_desc control_data;
  421. } __packed;
  422. /*
  423. * Internal structures & functions
  424. */
  425. enum eip197_fw {
  426. FW_IFPP = 0,
  427. FW_IPUE,
  428. FW_NB
  429. };
  430. struct safexcel_desc_ring {
  431. void *base;
  432. void *base_end;
  433. dma_addr_t base_dma;
  434. /* write and read pointers */
  435. void *write;
  436. void *read;
  437. /* descriptor element offset */
  438. unsigned offset;
  439. };
  440. enum safexcel_alg_type {
  441. SAFEXCEL_ALG_TYPE_SKCIPHER,
  442. SAFEXCEL_ALG_TYPE_AEAD,
  443. SAFEXCEL_ALG_TYPE_AHASH,
  444. };
  445. struct safexcel_config {
  446. u32 pes;
  447. u32 rings;
  448. u32 cd_size;
  449. u32 cd_offset;
  450. u32 rd_size;
  451. u32 rd_offset;
  452. };
  453. struct safexcel_work_data {
  454. struct work_struct work;
  455. struct safexcel_crypto_priv *priv;
  456. int ring;
  457. };
  458. struct safexcel_ring {
  459. spinlock_t lock;
  460. struct workqueue_struct *workqueue;
  461. struct safexcel_work_data work_data;
  462. /* command/result rings */
  463. struct safexcel_desc_ring cdr;
  464. struct safexcel_desc_ring rdr;
  465. /* result ring crypto API request */
  466. struct crypto_async_request **rdr_req;
  467. /* queue */
  468. struct crypto_queue queue;
  469. spinlock_t queue_lock;
  470. /* Number of requests in the engine. */
  471. int requests;
  472. /* The ring is currently handling at least one request */
  473. bool busy;
  474. /* Store for current requests when bailing out of the dequeueing
  475. * function when no enough resources are available.
  476. */
  477. struct crypto_async_request *req;
  478. struct crypto_async_request *backlog;
  479. };
  480. enum safexcel_eip_version {
  481. EIP97IES = BIT(0),
  482. EIP197B = BIT(1),
  483. EIP197D = BIT(2),
  484. };
  485. struct safexcel_register_offsets {
  486. u32 hia_aic;
  487. u32 hia_aic_g;
  488. u32 hia_aic_r;
  489. u32 hia_aic_xdr;
  490. u32 hia_dfe;
  491. u32 hia_dfe_thr;
  492. u32 hia_dse;
  493. u32 hia_dse_thr;
  494. u32 hia_gen_cfg;
  495. u32 pe;
  496. };
  497. enum safexcel_flags {
  498. EIP197_TRC_CACHE = BIT(0),
  499. };
  500. struct safexcel_crypto_priv {
  501. void __iomem *base;
  502. struct device *dev;
  503. struct clk *clk;
  504. struct clk *reg_clk;
  505. struct safexcel_config config;
  506. enum safexcel_eip_version version;
  507. struct safexcel_register_offsets offsets;
  508. u32 flags;
  509. /* context DMA pool */
  510. struct dma_pool *context_pool;
  511. atomic_t ring_used;
  512. struct safexcel_ring *ring;
  513. };
  514. struct safexcel_context {
  515. int (*send)(struct crypto_async_request *req, int ring,
  516. int *commands, int *results);
  517. int (*handle_result)(struct safexcel_crypto_priv *priv, int ring,
  518. struct crypto_async_request *req, bool *complete,
  519. int *ret);
  520. struct safexcel_context_record *ctxr;
  521. dma_addr_t ctxr_dma;
  522. int ring;
  523. bool needs_inv;
  524. bool exit_inv;
  525. };
  526. struct safexcel_ahash_export_state {
  527. u64 len[2];
  528. u64 processed[2];
  529. u32 digest;
  530. u32 state[SHA512_DIGEST_SIZE / sizeof(u32)];
  531. u8 cache[SHA512_BLOCK_SIZE];
  532. };
  533. /*
  534. * Template structure to describe the algorithms in order to register them.
  535. * It also has the purpose to contain our private structure and is actually
  536. * the only way I know in this framework to avoid having global pointers...
  537. */
  538. struct safexcel_alg_template {
  539. struct safexcel_crypto_priv *priv;
  540. enum safexcel_alg_type type;
  541. u32 engines;
  542. union {
  543. struct skcipher_alg skcipher;
  544. struct aead_alg aead;
  545. struct ahash_alg ahash;
  546. } alg;
  547. };
  548. struct safexcel_inv_result {
  549. struct completion completion;
  550. int error;
  551. };
  552. void safexcel_dequeue(struct safexcel_crypto_priv *priv, int ring);
  553. int safexcel_rdesc_check_errors(struct safexcel_crypto_priv *priv,
  554. struct safexcel_result_desc *rdesc);
  555. void safexcel_complete(struct safexcel_crypto_priv *priv, int ring);
  556. int safexcel_invalidate_cache(struct crypto_async_request *async,
  557. struct safexcel_crypto_priv *priv,
  558. dma_addr_t ctxr_dma, int ring);
  559. int safexcel_init_ring_descriptors(struct safexcel_crypto_priv *priv,
  560. struct safexcel_desc_ring *cdr,
  561. struct safexcel_desc_ring *rdr);
  562. int safexcel_select_ring(struct safexcel_crypto_priv *priv);
  563. void *safexcel_ring_next_rptr(struct safexcel_crypto_priv *priv,
  564. struct safexcel_desc_ring *ring);
  565. void *safexcel_ring_first_rptr(struct safexcel_crypto_priv *priv, int ring);
  566. void safexcel_ring_rollback_wptr(struct safexcel_crypto_priv *priv,
  567. struct safexcel_desc_ring *ring);
  568. struct safexcel_command_desc *safexcel_add_cdesc(struct safexcel_crypto_priv *priv,
  569. int ring_id,
  570. bool first, bool last,
  571. dma_addr_t data, u32 len,
  572. u32 full_data_len,
  573. dma_addr_t context);
  574. struct safexcel_result_desc *safexcel_add_rdesc(struct safexcel_crypto_priv *priv,
  575. int ring_id,
  576. bool first, bool last,
  577. dma_addr_t data, u32 len);
  578. int safexcel_ring_first_rdr_index(struct safexcel_crypto_priv *priv,
  579. int ring);
  580. int safexcel_ring_rdr_rdesc_index(struct safexcel_crypto_priv *priv,
  581. int ring,
  582. struct safexcel_result_desc *rdesc);
  583. void safexcel_rdr_req_set(struct safexcel_crypto_priv *priv,
  584. int ring,
  585. struct safexcel_result_desc *rdesc,
  586. struct crypto_async_request *req);
  587. inline struct crypto_async_request *
  588. safexcel_rdr_req_get(struct safexcel_crypto_priv *priv, int ring);
  589. void safexcel_inv_complete(struct crypto_async_request *req, int error);
  590. int safexcel_hmac_setkey(const char *alg, const u8 *key, unsigned int keylen,
  591. void *istate, void *ostate);
  592. /* available algorithms */
  593. extern struct safexcel_alg_template safexcel_alg_ecb_des;
  594. extern struct safexcel_alg_template safexcel_alg_cbc_des;
  595. extern struct safexcel_alg_template safexcel_alg_ecb_des3_ede;
  596. extern struct safexcel_alg_template safexcel_alg_cbc_des3_ede;
  597. extern struct safexcel_alg_template safexcel_alg_ecb_aes;
  598. extern struct safexcel_alg_template safexcel_alg_cbc_aes;
  599. extern struct safexcel_alg_template safexcel_alg_md5;
  600. extern struct safexcel_alg_template safexcel_alg_sha1;
  601. extern struct safexcel_alg_template safexcel_alg_sha224;
  602. extern struct safexcel_alg_template safexcel_alg_sha256;
  603. extern struct safexcel_alg_template safexcel_alg_sha384;
  604. extern struct safexcel_alg_template safexcel_alg_sha512;
  605. extern struct safexcel_alg_template safexcel_alg_hmac_md5;
  606. extern struct safexcel_alg_template safexcel_alg_hmac_sha1;
  607. extern struct safexcel_alg_template safexcel_alg_hmac_sha224;
  608. extern struct safexcel_alg_template safexcel_alg_hmac_sha256;
  609. extern struct safexcel_alg_template safexcel_alg_hmac_sha384;
  610. extern struct safexcel_alg_template safexcel_alg_hmac_sha512;
  611. extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha1_cbc_aes;
  612. extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha224_cbc_aes;
  613. extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha256_cbc_aes;
  614. extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha384_cbc_aes;
  615. extern struct safexcel_alg_template safexcel_alg_authenc_hmac_sha512_cbc_aes;
  616. #endif