kfd_dbgdev.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. */
  22. #ifndef KFD_DBGDEV_H_
  23. #define KFD_DBGDEV_H_
  24. enum {
  25. SQ_CMD_VMID_OFFSET = 28,
  26. ADDRESS_WATCH_CNTL_OFFSET = 24
  27. };
  28. enum {
  29. PRIV_QUEUE_SYNC_TIME_MS = 200
  30. };
  31. /* CONTEXT reg space definition */
  32. enum {
  33. CONTEXT_REG_BASE = 0xA000,
  34. CONTEXT_REG_END = 0xA400,
  35. CONTEXT_REG_SIZE = CONTEXT_REG_END - CONTEXT_REG_BASE
  36. };
  37. /* USER CONFIG reg space definition */
  38. enum {
  39. USERCONFIG_REG_BASE = 0xC000,
  40. USERCONFIG_REG_END = 0x10000,
  41. USERCONFIG_REG_SIZE = USERCONFIG_REG_END - USERCONFIG_REG_BASE
  42. };
  43. /* CONFIG reg space definition */
  44. enum {
  45. AMD_CONFIG_REG_BASE = 0x2000, /* in dwords */
  46. AMD_CONFIG_REG_END = 0x2B00,
  47. AMD_CONFIG_REG_SIZE = AMD_CONFIG_REG_END - AMD_CONFIG_REG_BASE
  48. };
  49. /* SH reg space definition */
  50. enum {
  51. SH_REG_BASE = 0x2C00,
  52. SH_REG_END = 0x3000,
  53. SH_REG_SIZE = SH_REG_END - SH_REG_BASE
  54. };
  55. /* SQ_CMD definitions */
  56. #define SQ_CMD 0x8DEC
  57. enum SQ_IND_CMD_CMD {
  58. SQ_IND_CMD_CMD_NULL = 0x00000000,
  59. SQ_IND_CMD_CMD_HALT = 0x00000001,
  60. SQ_IND_CMD_CMD_RESUME = 0x00000002,
  61. SQ_IND_CMD_CMD_KILL = 0x00000003,
  62. SQ_IND_CMD_CMD_DEBUG = 0x00000004,
  63. SQ_IND_CMD_CMD_TRAP = 0x00000005,
  64. };
  65. enum SQ_IND_CMD_MODE {
  66. SQ_IND_CMD_MODE_SINGLE = 0x00000000,
  67. SQ_IND_CMD_MODE_BROADCAST = 0x00000001,
  68. SQ_IND_CMD_MODE_BROADCAST_QUEUE = 0x00000002,
  69. SQ_IND_CMD_MODE_BROADCAST_PIPE = 0x00000003,
  70. SQ_IND_CMD_MODE_BROADCAST_ME = 0x00000004,
  71. };
  72. union SQ_IND_INDEX_BITS {
  73. struct {
  74. uint32_t wave_id:4;
  75. uint32_t simd_id:2;
  76. uint32_t thread_id:6;
  77. uint32_t:1;
  78. uint32_t force_read:1;
  79. uint32_t read_timeout:1;
  80. uint32_t unindexed:1;
  81. uint32_t index:16;
  82. } bitfields, bits;
  83. uint32_t u32All;
  84. signed int i32All;
  85. float f32All;
  86. };
  87. union SQ_IND_CMD_BITS {
  88. struct {
  89. uint32_t data:32;
  90. } bitfields, bits;
  91. uint32_t u32All;
  92. signed int i32All;
  93. float f32All;
  94. };
  95. union SQ_CMD_BITS {
  96. struct {
  97. uint32_t cmd:3;
  98. uint32_t:1;
  99. uint32_t mode:3;
  100. uint32_t check_vmid:1;
  101. uint32_t trap_id:3;
  102. uint32_t:5;
  103. uint32_t wave_id:4;
  104. uint32_t simd_id:2;
  105. uint32_t:2;
  106. uint32_t queue_id:3;
  107. uint32_t:1;
  108. uint32_t vm_id:4;
  109. } bitfields, bits;
  110. uint32_t u32All;
  111. signed int i32All;
  112. float f32All;
  113. };
  114. union SQ_IND_DATA_BITS {
  115. struct {
  116. uint32_t data:32;
  117. } bitfields, bits;
  118. uint32_t u32All;
  119. signed int i32All;
  120. float f32All;
  121. };
  122. union GRBM_GFX_INDEX_BITS {
  123. struct {
  124. uint32_t instance_index:8;
  125. uint32_t sh_index:8;
  126. uint32_t se_index:8;
  127. uint32_t:5;
  128. uint32_t sh_broadcast_writes:1;
  129. uint32_t instance_broadcast_writes:1;
  130. uint32_t se_broadcast_writes:1;
  131. } bitfields, bits;
  132. uint32_t u32All;
  133. signed int i32All;
  134. float f32All;
  135. };
  136. union TCP_WATCH_ADDR_H_BITS {
  137. struct {
  138. uint32_t addr:16;
  139. uint32_t:16;
  140. } bitfields, bits;
  141. uint32_t u32All;
  142. signed int i32All;
  143. float f32All;
  144. };
  145. union TCP_WATCH_ADDR_L_BITS {
  146. struct {
  147. uint32_t:6;
  148. uint32_t addr:26;
  149. } bitfields, bits;
  150. uint32_t u32All;
  151. signed int i32All;
  152. float f32All;
  153. };
  154. enum {
  155. QUEUESTATE__INVALID = 0, /* so by default we'll get invalid state */
  156. QUEUESTATE__ACTIVE_COMPLETION_PENDING,
  157. QUEUESTATE__ACTIVE
  158. };
  159. union ULARGE_INTEGER {
  160. struct {
  161. uint32_t low_part;
  162. uint32_t high_part;
  163. } u;
  164. unsigned long long quad_part;
  165. };
  166. #define KFD_CIK_VMID_START_OFFSET (8)
  167. #define KFD_CIK_VMID_END_OFFSET (KFD_CIK_VMID_START_OFFSET + (8))
  168. void kfd_dbgdev_init(struct kfd_dbgdev *pdbgdev, struct kfd_dev *pdev,
  169. enum DBGDEV_TYPE type);
  170. union TCP_WATCH_CNTL_BITS {
  171. struct {
  172. uint32_t mask:24;
  173. uint32_t vmid:4;
  174. uint32_t atc:1;
  175. uint32_t mode:2;
  176. uint32_t valid:1;
  177. } bitfields, bits;
  178. uint32_t u32All;
  179. signed int i32All;
  180. float f32All;
  181. };
  182. enum {
  183. ADDRESS_WATCH_REG_CNTL_ATC_BIT = 0x10000000UL,
  184. ADDRESS_WATCH_REG_CNTL_DEFAULT_MASK = 0x00FFFFFF,
  185. ADDRESS_WATCH_REG_ADDLOW_MASK_EXTENSION = 0x03000000,
  186. /* extend the mask to 26 bits in order to match the low address field */
  187. ADDRESS_WATCH_REG_ADDLOW_SHIFT = 6,
  188. ADDRESS_WATCH_REG_ADDHIGH_MASK = 0xFFFF
  189. };
  190. enum {
  191. MAX_TRAPID = 8, /* 3 bits in the bitfield. */
  192. MAX_WATCH_ADDRESSES = 4
  193. };
  194. enum {
  195. ADDRESS_WATCH_REG_ADDR_HI = 0,
  196. ADDRESS_WATCH_REG_ADDR_LO,
  197. ADDRESS_WATCH_REG_CNTL,
  198. ADDRESS_WATCH_REG_MAX
  199. };
  200. #endif /* KFD_DBGDEV_H_ */