123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272 |
- /*
- * Copyright 2015 Advanced Micro Devices, Inc.
- *
- * Permission is hereby granted, free of charge, to any person obtaining a
- * copy of this software and associated documentation files (the "Software"),
- * to deal in the Software without restriction, including without limitation
- * the rights to use, copy, modify, merge, publish, distribute, sublicense,
- * and/or sell copies of the Software, and to permit persons to whom the
- * Software is furnished to do so, subject to the following conditions:
- *
- * The above copyright notice and this permission notice shall be included in
- * all copies or substantial portions of the Software.
- *
- * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
- * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
- * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
- * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
- * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
- * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
- * OTHER DEALINGS IN THE SOFTWARE.
- *
- */
- #include "pp_debug.h"
- #include <linux/types.h>
- #include <linux/kernel.h>
- #include <linux/gfp.h>
- #include <linux/slab.h>
- #include <linux/firmware.h>
- #include "amd_shared.h"
- #include "amd_powerplay.h"
- #include "power_state.h"
- #include "amdgpu.h"
- #include "hwmgr.h"
- static const struct amd_pm_funcs pp_dpm_funcs;
- static int amd_powerplay_create(struct amdgpu_device *adev)
- {
- struct pp_hwmgr *hwmgr;
- if (adev == NULL)
- return -EINVAL;
- hwmgr = kzalloc(sizeof(struct pp_hwmgr), GFP_KERNEL);
- if (hwmgr == NULL)
- return -ENOMEM;
- hwmgr->adev = adev;
- hwmgr->not_vf = !amdgpu_sriov_vf(adev);
- hwmgr->pm_en = (amdgpu_dpm && hwmgr->not_vf) ? true : false;
- hwmgr->device = amdgpu_cgs_create_device(adev);
- mutex_init(&hwmgr->smu_lock);
- hwmgr->chip_family = adev->family;
- hwmgr->chip_id = adev->asic_type;
- hwmgr->feature_mask = adev->powerplay.pp_feature;
- hwmgr->display_config = &adev->pm.pm_display_cfg;
- adev->powerplay.pp_handle = hwmgr;
- adev->powerplay.pp_funcs = &pp_dpm_funcs;
- return 0;
- }
- static void amd_powerplay_destroy(struct amdgpu_device *adev)
- {
- struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
- kfree(hwmgr->hardcode_pp_table);
- hwmgr->hardcode_pp_table = NULL;
- kfree(hwmgr);
- hwmgr = NULL;
- }
- static int pp_early_init(void *handle)
- {
- int ret;
- struct amdgpu_device *adev = handle;
- ret = amd_powerplay_create(adev);
- if (ret != 0)
- return ret;
- ret = hwmgr_early_init(adev->powerplay.pp_handle);
- if (ret)
- return -EINVAL;
- return 0;
- }
- static int pp_sw_init(void *handle)
- {
- struct amdgpu_device *adev = handle;
- struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
- int ret = 0;
- ret = hwmgr_sw_init(hwmgr);
- pr_debug("powerplay sw init %s\n", ret ? "failed" : "successfully");
- return ret;
- }
- static int pp_sw_fini(void *handle)
- {
- struct amdgpu_device *adev = handle;
- struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
- hwmgr_sw_fini(hwmgr);
- if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
- release_firmware(adev->pm.fw);
- adev->pm.fw = NULL;
- amdgpu_ucode_fini_bo(adev);
- }
- return 0;
- }
- static int pp_hw_init(void *handle)
- {
- int ret = 0;
- struct amdgpu_device *adev = handle;
- struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
- if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU)
- amdgpu_ucode_init_bo(adev);
- ret = hwmgr_hw_init(hwmgr);
- if (ret)
- pr_err("powerplay hw init failed\n");
- return ret;
- }
- static int pp_hw_fini(void *handle)
- {
- struct amdgpu_device *adev = handle;
- struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
- hwmgr_hw_fini(hwmgr);
- return 0;
- }
- static void pp_reserve_vram_for_smu(struct amdgpu_device *adev)
- {
- int r = -EINVAL;
- void *cpu_ptr = NULL;
- uint64_t gpu_addr;
- struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
- if (amdgpu_bo_create_kernel(adev, adev->pm.smu_prv_buffer_size,
- PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
- &adev->pm.smu_prv_buffer,
- &gpu_addr,
- &cpu_ptr)) {
- DRM_ERROR("amdgpu: failed to create smu prv buffer\n");
- return;
- }
- if (hwmgr->hwmgr_func->notify_cac_buffer_info)
- r = hwmgr->hwmgr_func->notify_cac_buffer_info(hwmgr,
- lower_32_bits((unsigned long)cpu_ptr),
- upper_32_bits((unsigned long)cpu_ptr),
- lower_32_bits(gpu_addr),
- upper_32_bits(gpu_addr),
- adev->pm.smu_prv_buffer_size);
- if (r) {
- amdgpu_bo_free_kernel(&adev->pm.smu_prv_buffer, NULL, NULL);
- adev->pm.smu_prv_buffer = NULL;
- DRM_ERROR("amdgpu: failed to notify SMU buffer address\n");
- }
- }
- static int pp_late_init(void *handle)
- {
- struct amdgpu_device *adev = handle;
- struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
- if (hwmgr && hwmgr->pm_en) {
- mutex_lock(&hwmgr->smu_lock);
- hwmgr_handle_task(hwmgr,
- AMD_PP_TASK_COMPLETE_INIT, NULL);
- mutex_unlock(&hwmgr->smu_lock);
- }
- if (adev->pm.smu_prv_buffer_size != 0)
- pp_reserve_vram_for_smu(adev);
- return 0;
- }
- static void pp_late_fini(void *handle)
- {
- struct amdgpu_device *adev = handle;
- if (adev->pm.smu_prv_buffer)
- amdgpu_bo_free_kernel(&adev->pm.smu_prv_buffer, NULL, NULL);
- amd_powerplay_destroy(adev);
- }
- static bool pp_is_idle(void *handle)
- {
- return false;
- }
- static int pp_wait_for_idle(void *handle)
- {
- return 0;
- }
- static int pp_sw_reset(void *handle)
- {
- return 0;
- }
- static int pp_set_powergating_state(void *handle,
- enum amd_powergating_state state)
- {
- return 0;
- }
- static int pp_suspend(void *handle)
- {
- struct amdgpu_device *adev = handle;
- struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
- return hwmgr_suspend(hwmgr);
- }
- static int pp_resume(void *handle)
- {
- struct amdgpu_device *adev = handle;
- struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
- return hwmgr_resume(hwmgr);
- }
- static int pp_set_clockgating_state(void *handle,
- enum amd_clockgating_state state)
- {
- return 0;
- }
- static const struct amd_ip_funcs pp_ip_funcs = {
- .name = "powerplay",
- .early_init = pp_early_init,
- .late_init = pp_late_init,
- .sw_init = pp_sw_init,
- .sw_fini = pp_sw_fini,
- .hw_init = pp_hw_init,
- .hw_fini = pp_hw_fini,
- .late_fini = pp_late_fini,
- .suspend = pp_suspend,
- .resume = pp_resume,
- .is_idle = pp_is_idle,
- .wait_for_idle = pp_wait_for_idle,
- .soft_reset = pp_sw_reset,
- .set_clockgating_state = pp_set_clockgating_state,
- .set_powergating_state = pp_set_powergating_state,
- };
- const struct amdgpu_ip_block_version pp_smu_ip_block =
- {
- .type = AMD_IP_BLOCK_TYPE_SMC,
- .major = 1,
- .minor = 0,
- .rev = 0,
- .funcs = &pp_ip_funcs,
- };
- static int pp_dpm_load_fw(void *handle)
- {
- return 0;
- }
- static int pp_dpm_fw_loading_complete(void *handle)
- {
- return 0;
- }
- static int pp_set_clockgating_by_smu(void *handle, uint32_t msg_id)
- {
- struct pp_hwmgr *hwmgr = handle;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- if (hwmgr->hwmgr_func->update_clock_gatings == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return 0;
- }
- return hwmgr->hwmgr_func->update_clock_gatings(hwmgr, &msg_id);
- }
- static void pp_dpm_en_umd_pstate(struct pp_hwmgr *hwmgr,
- enum amd_dpm_forced_level *level)
- {
- uint32_t profile_mode_mask = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD |
- AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK |
- AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK |
- AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
- if (!(hwmgr->dpm_level & profile_mode_mask)) {
- /* enter umd pstate, save current level, disable gfx cg*/
- if (*level & profile_mode_mask) {
- hwmgr->saved_dpm_level = hwmgr->dpm_level;
- hwmgr->en_umd_pstate = true;
- amdgpu_device_ip_set_clockgating_state(hwmgr->adev,
- AMD_IP_BLOCK_TYPE_GFX,
- AMD_CG_STATE_UNGATE);
- amdgpu_device_ip_set_powergating_state(hwmgr->adev,
- AMD_IP_BLOCK_TYPE_GFX,
- AMD_PG_STATE_UNGATE);
- }
- } else {
- /* exit umd pstate, restore level, enable gfx cg*/
- if (!(*level & profile_mode_mask)) {
- if (*level == AMD_DPM_FORCED_LEVEL_PROFILE_EXIT)
- *level = hwmgr->saved_dpm_level;
- hwmgr->en_umd_pstate = false;
- amdgpu_device_ip_set_clockgating_state(hwmgr->adev,
- AMD_IP_BLOCK_TYPE_GFX,
- AMD_CG_STATE_GATE);
- amdgpu_device_ip_set_powergating_state(hwmgr->adev,
- AMD_IP_BLOCK_TYPE_GFX,
- AMD_PG_STATE_GATE);
- }
- }
- }
- static int pp_dpm_force_performance_level(void *handle,
- enum amd_dpm_forced_level level)
- {
- struct pp_hwmgr *hwmgr = handle;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- if (level == hwmgr->dpm_level)
- return 0;
- mutex_lock(&hwmgr->smu_lock);
- pp_dpm_en_umd_pstate(hwmgr, &level);
- hwmgr->request_dpm_level = level;
- hwmgr_handle_task(hwmgr, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
- mutex_unlock(&hwmgr->smu_lock);
- return 0;
- }
- static enum amd_dpm_forced_level pp_dpm_get_performance_level(
- void *handle)
- {
- struct pp_hwmgr *hwmgr = handle;
- enum amd_dpm_forced_level level;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- level = hwmgr->dpm_level;
- mutex_unlock(&hwmgr->smu_lock);
- return level;
- }
- static uint32_t pp_dpm_get_sclk(void *handle, bool low)
- {
- struct pp_hwmgr *hwmgr = handle;
- uint32_t clk = 0;
- if (!hwmgr || !hwmgr->pm_en)
- return 0;
- if (hwmgr->hwmgr_func->get_sclk == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return 0;
- }
- mutex_lock(&hwmgr->smu_lock);
- clk = hwmgr->hwmgr_func->get_sclk(hwmgr, low);
- mutex_unlock(&hwmgr->smu_lock);
- return clk;
- }
- static uint32_t pp_dpm_get_mclk(void *handle, bool low)
- {
- struct pp_hwmgr *hwmgr = handle;
- uint32_t clk = 0;
- if (!hwmgr || !hwmgr->pm_en)
- return 0;
- if (hwmgr->hwmgr_func->get_mclk == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return 0;
- }
- mutex_lock(&hwmgr->smu_lock);
- clk = hwmgr->hwmgr_func->get_mclk(hwmgr, low);
- mutex_unlock(&hwmgr->smu_lock);
- return clk;
- }
- static void pp_dpm_powergate_vce(void *handle, bool gate)
- {
- struct pp_hwmgr *hwmgr = handle;
- if (!hwmgr || !hwmgr->pm_en)
- return;
- if (hwmgr->hwmgr_func->powergate_vce == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return;
- }
- mutex_lock(&hwmgr->smu_lock);
- hwmgr->hwmgr_func->powergate_vce(hwmgr, gate);
- mutex_unlock(&hwmgr->smu_lock);
- }
- static void pp_dpm_powergate_uvd(void *handle, bool gate)
- {
- struct pp_hwmgr *hwmgr = handle;
- if (!hwmgr || !hwmgr->pm_en)
- return;
- if (hwmgr->hwmgr_func->powergate_uvd == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return;
- }
- mutex_lock(&hwmgr->smu_lock);
- hwmgr->hwmgr_func->powergate_uvd(hwmgr, gate);
- mutex_unlock(&hwmgr->smu_lock);
- }
- static int pp_dpm_dispatch_tasks(void *handle, enum amd_pp_task task_id,
- enum amd_pm_state_type *user_state)
- {
- int ret = 0;
- struct pp_hwmgr *hwmgr = handle;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- ret = hwmgr_handle_task(hwmgr, task_id, user_state);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static enum amd_pm_state_type pp_dpm_get_current_power_state(void *handle)
- {
- struct pp_hwmgr *hwmgr = handle;
- struct pp_power_state *state;
- enum amd_pm_state_type pm_type;
- if (!hwmgr || !hwmgr->pm_en || !hwmgr->current_ps)
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- state = hwmgr->current_ps;
- switch (state->classification.ui_label) {
- case PP_StateUILabel_Battery:
- pm_type = POWER_STATE_TYPE_BATTERY;
- break;
- case PP_StateUILabel_Balanced:
- pm_type = POWER_STATE_TYPE_BALANCED;
- break;
- case PP_StateUILabel_Performance:
- pm_type = POWER_STATE_TYPE_PERFORMANCE;
- break;
- default:
- if (state->classification.flags & PP_StateClassificationFlag_Boot)
- pm_type = POWER_STATE_TYPE_INTERNAL_BOOT;
- else
- pm_type = POWER_STATE_TYPE_DEFAULT;
- break;
- }
- mutex_unlock(&hwmgr->smu_lock);
- return pm_type;
- }
- static void pp_dpm_set_fan_control_mode(void *handle, uint32_t mode)
- {
- struct pp_hwmgr *hwmgr = handle;
- if (!hwmgr || !hwmgr->pm_en)
- return;
- if (hwmgr->hwmgr_func->set_fan_control_mode == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return;
- }
- mutex_lock(&hwmgr->smu_lock);
- hwmgr->hwmgr_func->set_fan_control_mode(hwmgr, mode);
- mutex_unlock(&hwmgr->smu_lock);
- }
- static uint32_t pp_dpm_get_fan_control_mode(void *handle)
- {
- struct pp_hwmgr *hwmgr = handle;
- uint32_t mode = 0;
- if (!hwmgr || !hwmgr->pm_en)
- return 0;
- if (hwmgr->hwmgr_func->get_fan_control_mode == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return 0;
- }
- mutex_lock(&hwmgr->smu_lock);
- mode = hwmgr->hwmgr_func->get_fan_control_mode(hwmgr);
- mutex_unlock(&hwmgr->smu_lock);
- return mode;
- }
- static int pp_dpm_set_fan_speed_percent(void *handle, uint32_t percent)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- if (hwmgr->hwmgr_func->set_fan_speed_percent == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return 0;
- }
- mutex_lock(&hwmgr->smu_lock);
- ret = hwmgr->hwmgr_func->set_fan_speed_percent(hwmgr, percent);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_dpm_get_fan_speed_percent(void *handle, uint32_t *speed)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- if (hwmgr->hwmgr_func->get_fan_speed_percent == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return 0;
- }
- mutex_lock(&hwmgr->smu_lock);
- ret = hwmgr->hwmgr_func->get_fan_speed_percent(hwmgr, speed);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_dpm_get_fan_speed_rpm(void *handle, uint32_t *rpm)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- if (hwmgr->hwmgr_func->get_fan_speed_rpm == NULL)
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- ret = hwmgr->hwmgr_func->get_fan_speed_rpm(hwmgr, rpm);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_dpm_get_pp_num_states(void *handle,
- struct pp_states_info *data)
- {
- struct pp_hwmgr *hwmgr = handle;
- int i;
- memset(data, 0, sizeof(*data));
- if (!hwmgr || !hwmgr->pm_en ||!hwmgr->ps)
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- data->nums = hwmgr->num_ps;
- for (i = 0; i < hwmgr->num_ps; i++) {
- struct pp_power_state *state = (struct pp_power_state *)
- ((unsigned long)hwmgr->ps + i * hwmgr->ps_size);
- switch (state->classification.ui_label) {
- case PP_StateUILabel_Battery:
- data->states[i] = POWER_STATE_TYPE_BATTERY;
- break;
- case PP_StateUILabel_Balanced:
- data->states[i] = POWER_STATE_TYPE_BALANCED;
- break;
- case PP_StateUILabel_Performance:
- data->states[i] = POWER_STATE_TYPE_PERFORMANCE;
- break;
- default:
- if (state->classification.flags & PP_StateClassificationFlag_Boot)
- data->states[i] = POWER_STATE_TYPE_INTERNAL_BOOT;
- else
- data->states[i] = POWER_STATE_TYPE_DEFAULT;
- }
- }
- mutex_unlock(&hwmgr->smu_lock);
- return 0;
- }
- static int pp_dpm_get_pp_table(void *handle, char **table)
- {
- struct pp_hwmgr *hwmgr = handle;
- int size = 0;
- if (!hwmgr || !hwmgr->pm_en ||!hwmgr->soft_pp_table)
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- *table = (char *)hwmgr->soft_pp_table;
- size = hwmgr->soft_pp_table_size;
- mutex_unlock(&hwmgr->smu_lock);
- return size;
- }
- static int amd_powerplay_reset(void *handle)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret;
- ret = hwmgr_hw_fini(hwmgr);
- if (ret)
- return ret;
- ret = hwmgr_hw_init(hwmgr);
- if (ret)
- return ret;
- return hwmgr_handle_task(hwmgr, AMD_PP_TASK_COMPLETE_INIT, NULL);
- }
- static int pp_dpm_set_pp_table(void *handle, const char *buf, size_t size)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = -ENOMEM;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- if (!hwmgr->hardcode_pp_table) {
- hwmgr->hardcode_pp_table = kmemdup(hwmgr->soft_pp_table,
- hwmgr->soft_pp_table_size,
- GFP_KERNEL);
- if (!hwmgr->hardcode_pp_table)
- goto err;
- }
- memcpy(hwmgr->hardcode_pp_table, buf, size);
- hwmgr->soft_pp_table = hwmgr->hardcode_pp_table;
- ret = amd_powerplay_reset(handle);
- if (ret)
- goto err;
- if (hwmgr->hwmgr_func->avfs_control) {
- ret = hwmgr->hwmgr_func->avfs_control(hwmgr, false);
- if (ret)
- goto err;
- }
- mutex_unlock(&hwmgr->smu_lock);
- return 0;
- err:
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_dpm_force_clock_level(void *handle,
- enum pp_clock_type type, uint32_t mask)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- if (hwmgr->hwmgr_func->force_clock_level == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return 0;
- }
- mutex_lock(&hwmgr->smu_lock);
- if (hwmgr->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL)
- ret = hwmgr->hwmgr_func->force_clock_level(hwmgr, type, mask);
- else
- ret = -EINVAL;
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_dpm_print_clock_levels(void *handle,
- enum pp_clock_type type, char *buf)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- if (hwmgr->hwmgr_func->print_clock_levels == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return 0;
- }
- mutex_lock(&hwmgr->smu_lock);
- ret = hwmgr->hwmgr_func->print_clock_levels(hwmgr, type, buf);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_dpm_get_sclk_od(void *handle)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- if (hwmgr->hwmgr_func->get_sclk_od == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return 0;
- }
- mutex_lock(&hwmgr->smu_lock);
- ret = hwmgr->hwmgr_func->get_sclk_od(hwmgr);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_dpm_set_sclk_od(void *handle, uint32_t value)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- if (hwmgr->hwmgr_func->set_sclk_od == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return 0;
- }
- mutex_lock(&hwmgr->smu_lock);
- ret = hwmgr->hwmgr_func->set_sclk_od(hwmgr, value);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_dpm_get_mclk_od(void *handle)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- if (hwmgr->hwmgr_func->get_mclk_od == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return 0;
- }
- mutex_lock(&hwmgr->smu_lock);
- ret = hwmgr->hwmgr_func->get_mclk_od(hwmgr);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_dpm_set_mclk_od(void *handle, uint32_t value)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- if (hwmgr->hwmgr_func->set_mclk_od == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return 0;
- }
- mutex_lock(&hwmgr->smu_lock);
- ret = hwmgr->hwmgr_func->set_mclk_od(hwmgr, value);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_dpm_read_sensor(void *handle, int idx,
- void *value, int *size)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en || !value)
- return -EINVAL;
- switch (idx) {
- case AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK:
- *((uint32_t *)value) = hwmgr->pstate_sclk;
- return 0;
- case AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK:
- *((uint32_t *)value) = hwmgr->pstate_mclk;
- return 0;
- default:
- mutex_lock(&hwmgr->smu_lock);
- ret = hwmgr->hwmgr_func->read_sensor(hwmgr, idx, value, size);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- }
- static struct amd_vce_state*
- pp_dpm_get_vce_clock_state(void *handle, unsigned idx)
- {
- struct pp_hwmgr *hwmgr = handle;
- if (!hwmgr || !hwmgr->pm_en)
- return NULL;
- if (idx < hwmgr->num_vce_state_tables)
- return &hwmgr->vce_states[idx];
- return NULL;
- }
- static int pp_get_power_profile_mode(void *handle, char *buf)
- {
- struct pp_hwmgr *hwmgr = handle;
- if (!hwmgr || !hwmgr->pm_en || !buf)
- return -EINVAL;
- if (hwmgr->hwmgr_func->get_power_profile_mode == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return snprintf(buf, PAGE_SIZE, "\n");
- }
- return hwmgr->hwmgr_func->get_power_profile_mode(hwmgr, buf);
- }
- static int pp_set_power_profile_mode(void *handle, long *input, uint32_t size)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = -EINVAL;
- if (!hwmgr || !hwmgr->pm_en)
- return ret;
- if (hwmgr->hwmgr_func->set_power_profile_mode == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return ret;
- }
- mutex_lock(&hwmgr->smu_lock);
- if (hwmgr->dpm_level == AMD_DPM_FORCED_LEVEL_MANUAL)
- ret = hwmgr->hwmgr_func->set_power_profile_mode(hwmgr, input, size);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_odn_edit_dpm_table(void *handle, uint32_t type, long *input, uint32_t size)
- {
- struct pp_hwmgr *hwmgr = handle;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- if (hwmgr->hwmgr_func->odn_edit_dpm_table == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return -EINVAL;
- }
- return hwmgr->hwmgr_func->odn_edit_dpm_table(hwmgr, type, input, size);
- }
- static int pp_dpm_switch_power_profile(void *handle,
- enum PP_SMC_POWER_PROFILE type, bool en)
- {
- struct pp_hwmgr *hwmgr = handle;
- long workload;
- uint32_t index;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- if (hwmgr->hwmgr_func->set_power_profile_mode == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return -EINVAL;
- }
- if (!(type < PP_SMC_POWER_PROFILE_CUSTOM))
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- if (!en) {
- hwmgr->workload_mask &= ~(1 << hwmgr->workload_prority[type]);
- index = fls(hwmgr->workload_mask);
- index = index > 0 && index <= Workload_Policy_Max ? index - 1 : 0;
- workload = hwmgr->workload_setting[index];
- } else {
- hwmgr->workload_mask |= (1 << hwmgr->workload_prority[type]);
- index = fls(hwmgr->workload_mask);
- index = index <= Workload_Policy_Max ? index - 1 : 0;
- workload = hwmgr->workload_setting[index];
- }
- if (hwmgr->dpm_level != AMD_DPM_FORCED_LEVEL_MANUAL)
- hwmgr->hwmgr_func->set_power_profile_mode(hwmgr, &workload, 0);
- mutex_unlock(&hwmgr->smu_lock);
- return 0;
- }
- static int pp_set_power_limit(void *handle, uint32_t limit)
- {
- struct pp_hwmgr *hwmgr = handle;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- if (hwmgr->hwmgr_func->set_power_limit == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return -EINVAL;
- }
- if (limit == 0)
- limit = hwmgr->default_power_limit;
- if (limit > hwmgr->default_power_limit)
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- hwmgr->hwmgr_func->set_power_limit(hwmgr, limit);
- hwmgr->power_limit = limit;
- mutex_unlock(&hwmgr->smu_lock);
- return 0;
- }
- static int pp_get_power_limit(void *handle, uint32_t *limit, bool default_limit)
- {
- struct pp_hwmgr *hwmgr = handle;
- if (!hwmgr || !hwmgr->pm_en ||!limit)
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- if (default_limit)
- *limit = hwmgr->default_power_limit;
- else
- *limit = hwmgr->power_limit;
- mutex_unlock(&hwmgr->smu_lock);
- return 0;
- }
- static int pp_display_configuration_change(void *handle,
- const struct amd_pp_display_configuration *display_config)
- {
- struct pp_hwmgr *hwmgr = handle;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- phm_store_dal_configuration_data(hwmgr, display_config);
- mutex_unlock(&hwmgr->smu_lock);
- return 0;
- }
- static int pp_get_display_power_level(void *handle,
- struct amd_pp_simple_clock_info *output)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en ||!output)
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- ret = phm_get_dal_power_level(hwmgr, output);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_get_current_clocks(void *handle,
- struct amd_pp_clock_info *clocks)
- {
- struct amd_pp_simple_clock_info simple_clocks = { 0 };
- struct pp_clock_info hw_clocks;
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- phm_get_dal_power_level(hwmgr, &simple_clocks);
- if (phm_cap_enabled(hwmgr->platform_descriptor.platformCaps,
- PHM_PlatformCaps_PowerContainment))
- ret = phm_get_clock_info(hwmgr, &hwmgr->current_ps->hardware,
- &hw_clocks, PHM_PerformanceLevelDesignation_PowerContainment);
- else
- ret = phm_get_clock_info(hwmgr, &hwmgr->current_ps->hardware,
- &hw_clocks, PHM_PerformanceLevelDesignation_Activity);
- if (ret) {
- pr_info("Error in phm_get_clock_info \n");
- mutex_unlock(&hwmgr->smu_lock);
- return -EINVAL;
- }
- clocks->min_engine_clock = hw_clocks.min_eng_clk;
- clocks->max_engine_clock = hw_clocks.max_eng_clk;
- clocks->min_memory_clock = hw_clocks.min_mem_clk;
- clocks->max_memory_clock = hw_clocks.max_mem_clk;
- clocks->min_bus_bandwidth = hw_clocks.min_bus_bandwidth;
- clocks->max_bus_bandwidth = hw_clocks.max_bus_bandwidth;
- clocks->max_engine_clock_in_sr = hw_clocks.max_eng_clk;
- clocks->min_engine_clock_in_sr = hw_clocks.min_eng_clk;
- if (simple_clocks.level == 0)
- clocks->max_clocks_state = PP_DAL_POWERLEVEL_7;
- else
- clocks->max_clocks_state = simple_clocks.level;
- if (0 == phm_get_current_shallow_sleep_clocks(hwmgr, &hwmgr->current_ps->hardware, &hw_clocks)) {
- clocks->max_engine_clock_in_sr = hw_clocks.max_eng_clk;
- clocks->min_engine_clock_in_sr = hw_clocks.min_eng_clk;
- }
- mutex_unlock(&hwmgr->smu_lock);
- return 0;
- }
- static int pp_get_clock_by_type(void *handle, enum amd_pp_clock_type type, struct amd_pp_clocks *clocks)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- if (clocks == NULL)
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- ret = phm_get_clock_by_type(hwmgr, type, clocks);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_get_clock_by_type_with_latency(void *handle,
- enum amd_pp_clock_type type,
- struct pp_clock_levels_with_latency *clocks)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en ||!clocks)
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- ret = phm_get_clock_by_type_with_latency(hwmgr, type, clocks);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_get_clock_by_type_with_voltage(void *handle,
- enum amd_pp_clock_type type,
- struct pp_clock_levels_with_voltage *clocks)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en ||!clocks)
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- ret = phm_get_clock_by_type_with_voltage(hwmgr, type, clocks);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_set_watermarks_for_clocks_ranges(void *handle,
- void *clock_ranges)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en || !clock_ranges)
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- ret = phm_set_watermarks_for_clocks_ranges(hwmgr,
- clock_ranges);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_display_clock_voltage_request(void *handle,
- struct pp_display_clock_request *clock)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en ||!clock)
- return -EINVAL;
- mutex_lock(&hwmgr->smu_lock);
- ret = phm_display_clock_voltage_request(hwmgr, clock);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_get_display_mode_validation_clocks(void *handle,
- struct amd_pp_simple_clock_info *clocks)
- {
- struct pp_hwmgr *hwmgr = handle;
- int ret = 0;
- if (!hwmgr || !hwmgr->pm_en ||!clocks)
- return -EINVAL;
- clocks->level = PP_DAL_POWERLEVEL_7;
- mutex_lock(&hwmgr->smu_lock);
- if (phm_cap_enabled(hwmgr->platform_descriptor.platformCaps, PHM_PlatformCaps_DynamicPatchPowerState))
- ret = phm_get_max_high_clocks(hwmgr, clocks);
- mutex_unlock(&hwmgr->smu_lock);
- return ret;
- }
- static int pp_dpm_powergate_mmhub(void *handle)
- {
- struct pp_hwmgr *hwmgr = handle;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- if (hwmgr->hwmgr_func->powergate_mmhub == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return 0;
- }
- return hwmgr->hwmgr_func->powergate_mmhub(hwmgr);
- }
- static int pp_dpm_powergate_gfx(void *handle, bool gate)
- {
- struct pp_hwmgr *hwmgr = handle;
- if (!hwmgr || !hwmgr->pm_en)
- return 0;
- if (hwmgr->hwmgr_func->powergate_gfx == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return 0;
- }
- return hwmgr->hwmgr_func->powergate_gfx(hwmgr, gate);
- }
- static int pp_set_powergating_by_smu(void *handle,
- uint32_t block_type, bool gate)
- {
- int ret = 0;
- switch (block_type) {
- case AMD_IP_BLOCK_TYPE_UVD:
- case AMD_IP_BLOCK_TYPE_VCN:
- pp_dpm_powergate_uvd(handle, gate);
- break;
- case AMD_IP_BLOCK_TYPE_VCE:
- pp_dpm_powergate_vce(handle, gate);
- break;
- case AMD_IP_BLOCK_TYPE_GMC:
- pp_dpm_powergate_mmhub(handle);
- break;
- case AMD_IP_BLOCK_TYPE_GFX:
- ret = pp_dpm_powergate_gfx(handle, gate);
- break;
- default:
- break;
- }
- return ret;
- }
- static int pp_notify_smu_enable_pwe(void *handle)
- {
- struct pp_hwmgr *hwmgr = handle;
- if (!hwmgr || !hwmgr->pm_en)
- return -EINVAL;
- if (hwmgr->hwmgr_func->smus_notify_pwe == NULL) {
- pr_info("%s was not implemented.\n", __func__);
- return -EINVAL;;
- }
- mutex_lock(&hwmgr->smu_lock);
- hwmgr->hwmgr_func->smus_notify_pwe(hwmgr);
- mutex_unlock(&hwmgr->smu_lock);
- return 0;
- }
- static const struct amd_pm_funcs pp_dpm_funcs = {
- .load_firmware = pp_dpm_load_fw,
- .wait_for_fw_loading_complete = pp_dpm_fw_loading_complete,
- .force_performance_level = pp_dpm_force_performance_level,
- .get_performance_level = pp_dpm_get_performance_level,
- .get_current_power_state = pp_dpm_get_current_power_state,
- .dispatch_tasks = pp_dpm_dispatch_tasks,
- .set_fan_control_mode = pp_dpm_set_fan_control_mode,
- .get_fan_control_mode = pp_dpm_get_fan_control_mode,
- .set_fan_speed_percent = pp_dpm_set_fan_speed_percent,
- .get_fan_speed_percent = pp_dpm_get_fan_speed_percent,
- .get_fan_speed_rpm = pp_dpm_get_fan_speed_rpm,
- .get_pp_num_states = pp_dpm_get_pp_num_states,
- .get_pp_table = pp_dpm_get_pp_table,
- .set_pp_table = pp_dpm_set_pp_table,
- .force_clock_level = pp_dpm_force_clock_level,
- .print_clock_levels = pp_dpm_print_clock_levels,
- .get_sclk_od = pp_dpm_get_sclk_od,
- .set_sclk_od = pp_dpm_set_sclk_od,
- .get_mclk_od = pp_dpm_get_mclk_od,
- .set_mclk_od = pp_dpm_set_mclk_od,
- .read_sensor = pp_dpm_read_sensor,
- .get_vce_clock_state = pp_dpm_get_vce_clock_state,
- .switch_power_profile = pp_dpm_switch_power_profile,
- .set_clockgating_by_smu = pp_set_clockgating_by_smu,
- .set_powergating_by_smu = pp_set_powergating_by_smu,
- .get_power_profile_mode = pp_get_power_profile_mode,
- .set_power_profile_mode = pp_set_power_profile_mode,
- .odn_edit_dpm_table = pp_odn_edit_dpm_table,
- .set_power_limit = pp_set_power_limit,
- .get_power_limit = pp_get_power_limit,
- /* export to DC */
- .get_sclk = pp_dpm_get_sclk,
- .get_mclk = pp_dpm_get_mclk,
- .display_configuration_change = pp_display_configuration_change,
- .get_display_power_level = pp_get_display_power_level,
- .get_current_clocks = pp_get_current_clocks,
- .get_clock_by_type = pp_get_clock_by_type,
- .get_clock_by_type_with_latency = pp_get_clock_by_type_with_latency,
- .get_clock_by_type_with_voltage = pp_get_clock_by_type_with_voltage,
- .set_watermarks_for_clocks_ranges = pp_set_watermarks_for_clocks_ranges,
- .display_clock_voltage_request = pp_display_clock_voltage_request,
- .get_display_mode_validation_clocks = pp_get_display_mode_validation_clocks,
- .notify_smu_enable_pwe = pp_notify_smu_enable_pwe,
- };
|