malidp_regs.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264
  1. /*
  2. * (C) COPYRIGHT 2016 ARM Limited. All rights reserved.
  3. * Author: Liviu Dudau <Liviu.Dudau@arm.com>
  4. *
  5. * This program is free software and is provided to you under the terms of the
  6. * GNU General Public License version 2 as published by the Free Software
  7. * Foundation, and any use by you of this program is subject to the terms
  8. * of such GNU licence.
  9. *
  10. * ARM Mali DP500/DP550/DP650 registers definition.
  11. */
  12. #ifndef __MALIDP_REGS_H__
  13. #define __MALIDP_REGS_H__
  14. /*
  15. * abbreviations used:
  16. * - DC - display core (general settings)
  17. * - DE - display engine
  18. * - SE - scaling engine
  19. */
  20. /* interrupt bit masks */
  21. #define MALIDP_DE_IRQ_UNDERRUN (1 << 0)
  22. #define MALIDP500_DE_IRQ_AXI_ERR (1 << 4)
  23. #define MALIDP500_DE_IRQ_VSYNC (1 << 5)
  24. #define MALIDP500_DE_IRQ_PROG_LINE (1 << 6)
  25. #define MALIDP500_DE_IRQ_SATURATION (1 << 7)
  26. #define MALIDP500_DE_IRQ_CONF_VALID (1 << 8)
  27. #define MALIDP500_DE_IRQ_CONF_MODE (1 << 11)
  28. #define MALIDP500_DE_IRQ_CONF_ACTIVE (1 << 17)
  29. #define MALIDP500_DE_IRQ_PM_ACTIVE (1 << 18)
  30. #define MALIDP500_DE_IRQ_TESTMODE_ACTIVE (1 << 19)
  31. #define MALIDP500_DE_IRQ_FORCE_BLNK_ACTIVE (1 << 24)
  32. #define MALIDP500_DE_IRQ_AXI_BUSY (1 << 28)
  33. #define MALIDP500_DE_IRQ_GLOBAL (1 << 31)
  34. #define MALIDP500_SE_IRQ_CONF_MODE (1 << 0)
  35. #define MALIDP500_SE_IRQ_CONF_VALID (1 << 4)
  36. #define MALIDP500_SE_IRQ_INIT_BUSY (1 << 5)
  37. #define MALIDP500_SE_IRQ_AXI_ERROR (1 << 8)
  38. #define MALIDP500_SE_IRQ_OVERRUN (1 << 9)
  39. #define MALIDP500_SE_IRQ_PROG_LINE1 (1 << 12)
  40. #define MALIDP500_SE_IRQ_PROG_LINE2 (1 << 13)
  41. #define MALIDP500_SE_IRQ_CONF_ACTIVE (1 << 17)
  42. #define MALIDP500_SE_IRQ_PM_ACTIVE (1 << 18)
  43. #define MALIDP500_SE_IRQ_AXI_BUSY (1 << 28)
  44. #define MALIDP500_SE_IRQ_GLOBAL (1 << 31)
  45. #define MALIDP550_DE_IRQ_SATURATION (1 << 8)
  46. #define MALIDP550_DE_IRQ_VSYNC (1 << 12)
  47. #define MALIDP550_DE_IRQ_PROG_LINE (1 << 13)
  48. #define MALIDP550_DE_IRQ_AXI_ERR (1 << 16)
  49. #define MALIDP550_SE_IRQ_EOW (1 << 0)
  50. #define MALIDP550_SE_IRQ_AXI_ERR (1 << 16)
  51. #define MALIDP550_SE_IRQ_OVR (1 << 17)
  52. #define MALIDP550_SE_IRQ_IBSY (1 << 18)
  53. #define MALIDP550_DC_IRQ_CONF_VALID (1 << 0)
  54. #define MALIDP550_DC_IRQ_CONF_MODE (1 << 4)
  55. #define MALIDP550_DC_IRQ_CONF_ACTIVE (1 << 16)
  56. #define MALIDP550_DC_IRQ_DE (1 << 20)
  57. #define MALIDP550_DC_IRQ_SE (1 << 24)
  58. #define MALIDP650_DE_IRQ_DRIFT (1 << 4)
  59. #define MALIDP650_DE_IRQ_ACEV1 (1 << 17)
  60. #define MALIDP650_DE_IRQ_ACEV2 (1 << 18)
  61. #define MALIDP650_DE_IRQ_ACEG (1 << 19)
  62. #define MALIDP650_DE_IRQ_AXIEP (1 << 28)
  63. /* bit masks that are common between products */
  64. #define MALIDP_CFG_VALID (1 << 0)
  65. #define MALIDP_DISP_FUNC_GAMMA (1 << 0)
  66. #define MALIDP_DISP_FUNC_CADJ (1 << 4)
  67. #define MALIDP_DISP_FUNC_ILACED (1 << 8)
  68. #define MALIDP_SCALE_ENGINE_EN (1 << 16)
  69. #define MALIDP_SE_MEMWRITE_EN (2 << 5)
  70. /* register offsets for IRQ management */
  71. #define MALIDP_REG_STATUS 0x00000
  72. #define MALIDP_REG_SETIRQ 0x00004
  73. #define MALIDP_REG_MASKIRQ 0x00008
  74. #define MALIDP_REG_CLEARIRQ 0x0000c
  75. /* register offsets */
  76. #define MALIDP_DE_CORE_ID 0x00018
  77. #define MALIDP_DE_DISPLAY_FUNC 0x00020
  78. /* these offsets are relative to MALIDP5x0_TIMINGS_BASE */
  79. #define MALIDP_DE_H_TIMINGS 0x0
  80. #define MALIDP_DE_V_TIMINGS 0x4
  81. #define MALIDP_DE_SYNC_WIDTH 0x8
  82. #define MALIDP_DE_HV_ACTIVE 0xc
  83. /* Stride register offsets relative to Lx_BASE */
  84. #define MALIDP_DE_LG_STRIDE 0x18
  85. #define MALIDP_DE_LV_STRIDE0 0x18
  86. #define MALIDP550_DE_LS_R1_STRIDE 0x28
  87. /* macros to set values into registers */
  88. #define MALIDP_DE_H_FRONTPORCH(x) (((x) & 0xfff) << 0)
  89. #define MALIDP_DE_H_BACKPORCH(x) (((x) & 0x3ff) << 16)
  90. #define MALIDP500_DE_V_FRONTPORCH(x) (((x) & 0xff) << 0)
  91. #define MALIDP550_DE_V_FRONTPORCH(x) (((x) & 0xfff) << 0)
  92. #define MALIDP_DE_V_BACKPORCH(x) (((x) & 0xff) << 16)
  93. #define MALIDP_DE_H_SYNCWIDTH(x) (((x) & 0x3ff) << 0)
  94. #define MALIDP_DE_V_SYNCWIDTH(x) (((x) & 0xff) << 16)
  95. #define MALIDP_DE_H_ACTIVE(x) (((x) & 0x1fff) << 0)
  96. #define MALIDP_DE_V_ACTIVE(x) (((x) & 0x1fff) << 16)
  97. #define MALIDP_PRODUCT_ID(__core_id) ((u32)(__core_id) >> 16)
  98. /* register offsets relative to MALIDP5x0_COEFFS_BASE */
  99. #define MALIDP_COLOR_ADJ_COEF 0x00000
  100. #define MALIDP_COEF_TABLE_ADDR 0x00030
  101. #define MALIDP_COEF_TABLE_DATA 0x00034
  102. /* Scaling engine registers and masks. */
  103. #define MALIDP_SE_SCALING_EN (1 << 0)
  104. #define MALIDP_SE_ALPHA_EN (1 << 1)
  105. #define MALIDP_SE_ENH_MASK 3
  106. #define MALIDP_SE_ENH(x) (((x) & MALIDP_SE_ENH_MASK) << 2)
  107. #define MALIDP_SE_RGBO_IF_EN (1 << 4)
  108. #define MALIDP550_SE_CTL_SEL_MASK 7
  109. #define MALIDP550_SE_CTL_VCSEL(x) \
  110. (((x) & MALIDP550_SE_CTL_SEL_MASK) << 20)
  111. #define MALIDP550_SE_CTL_HCSEL(x) \
  112. (((x) & MALIDP550_SE_CTL_SEL_MASK) << 16)
  113. /* Blocks with offsets from SE_CONTROL register. */
  114. #define MALIDP_SE_LAYER_CONTROL 0x14
  115. #define MALIDP_SE_L0_IN_SIZE 0x00
  116. #define MALIDP_SE_L0_OUT_SIZE 0x04
  117. #define MALIDP_SE_SET_V_SIZE(x) (((x) & 0x1fff) << 16)
  118. #define MALIDP_SE_SET_H_SIZE(x) (((x) & 0x1fff) << 0)
  119. #define MALIDP_SE_SCALING_CONTROL 0x24
  120. #define MALIDP_SE_H_INIT_PH 0x00
  121. #define MALIDP_SE_H_DELTA_PH 0x04
  122. #define MALIDP_SE_V_INIT_PH 0x08
  123. #define MALIDP_SE_V_DELTA_PH 0x0c
  124. #define MALIDP_SE_COEFFTAB_ADDR 0x10
  125. #define MALIDP_SE_COEFFTAB_ADDR_MASK 0x7f
  126. #define MALIDP_SE_V_COEFFTAB (1 << 8)
  127. #define MALIDP_SE_H_COEFFTAB (1 << 9)
  128. #define MALIDP_SE_SET_V_COEFFTAB_ADDR(x) \
  129. (MALIDP_SE_V_COEFFTAB | ((x) & MALIDP_SE_COEFFTAB_ADDR_MASK))
  130. #define MALIDP_SE_SET_H_COEFFTAB_ADDR(x) \
  131. (MALIDP_SE_H_COEFFTAB | ((x) & MALIDP_SE_COEFFTAB_ADDR_MASK))
  132. #define MALIDP_SE_COEFFTAB_DATA 0x14
  133. #define MALIDP_SE_COEFFTAB_DATA_MASK 0x3fff
  134. #define MALIDP_SE_SET_COEFFTAB_DATA(x) \
  135. ((x) & MALIDP_SE_COEFFTAB_DATA_MASK)
  136. /* Enhance coeffents reigster offset */
  137. #define MALIDP_SE_IMAGE_ENH 0x3C
  138. /* ENH_LIMITS offset 0x0 */
  139. #define MALIDP_SE_ENH_LOW_LEVEL 24
  140. #define MALIDP_SE_ENH_HIGH_LEVEL 63
  141. #define MALIDP_SE_ENH_LIMIT_MASK 0xfff
  142. #define MALIDP_SE_SET_ENH_LIMIT_LOW(x) \
  143. ((x) & MALIDP_SE_ENH_LIMIT_MASK)
  144. #define MALIDP_SE_SET_ENH_LIMIT_HIGH(x) \
  145. (((x) & MALIDP_SE_ENH_LIMIT_MASK) << 16)
  146. #define MALIDP_SE_ENH_COEFF0 0x04
  147. /* register offsets relative to MALIDP5x0_SE_MEMWRITE_BASE */
  148. #define MALIDP_MW_FORMAT 0x00000
  149. #define MALIDP_MW_P1_STRIDE 0x00004
  150. #define MALIDP_MW_P2_STRIDE 0x00008
  151. #define MALIDP_MW_P1_PTR_LOW 0x0000c
  152. #define MALIDP_MW_P1_PTR_HIGH 0x00010
  153. #define MALIDP_MW_P2_PTR_LOW 0x0002c
  154. #define MALIDP_MW_P2_PTR_HIGH 0x00030
  155. /* register offsets and bits specific to DP500 */
  156. #define MALIDP500_ADDR_SPACE_SIZE 0x01000
  157. #define MALIDP500_DC_BASE 0x00000
  158. #define MALIDP500_DC_CONTROL 0x0000c
  159. #define MALIDP500_DC_CONFIG_REQ (1 << 17)
  160. #define MALIDP500_HSYNCPOL (1 << 20)
  161. #define MALIDP500_VSYNCPOL (1 << 21)
  162. #define MALIDP500_DC_CLEAR_MASK 0x300fff
  163. #define MALIDP500_DE_LINE_COUNTER 0x00010
  164. #define MALIDP500_DE_AXI_CONTROL 0x00014
  165. #define MALIDP500_DE_SECURE_CTRL 0x0001c
  166. #define MALIDP500_DE_CHROMA_KEY 0x00024
  167. #define MALIDP500_TIMINGS_BASE 0x00028
  168. #define MALIDP500_CONFIG_3D 0x00038
  169. #define MALIDP500_BGND_COLOR 0x0003c
  170. #define MALIDP500_OUTPUT_DEPTH 0x00044
  171. #define MALIDP500_COEFFS_BASE 0x00078
  172. /*
  173. * The YUV2RGB coefficients on the DP500 are not in the video layer's register
  174. * block. They belong in a separate block above the layer's registers, hence
  175. * the negative offset.
  176. */
  177. #define MALIDP500_LV_YUV2RGB ((s16)(-0xB8))
  178. #define MALIDP500_DE_LV_BASE 0x00100
  179. #define MALIDP500_DE_LV_PTR_BASE 0x00124
  180. #define MALIDP500_DE_LG1_BASE 0x00200
  181. #define MALIDP500_DE_LG1_PTR_BASE 0x0021c
  182. #define MALIDP500_DE_LG2_BASE 0x00300
  183. #define MALIDP500_DE_LG2_PTR_BASE 0x0031c
  184. #define MALIDP500_SE_BASE 0x00c00
  185. #define MALIDP500_SE_CONTROL 0x00c0c
  186. #define MALIDP500_SE_MEMWRITE_OUT_SIZE 0x00c2c
  187. #define MALIDP500_SE_RGB_YUV_COEFFS 0x00C74
  188. #define MALIDP500_SE_MEMWRITE_BASE 0x00e00
  189. #define MALIDP500_DC_IRQ_BASE 0x00f00
  190. #define MALIDP500_CONFIG_VALID 0x00f00
  191. #define MALIDP500_CONFIG_ID 0x00fd4
  192. /* register offsets and bits specific to DP550/DP650 */
  193. #define MALIDP550_ADDR_SPACE_SIZE 0x10000
  194. #define MALIDP550_DE_CONTROL 0x00010
  195. #define MALIDP550_DE_LINE_COUNTER 0x00014
  196. #define MALIDP550_DE_AXI_CONTROL 0x00018
  197. #define MALIDP550_DE_QOS 0x0001c
  198. #define MALIDP550_TIMINGS_BASE 0x00030
  199. #define MALIDP550_HSYNCPOL (1 << 12)
  200. #define MALIDP550_VSYNCPOL (1 << 28)
  201. #define MALIDP550_DE_DISP_SIDEBAND 0x00040
  202. #define MALIDP550_DE_BGND_COLOR 0x00044
  203. #define MALIDP550_DE_OUTPUT_DEPTH 0x0004c
  204. #define MALIDP550_COEFFS_BASE 0x00050
  205. #define MALIDP550_LV_YUV2RGB 0x00084
  206. #define MALIDP550_DE_LV1_BASE 0x00100
  207. #define MALIDP550_DE_LV1_PTR_BASE 0x00124
  208. #define MALIDP550_DE_LV2_BASE 0x00200
  209. #define MALIDP550_DE_LV2_PTR_BASE 0x00224
  210. #define MALIDP550_DE_LG_BASE 0x00300
  211. #define MALIDP550_DE_LG_PTR_BASE 0x0031c
  212. #define MALIDP550_DE_LS_BASE 0x00400
  213. #define MALIDP550_DE_LS_PTR_BASE 0x0042c
  214. #define MALIDP550_DE_PERF_BASE 0x00500
  215. #define MALIDP550_SE_BASE 0x08000
  216. #define MALIDP550_SE_CONTROL 0x08010
  217. #define MALIDP550_SE_MEMWRITE_ONESHOT (1 << 7)
  218. #define MALIDP550_SE_MEMWRITE_OUT_SIZE 0x08030
  219. #define MALIDP550_SE_RGB_YUV_COEFFS 0x08078
  220. #define MALIDP550_SE_MEMWRITE_BASE 0x08100
  221. #define MALIDP550_DC_BASE 0x0c000
  222. #define MALIDP550_DC_CONTROL 0x0c010
  223. #define MALIDP550_DC_CONFIG_REQ (1 << 16)
  224. #define MALIDP550_CONFIG_VALID 0x0c014
  225. #define MALIDP550_CONFIG_ID 0x0ffd4
  226. /*
  227. * Starting with DP550 the register map blocks has been standardised to the
  228. * following layout:
  229. *
  230. * Offset Block registers
  231. * 0x00000 Display Engine
  232. * 0x08000 Scaling Engine
  233. * 0x0c000 Display Core
  234. * 0x10000 Secure control
  235. *
  236. * The old DP500 IP mixes some DC with the DE registers, hence the need
  237. * for a mapping structure.
  238. */
  239. #endif /* __MALIDP_REGS_H__ */