exynos5433_drm_decon.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809
  1. /* drivers/gpu/drm/exynos5433_drm_decon.c
  2. *
  3. * Copyright (C) 2015 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Hyungwon Hwang <human.hwang@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundationr
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/clk.h>
  14. #include <linux/component.h>
  15. #include <linux/iopoll.h>
  16. #include <linux/irq.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/of_device.h>
  19. #include <linux/of_gpio.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regmap.h>
  22. #include "exynos_drm_drv.h"
  23. #include "exynos_drm_crtc.h"
  24. #include "exynos_drm_fb.h"
  25. #include "exynos_drm_plane.h"
  26. #include "exynos_drm_iommu.h"
  27. #include "regs-decon5433.h"
  28. #define DSD_CFG_MUX 0x1004
  29. #define DSD_CFG_MUX_TE_UNMASK_GLOBAL BIT(13)
  30. #define WINDOWS_NR 5
  31. #define PRIMARY_WIN 2
  32. #define CURSON_WIN 4
  33. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  34. #define I80_HW_TRG (1 << 0)
  35. #define IFTYPE_HDMI (1 << 1)
  36. static const char * const decon_clks_name[] = {
  37. "pclk",
  38. "aclk_decon",
  39. "aclk_smmu_decon0x",
  40. "aclk_xiu_decon0x",
  41. "pclk_smmu_decon0x",
  42. "aclk_smmu_decon1x",
  43. "aclk_xiu_decon1x",
  44. "pclk_smmu_decon1x",
  45. "sclk_decon_vclk",
  46. "sclk_decon_eclk",
  47. };
  48. struct decon_context {
  49. struct device *dev;
  50. struct drm_device *drm_dev;
  51. struct exynos_drm_crtc *crtc;
  52. struct exynos_drm_plane planes[WINDOWS_NR];
  53. struct exynos_drm_plane_config configs[WINDOWS_NR];
  54. void __iomem *addr;
  55. struct regmap *sysreg;
  56. struct clk *clks[ARRAY_SIZE(decon_clks_name)];
  57. unsigned int irq;
  58. unsigned int irq_vsync;
  59. unsigned int irq_lcd_sys;
  60. unsigned int te_irq;
  61. unsigned long out_type;
  62. int first_win;
  63. spinlock_t vblank_lock;
  64. u32 frame_id;
  65. };
  66. static const uint32_t decon_formats[] = {
  67. DRM_FORMAT_XRGB1555,
  68. DRM_FORMAT_RGB565,
  69. DRM_FORMAT_XRGB8888,
  70. DRM_FORMAT_ARGB8888,
  71. };
  72. static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
  73. [PRIMARY_WIN] = DRM_PLANE_TYPE_PRIMARY,
  74. [CURSON_WIN] = DRM_PLANE_TYPE_CURSOR,
  75. };
  76. static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
  77. u32 val)
  78. {
  79. val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
  80. writel(val, ctx->addr + reg);
  81. }
  82. static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
  83. {
  84. struct decon_context *ctx = crtc->ctx;
  85. u32 val;
  86. val = VIDINTCON0_INTEN;
  87. if (crtc->i80_mode)
  88. val |= VIDINTCON0_FRAMEDONE;
  89. else
  90. val |= VIDINTCON0_INTFRMEN | VIDINTCON0_FRAMESEL_FP;
  91. writel(val, ctx->addr + DECON_VIDINTCON0);
  92. enable_irq(ctx->irq);
  93. if (!(ctx->out_type & I80_HW_TRG))
  94. enable_irq(ctx->te_irq);
  95. return 0;
  96. }
  97. static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
  98. {
  99. struct decon_context *ctx = crtc->ctx;
  100. if (!(ctx->out_type & I80_HW_TRG))
  101. disable_irq_nosync(ctx->te_irq);
  102. disable_irq_nosync(ctx->irq);
  103. writel(0, ctx->addr + DECON_VIDINTCON0);
  104. }
  105. /* return number of starts/ends of frame transmissions since reset */
  106. static u32 decon_get_frame_count(struct decon_context *ctx, bool end)
  107. {
  108. u32 frm, pfrm, status, cnt = 2;
  109. /* To get consistent result repeat read until frame id is stable.
  110. * Usually the loop will be executed once, in rare cases when the loop
  111. * is executed at frame change time 2nd pass will be needed.
  112. */
  113. frm = readl(ctx->addr + DECON_CRFMID);
  114. do {
  115. status = readl(ctx->addr + DECON_VIDCON1);
  116. pfrm = frm;
  117. frm = readl(ctx->addr + DECON_CRFMID);
  118. } while (frm != pfrm && --cnt);
  119. /* CRFMID is incremented on BPORCH in case of I80 and on VSYNC in case
  120. * of RGB, it should be taken into account.
  121. */
  122. if (!frm)
  123. return 0;
  124. switch (status & (VIDCON1_VSTATUS_MASK | VIDCON1_I80_ACTIVE)) {
  125. case VIDCON1_VSTATUS_VS:
  126. if (!(ctx->crtc->i80_mode))
  127. --frm;
  128. break;
  129. case VIDCON1_VSTATUS_BP:
  130. --frm;
  131. break;
  132. case VIDCON1_I80_ACTIVE:
  133. case VIDCON1_VSTATUS_AC:
  134. if (end)
  135. --frm;
  136. break;
  137. default:
  138. break;
  139. }
  140. return frm;
  141. }
  142. static void decon_setup_trigger(struct decon_context *ctx)
  143. {
  144. if (!ctx->crtc->i80_mode && !(ctx->out_type & I80_HW_TRG))
  145. return;
  146. if (!(ctx->out_type & I80_HW_TRG)) {
  147. writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
  148. TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN,
  149. ctx->addr + DECON_TRIGCON);
  150. return;
  151. }
  152. writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F | TRIGCON_HWTRIGMASK
  153. | TRIGCON_HWTRIGEN, ctx->addr + DECON_TRIGCON);
  154. if (regmap_update_bits(ctx->sysreg, DSD_CFG_MUX,
  155. DSD_CFG_MUX_TE_UNMASK_GLOBAL, ~0))
  156. DRM_ERROR("Cannot update sysreg.\n");
  157. }
  158. static void decon_commit(struct exynos_drm_crtc *crtc)
  159. {
  160. struct decon_context *ctx = crtc->ctx;
  161. struct drm_display_mode *m = &crtc->base.mode;
  162. bool interlaced = false;
  163. u32 val;
  164. if (ctx->out_type & IFTYPE_HDMI) {
  165. m->crtc_hsync_start = m->crtc_hdisplay + 10;
  166. m->crtc_hsync_end = m->crtc_htotal - 92;
  167. m->crtc_vsync_start = m->crtc_vdisplay + 1;
  168. m->crtc_vsync_end = m->crtc_vsync_start + 1;
  169. if (m->flags & DRM_MODE_FLAG_INTERLACE)
  170. interlaced = true;
  171. }
  172. decon_setup_trigger(ctx);
  173. /* lcd on and use command if */
  174. val = VIDOUT_LCD_ON;
  175. if (interlaced)
  176. val |= VIDOUT_INTERLACE_EN_F;
  177. if (crtc->i80_mode) {
  178. val |= VIDOUT_COMMAND_IF;
  179. } else {
  180. val |= VIDOUT_RGB_IF;
  181. }
  182. writel(val, ctx->addr + DECON_VIDOUTCON0);
  183. if (interlaced)
  184. val = VIDTCON2_LINEVAL(m->vdisplay / 2 - 1) |
  185. VIDTCON2_HOZVAL(m->hdisplay - 1);
  186. else
  187. val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
  188. VIDTCON2_HOZVAL(m->hdisplay - 1);
  189. writel(val, ctx->addr + DECON_VIDTCON2);
  190. if (!crtc->i80_mode) {
  191. int vbp = m->crtc_vtotal - m->crtc_vsync_end;
  192. int vfp = m->crtc_vsync_start - m->crtc_vdisplay;
  193. if (interlaced)
  194. vbp = vbp / 2 - 1;
  195. val = VIDTCON00_VBPD_F(vbp - 1) | VIDTCON00_VFPD_F(vfp - 1);
  196. writel(val, ctx->addr + DECON_VIDTCON00);
  197. val = VIDTCON01_VSPW_F(
  198. m->crtc_vsync_end - m->crtc_vsync_start - 1);
  199. writel(val, ctx->addr + DECON_VIDTCON01);
  200. val = VIDTCON10_HBPD_F(
  201. m->crtc_htotal - m->crtc_hsync_end - 1) |
  202. VIDTCON10_HFPD_F(
  203. m->crtc_hsync_start - m->crtc_hdisplay - 1);
  204. writel(val, ctx->addr + DECON_VIDTCON10);
  205. val = VIDTCON11_HSPW_F(
  206. m->crtc_hsync_end - m->crtc_hsync_start - 1);
  207. writel(val, ctx->addr + DECON_VIDTCON11);
  208. }
  209. /* enable output and display signal */
  210. decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
  211. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  212. }
  213. static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
  214. struct drm_framebuffer *fb)
  215. {
  216. unsigned long val;
  217. val = readl(ctx->addr + DECON_WINCONx(win));
  218. val &= WINCONx_ENWIN_F;
  219. switch (fb->format->format) {
  220. case DRM_FORMAT_XRGB1555:
  221. val |= WINCONx_BPPMODE_16BPP_I1555;
  222. val |= WINCONx_HAWSWP_F;
  223. val |= WINCONx_BURSTLEN_16WORD;
  224. break;
  225. case DRM_FORMAT_RGB565:
  226. val |= WINCONx_BPPMODE_16BPP_565;
  227. val |= WINCONx_HAWSWP_F;
  228. val |= WINCONx_BURSTLEN_16WORD;
  229. break;
  230. case DRM_FORMAT_XRGB8888:
  231. val |= WINCONx_BPPMODE_24BPP_888;
  232. val |= WINCONx_WSWP_F;
  233. val |= WINCONx_BURSTLEN_16WORD;
  234. break;
  235. case DRM_FORMAT_ARGB8888:
  236. default:
  237. val |= WINCONx_BPPMODE_32BPP_A8888;
  238. val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
  239. val |= WINCONx_BURSTLEN_16WORD;
  240. break;
  241. }
  242. DRM_DEBUG_KMS("cpp = %u\n", fb->format->cpp[0]);
  243. /*
  244. * In case of exynos, setting dma-burst to 16Word causes permanent
  245. * tearing for very small buffers, e.g. cursor buffer. Burst Mode
  246. * switching which is based on plane size is not recommended as
  247. * plane size varies a lot towards the end of the screen and rapid
  248. * movement causes unstable DMA which results into iommu crash/tear.
  249. */
  250. if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  251. val &= ~WINCONx_BURSTLEN_MASK;
  252. val |= WINCONx_BURSTLEN_8WORD;
  253. }
  254. writel(val, ctx->addr + DECON_WINCONx(win));
  255. }
  256. static void decon_shadow_protect(struct decon_context *ctx, bool protect)
  257. {
  258. decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_PROTECT_MASK,
  259. protect ? ~0 : 0);
  260. }
  261. static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
  262. {
  263. struct decon_context *ctx = crtc->ctx;
  264. decon_shadow_protect(ctx, true);
  265. }
  266. #define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
  267. #define COORDINATE_X(x) BIT_VAL((x), 23, 12)
  268. #define COORDINATE_Y(x) BIT_VAL((x), 11, 0)
  269. static void decon_update_plane(struct exynos_drm_crtc *crtc,
  270. struct exynos_drm_plane *plane)
  271. {
  272. struct exynos_drm_plane_state *state =
  273. to_exynos_plane_state(plane->base.state);
  274. struct decon_context *ctx = crtc->ctx;
  275. struct drm_framebuffer *fb = state->base.fb;
  276. unsigned int win = plane->index;
  277. unsigned int cpp = fb->format->cpp[0];
  278. unsigned int pitch = fb->pitches[0];
  279. dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
  280. u32 val;
  281. if (crtc->base.mode.flags & DRM_MODE_FLAG_INTERLACE) {
  282. val = COORDINATE_X(state->crtc.x) |
  283. COORDINATE_Y(state->crtc.y / 2);
  284. writel(val, ctx->addr + DECON_VIDOSDxA(win));
  285. val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
  286. COORDINATE_Y((state->crtc.y + state->crtc.h) / 2 - 1);
  287. writel(val, ctx->addr + DECON_VIDOSDxB(win));
  288. } else {
  289. val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
  290. writel(val, ctx->addr + DECON_VIDOSDxA(win));
  291. val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
  292. COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
  293. writel(val, ctx->addr + DECON_VIDOSDxB(win));
  294. }
  295. val = VIDOSD_Wx_ALPHA_R_F(0xff) | VIDOSD_Wx_ALPHA_G_F(0xff) |
  296. VIDOSD_Wx_ALPHA_B_F(0xff);
  297. writel(val, ctx->addr + DECON_VIDOSDxC(win));
  298. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  299. VIDOSD_Wx_ALPHA_B_F(0x0);
  300. writel(val, ctx->addr + DECON_VIDOSDxD(win));
  301. writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
  302. val = dma_addr + pitch * state->src.h;
  303. writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
  304. if (!(ctx->out_type & IFTYPE_HDMI))
  305. val = BIT_VAL(pitch - state->crtc.w * cpp, 27, 14)
  306. | BIT_VAL(state->crtc.w * cpp, 13, 0);
  307. else
  308. val = BIT_VAL(pitch - state->crtc.w * cpp, 29, 15)
  309. | BIT_VAL(state->crtc.w * cpp, 14, 0);
  310. writel(val, ctx->addr + DECON_VIDW0xADD2(win));
  311. decon_win_set_pixfmt(ctx, win, fb);
  312. /* window enable */
  313. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
  314. }
  315. static void decon_disable_plane(struct exynos_drm_crtc *crtc,
  316. struct exynos_drm_plane *plane)
  317. {
  318. struct decon_context *ctx = crtc->ctx;
  319. unsigned int win = plane->index;
  320. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
  321. }
  322. static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
  323. {
  324. struct decon_context *ctx = crtc->ctx;
  325. unsigned long flags;
  326. spin_lock_irqsave(&ctx->vblank_lock, flags);
  327. decon_shadow_protect(ctx, false);
  328. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  329. ctx->frame_id = decon_get_frame_count(ctx, true);
  330. exynos_crtc_handle_event(crtc);
  331. spin_unlock_irqrestore(&ctx->vblank_lock, flags);
  332. }
  333. static void decon_swreset(struct decon_context *ctx)
  334. {
  335. unsigned long flags;
  336. u32 val;
  337. int ret;
  338. writel(0, ctx->addr + DECON_VIDCON0);
  339. readl_poll_timeout(ctx->addr + DECON_VIDCON0, val,
  340. ~val & VIDCON0_STOP_STATUS, 12, 20000);
  341. writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
  342. ret = readl_poll_timeout(ctx->addr + DECON_VIDCON0, val,
  343. ~val & VIDCON0_SWRESET, 12, 20000);
  344. WARN(ret < 0, "failed to software reset DECON\n");
  345. spin_lock_irqsave(&ctx->vblank_lock, flags);
  346. ctx->frame_id = 0;
  347. spin_unlock_irqrestore(&ctx->vblank_lock, flags);
  348. if (!(ctx->out_type & IFTYPE_HDMI))
  349. return;
  350. writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
  351. decon_set_bits(ctx, DECON_CMU,
  352. CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
  353. writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
  354. writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
  355. ctx->addr + DECON_CRCCTRL);
  356. }
  357. static void decon_enable(struct exynos_drm_crtc *crtc)
  358. {
  359. struct decon_context *ctx = crtc->ctx;
  360. pm_runtime_get_sync(ctx->dev);
  361. exynos_drm_pipe_clk_enable(crtc, true);
  362. decon_swreset(ctx);
  363. decon_commit(ctx->crtc);
  364. }
  365. static void decon_disable(struct exynos_drm_crtc *crtc)
  366. {
  367. struct decon_context *ctx = crtc->ctx;
  368. int i;
  369. if (!(ctx->out_type & I80_HW_TRG))
  370. synchronize_irq(ctx->te_irq);
  371. synchronize_irq(ctx->irq);
  372. /*
  373. * We need to make sure that all windows are disabled before we
  374. * suspend that connector. Otherwise we might try to scan from
  375. * a destroyed buffer later.
  376. */
  377. for (i = ctx->first_win; i < WINDOWS_NR; i++)
  378. decon_disable_plane(crtc, &ctx->planes[i]);
  379. decon_swreset(ctx);
  380. exynos_drm_pipe_clk_enable(crtc, false);
  381. pm_runtime_put_sync(ctx->dev);
  382. }
  383. static irqreturn_t decon_te_irq_handler(int irq, void *dev_id)
  384. {
  385. struct decon_context *ctx = dev_id;
  386. decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
  387. return IRQ_HANDLED;
  388. }
  389. static void decon_clear_channels(struct exynos_drm_crtc *crtc)
  390. {
  391. struct decon_context *ctx = crtc->ctx;
  392. int win, i, ret;
  393. DRM_DEBUG_KMS("%s\n", __FILE__);
  394. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  395. ret = clk_prepare_enable(ctx->clks[i]);
  396. if (ret < 0)
  397. goto err;
  398. }
  399. decon_shadow_protect(ctx, true);
  400. for (win = 0; win < WINDOWS_NR; win++)
  401. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
  402. decon_shadow_protect(ctx, false);
  403. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  404. /* TODO: wait for possible vsync */
  405. msleep(50);
  406. err:
  407. while (--i >= 0)
  408. clk_disable_unprepare(ctx->clks[i]);
  409. }
  410. static enum drm_mode_status decon_mode_valid(struct exynos_drm_crtc *crtc,
  411. const struct drm_display_mode *mode)
  412. {
  413. struct decon_context *ctx = crtc->ctx;
  414. ctx->irq = crtc->i80_mode ? ctx->irq_lcd_sys : ctx->irq_vsync;
  415. if (ctx->irq)
  416. return MODE_OK;
  417. dev_info(ctx->dev, "Sink requires %s mode, but appropriate interrupt is not provided.\n",
  418. crtc->i80_mode ? "command" : "video");
  419. return MODE_BAD;
  420. }
  421. static const struct exynos_drm_crtc_ops decon_crtc_ops = {
  422. .enable = decon_enable,
  423. .disable = decon_disable,
  424. .enable_vblank = decon_enable_vblank,
  425. .disable_vblank = decon_disable_vblank,
  426. .atomic_begin = decon_atomic_begin,
  427. .update_plane = decon_update_plane,
  428. .disable_plane = decon_disable_plane,
  429. .mode_valid = decon_mode_valid,
  430. .atomic_flush = decon_atomic_flush,
  431. };
  432. static int decon_bind(struct device *dev, struct device *master, void *data)
  433. {
  434. struct decon_context *ctx = dev_get_drvdata(dev);
  435. struct drm_device *drm_dev = data;
  436. struct exynos_drm_plane *exynos_plane;
  437. enum exynos_drm_output_type out_type;
  438. unsigned int win;
  439. int ret;
  440. ctx->drm_dev = drm_dev;
  441. for (win = ctx->first_win; win < WINDOWS_NR; win++) {
  442. ctx->configs[win].pixel_formats = decon_formats;
  443. ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
  444. ctx->configs[win].zpos = win - ctx->first_win;
  445. ctx->configs[win].type = decon_win_types[win];
  446. ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
  447. &ctx->configs[win]);
  448. if (ret)
  449. return ret;
  450. }
  451. exynos_plane = &ctx->planes[PRIMARY_WIN];
  452. out_type = (ctx->out_type & IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
  453. : EXYNOS_DISPLAY_TYPE_LCD;
  454. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  455. out_type, &decon_crtc_ops, ctx);
  456. if (IS_ERR(ctx->crtc))
  457. return PTR_ERR(ctx->crtc);
  458. decon_clear_channels(ctx->crtc);
  459. return drm_iommu_attach_device(drm_dev, dev);
  460. }
  461. static void decon_unbind(struct device *dev, struct device *master, void *data)
  462. {
  463. struct decon_context *ctx = dev_get_drvdata(dev);
  464. decon_disable(ctx->crtc);
  465. /* detach this sub driver from iommu mapping if supported. */
  466. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  467. }
  468. static const struct component_ops decon_component_ops = {
  469. .bind = decon_bind,
  470. .unbind = decon_unbind,
  471. };
  472. static void decon_handle_vblank(struct decon_context *ctx)
  473. {
  474. u32 frm;
  475. spin_lock(&ctx->vblank_lock);
  476. frm = decon_get_frame_count(ctx, true);
  477. if (frm != ctx->frame_id) {
  478. /* handle only if incremented, take care of wrap-around */
  479. if ((s32)(frm - ctx->frame_id) > 0)
  480. drm_crtc_handle_vblank(&ctx->crtc->base);
  481. ctx->frame_id = frm;
  482. }
  483. spin_unlock(&ctx->vblank_lock);
  484. }
  485. static irqreturn_t decon_irq_handler(int irq, void *dev_id)
  486. {
  487. struct decon_context *ctx = dev_id;
  488. u32 val;
  489. val = readl(ctx->addr + DECON_VIDINTCON1);
  490. val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;
  491. if (val) {
  492. writel(val, ctx->addr + DECON_VIDINTCON1);
  493. if (ctx->out_type & IFTYPE_HDMI) {
  494. val = readl(ctx->addr + DECON_VIDOUTCON0);
  495. val &= VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F;
  496. if (val ==
  497. (VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F))
  498. return IRQ_HANDLED;
  499. }
  500. decon_handle_vblank(ctx);
  501. }
  502. return IRQ_HANDLED;
  503. }
  504. #ifdef CONFIG_PM
  505. static int exynos5433_decon_suspend(struct device *dev)
  506. {
  507. struct decon_context *ctx = dev_get_drvdata(dev);
  508. int i = ARRAY_SIZE(decon_clks_name);
  509. while (--i >= 0)
  510. clk_disable_unprepare(ctx->clks[i]);
  511. return 0;
  512. }
  513. static int exynos5433_decon_resume(struct device *dev)
  514. {
  515. struct decon_context *ctx = dev_get_drvdata(dev);
  516. int i, ret;
  517. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  518. ret = clk_prepare_enable(ctx->clks[i]);
  519. if (ret < 0)
  520. goto err;
  521. }
  522. return 0;
  523. err:
  524. while (--i >= 0)
  525. clk_disable_unprepare(ctx->clks[i]);
  526. return ret;
  527. }
  528. #endif
  529. static const struct dev_pm_ops exynos5433_decon_pm_ops = {
  530. SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
  531. NULL)
  532. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  533. pm_runtime_force_resume)
  534. };
  535. static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
  536. {
  537. .compatible = "samsung,exynos5433-decon",
  538. .data = (void *)I80_HW_TRG
  539. },
  540. {
  541. .compatible = "samsung,exynos5433-decon-tv",
  542. .data = (void *)(I80_HW_TRG | IFTYPE_HDMI)
  543. },
  544. {},
  545. };
  546. MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
  547. static int decon_conf_irq(struct decon_context *ctx, const char *name,
  548. irq_handler_t handler, unsigned long int flags)
  549. {
  550. struct platform_device *pdev = to_platform_device(ctx->dev);
  551. int ret, irq = platform_get_irq_byname(pdev, name);
  552. if (irq < 0) {
  553. switch (irq) {
  554. case -EPROBE_DEFER:
  555. return irq;
  556. case -ENODATA:
  557. case -ENXIO:
  558. return 0;
  559. default:
  560. dev_err(ctx->dev, "IRQ %s get failed, %d\n", name, irq);
  561. return irq;
  562. }
  563. }
  564. irq_set_status_flags(irq, IRQ_NOAUTOEN);
  565. ret = devm_request_irq(ctx->dev, irq, handler, flags, "drm_decon", ctx);
  566. if (ret < 0) {
  567. dev_err(ctx->dev, "IRQ %s request failed\n", name);
  568. return ret;
  569. }
  570. return irq;
  571. }
  572. static int exynos5433_decon_probe(struct platform_device *pdev)
  573. {
  574. struct device *dev = &pdev->dev;
  575. struct decon_context *ctx;
  576. struct resource *res;
  577. int ret;
  578. int i;
  579. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  580. if (!ctx)
  581. return -ENOMEM;
  582. ctx->dev = dev;
  583. ctx->out_type = (unsigned long)of_device_get_match_data(dev);
  584. spin_lock_init(&ctx->vblank_lock);
  585. if (ctx->out_type & IFTYPE_HDMI)
  586. ctx->first_win = 1;
  587. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  588. struct clk *clk;
  589. clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
  590. if (IS_ERR(clk))
  591. return PTR_ERR(clk);
  592. ctx->clks[i] = clk;
  593. }
  594. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  595. ctx->addr = devm_ioremap_resource(dev, res);
  596. if (IS_ERR(ctx->addr)) {
  597. dev_err(dev, "ioremap failed\n");
  598. return PTR_ERR(ctx->addr);
  599. }
  600. ret = decon_conf_irq(ctx, "vsync", decon_irq_handler, 0);
  601. if (ret < 0)
  602. return ret;
  603. ctx->irq_vsync = ret;
  604. ret = decon_conf_irq(ctx, "lcd_sys", decon_irq_handler, 0);
  605. if (ret < 0)
  606. return ret;
  607. ctx->irq_lcd_sys = ret;
  608. ret = decon_conf_irq(ctx, "te", decon_te_irq_handler,
  609. IRQF_TRIGGER_RISING);
  610. if (ret < 0)
  611. return ret;
  612. if (ret) {
  613. ctx->te_irq = ret;
  614. ctx->out_type &= ~I80_HW_TRG;
  615. }
  616. if (ctx->out_type & I80_HW_TRG) {
  617. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  618. "samsung,disp-sysreg");
  619. if (IS_ERR(ctx->sysreg)) {
  620. dev_err(dev, "failed to get system register\n");
  621. return PTR_ERR(ctx->sysreg);
  622. }
  623. }
  624. platform_set_drvdata(pdev, ctx);
  625. pm_runtime_enable(dev);
  626. ret = component_add(dev, &decon_component_ops);
  627. if (ret)
  628. goto err_disable_pm_runtime;
  629. return 0;
  630. err_disable_pm_runtime:
  631. pm_runtime_disable(dev);
  632. return ret;
  633. }
  634. static int exynos5433_decon_remove(struct platform_device *pdev)
  635. {
  636. pm_runtime_disable(&pdev->dev);
  637. component_del(&pdev->dev, &decon_component_ops);
  638. return 0;
  639. }
  640. struct platform_driver exynos5433_decon_driver = {
  641. .probe = exynos5433_decon_probe,
  642. .remove = exynos5433_decon_remove,
  643. .driver = {
  644. .name = "exynos5433-decon",
  645. .pm = &exynos5433_decon_pm_ops,
  646. .of_match_table = exynos5433_decon_driver_dt_match,
  647. },
  648. };