regs-decon7.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /*
  2. * Copyright (c) 2014 Samsung Electronics Co., Ltd.
  3. * Author: Ajay Kumar <ajaykumar.rs@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. */
  10. #ifndef EXYNOS_REGS_DECON7_H
  11. #define EXYNOS_REGS_DECON7_H
  12. /* VIDCON0 */
  13. #define VIDCON0 0x00
  14. #define VIDCON0_SWRESET (1 << 28)
  15. #define VIDCON0_DECON_STOP_STATUS (1 << 2)
  16. #define VIDCON0_ENVID (1 << 1)
  17. #define VIDCON0_ENVID_F (1 << 0)
  18. /* VIDOUTCON0 */
  19. #define VIDOUTCON0 0x4
  20. #define VIDOUTCON0_DUAL_MASK (0x3 << 24)
  21. #define VIDOUTCON0_DUAL_ON (0x3 << 24)
  22. #define VIDOUTCON0_DISP_IF_1_ON (0x2 << 24)
  23. #define VIDOUTCON0_DISP_IF_0_ON (0x1 << 24)
  24. #define VIDOUTCON0_DUAL_OFF (0x0 << 24)
  25. #define VIDOUTCON0_IF_SHIFT 23
  26. #define VIDOUTCON0_IF_MASK (0x1 << 23)
  27. #define VIDOUTCON0_RGBIF (0x0 << 23)
  28. #define VIDOUTCON0_I80IF (0x1 << 23)
  29. /* VIDCON3 */
  30. #define VIDCON3 0x8
  31. /* VIDCON4 */
  32. #define VIDCON4 0xC
  33. #define VIDCON4_FIFOCNT_START_EN (1 << 0)
  34. /* VCLKCON0 */
  35. #define VCLKCON0 0x10
  36. #define VCLKCON0_CLKVALUP (1 << 8)
  37. #define VCLKCON0_VCLKFREE (1 << 0)
  38. /* VCLKCON */
  39. #define VCLKCON1 0x14
  40. #define VCLKCON1_CLKVAL_NUM_VCLK(val) (((val) & 0xff) << 0)
  41. #define VCLKCON2 0x18
  42. /* SHADOWCON */
  43. #define SHADOWCON 0x30
  44. #define SHADOWCON_WINx_PROTECT(_win) (1 << (10 + (_win)))
  45. /* WINCONx */
  46. #define WINCON(_win) (0x50 + ((_win) * 4))
  47. #define WINCONx_BUFSTATUS (0x3 << 30)
  48. #define WINCONx_BUFSEL_MASK (0x3 << 28)
  49. #define WINCONx_BUFSEL_SHIFT 28
  50. #define WINCONx_TRIPLE_BUF_MODE (0x1 << 18)
  51. #define WINCONx_DOUBLE_BUF_MODE (0x0 << 18)
  52. #define WINCONx_BURSTLEN_16WORD (0x0 << 11)
  53. #define WINCONx_BURSTLEN_8WORD (0x1 << 11)
  54. #define WINCONx_BURSTLEN_MASK (0x1 << 11)
  55. #define WINCONx_BURSTLEN_SHIFT 11
  56. #define WINCONx_BLD_PLANE (0 << 8)
  57. #define WINCONx_BLD_PIX (1 << 8)
  58. #define WINCONx_ALPHA_MUL (1 << 7)
  59. #define WINCONx_BPPMODE_MASK (0xf << 2)
  60. #define WINCONx_BPPMODE_SHIFT 2
  61. #define WINCONx_BPPMODE_16BPP_565 (0x8 << 2)
  62. #define WINCONx_BPPMODE_24BPP_BGRx (0x7 << 2)
  63. #define WINCONx_BPPMODE_24BPP_RGBx (0x6 << 2)
  64. #define WINCONx_BPPMODE_24BPP_xBGR (0x5 << 2)
  65. #define WINCONx_BPPMODE_24BPP_xRGB (0x4 << 2)
  66. #define WINCONx_BPPMODE_32BPP_BGRA (0x3 << 2)
  67. #define WINCONx_BPPMODE_32BPP_RGBA (0x2 << 2)
  68. #define WINCONx_BPPMODE_32BPP_ABGR (0x1 << 2)
  69. #define WINCONx_BPPMODE_32BPP_ARGB (0x0 << 2)
  70. #define WINCONx_ALPHA_SEL (1 << 1)
  71. #define WINCONx_ENWIN (1 << 0)
  72. #define WINCON1_ALPHA_MUL_F (1 << 7)
  73. #define WINCON2_ALPHA_MUL_F (1 << 7)
  74. #define WINCON3_ALPHA_MUL_F (1 << 7)
  75. #define WINCON4_ALPHA_MUL_F (1 << 7)
  76. /* VIDOSDxH: The height for the OSD image(READ ONLY)*/
  77. #define VIDOSD_H(_x) (0x80 + ((_x) * 4))
  78. /* Frame buffer start addresses: VIDWxxADD0n */
  79. #define VIDW_BUF_START(_win) (0x80 + ((_win) * 0x10))
  80. #define VIDW_BUF_START1(_win) (0x84 + ((_win) * 0x10))
  81. #define VIDW_BUF_START2(_win) (0x88 + ((_win) * 0x10))
  82. #define VIDW_WHOLE_X(_win) (0x0130 + ((_win) * 8))
  83. #define VIDW_WHOLE_Y(_win) (0x0134 + ((_win) * 8))
  84. #define VIDW_OFFSET_X(_win) (0x0170 + ((_win) * 8))
  85. #define VIDW_OFFSET_Y(_win) (0x0174 + ((_win) * 8))
  86. #define VIDW_BLKOFFSET(_win) (0x01B0 + ((_win) * 4))
  87. #define VIDW_BLKSIZE(win) (0x0200 + ((_win) * 4))
  88. /* Interrupt controls register */
  89. #define VIDINTCON2 0x228
  90. #define VIDINTCON1_INTEXTRA1_EN (1 << 1)
  91. #define VIDINTCON1_INTEXTRA0_EN (1 << 0)
  92. /* Interrupt controls and status register */
  93. #define VIDINTCON3 0x22C
  94. #define VIDINTCON1_INTEXTRA1_PEND (1 << 1)
  95. #define VIDINTCON1_INTEXTRA0_PEND (1 << 0)
  96. /* VIDOSDxA ~ VIDOSDxE */
  97. #define VIDOSD_BASE 0x230
  98. #define OSD_STRIDE 0x20
  99. #define VIDOSD_A(_win) (VIDOSD_BASE + \
  100. ((_win) * OSD_STRIDE) + 0x00)
  101. #define VIDOSD_B(_win) (VIDOSD_BASE + \
  102. ((_win) * OSD_STRIDE) + 0x04)
  103. #define VIDOSD_C(_win) (VIDOSD_BASE + \
  104. ((_win) * OSD_STRIDE) + 0x08)
  105. #define VIDOSD_D(_win) (VIDOSD_BASE + \
  106. ((_win) * OSD_STRIDE) + 0x0C)
  107. #define VIDOSD_E(_win) (VIDOSD_BASE + \
  108. ((_win) * OSD_STRIDE) + 0x10)
  109. #define VIDOSDxA_TOPLEFT_X_MASK (0x1fff << 13)
  110. #define VIDOSDxA_TOPLEFT_X_SHIFT 13
  111. #define VIDOSDxA_TOPLEFT_X_LIMIT 0x1fff
  112. #define VIDOSDxA_TOPLEFT_X(_x) (((_x) & 0x1fff) << 13)
  113. #define VIDOSDxA_TOPLEFT_Y_MASK (0x1fff << 0)
  114. #define VIDOSDxA_TOPLEFT_Y_SHIFT 0
  115. #define VIDOSDxA_TOPLEFT_Y_LIMIT 0x1fff
  116. #define VIDOSDxA_TOPLEFT_Y(_x) (((_x) & 0x1fff) << 0)
  117. #define VIDOSDxB_BOTRIGHT_X_MASK (0x1fff << 13)
  118. #define VIDOSDxB_BOTRIGHT_X_SHIFT 13
  119. #define VIDOSDxB_BOTRIGHT_X_LIMIT 0x1fff
  120. #define VIDOSDxB_BOTRIGHT_X(_x) (((_x) & 0x1fff) << 13)
  121. #define VIDOSDxB_BOTRIGHT_Y_MASK (0x1fff << 0)
  122. #define VIDOSDxB_BOTRIGHT_Y_SHIFT 0
  123. #define VIDOSDxB_BOTRIGHT_Y_LIMIT 0x1fff
  124. #define VIDOSDxB_BOTRIGHT_Y(_x) (((_x) & 0x1fff) << 0)
  125. #define VIDOSDxC_ALPHA0_R_F(_x) (((_x) & 0xFF) << 16)
  126. #define VIDOSDxC_ALPHA0_G_F(_x) (((_x) & 0xFF) << 8)
  127. #define VIDOSDxC_ALPHA0_B_F(_x) (((_x) & 0xFF) << 0)
  128. #define VIDOSDxD_ALPHA1_R_F(_x) (((_x) & 0xFF) << 16)
  129. #define VIDOSDxD_ALPHA1_G_F(_x) (((_x) & 0xFF) << 8)
  130. #define VIDOSDxD_ALPHA1_B_F(_x) (((_x) & 0xFF) >> 0)
  131. /* Window MAP (Color map) */
  132. #define WINxMAP(_win) (0x340 + ((_win) * 4))
  133. #define WINxMAP_MAP (1 << 24)
  134. #define WINxMAP_MAP_COLOUR_MASK (0xffffff << 0)
  135. #define WINxMAP_MAP_COLOUR_SHIFT 0
  136. #define WINxMAP_MAP_COLOUR_LIMIT 0xffffff
  137. #define WINxMAP_MAP_COLOUR(_x) ((_x) << 0)
  138. /* Window colour-key control registers */
  139. #define WKEYCON 0x370
  140. #define WKEYCON0 0x00
  141. #define WKEYCON1 0x04
  142. #define WxKEYCON0_KEYBL_EN (1 << 26)
  143. #define WxKEYCON0_KEYEN_F (1 << 25)
  144. #define WxKEYCON0_DIRCON (1 << 24)
  145. #define WxKEYCON0_COMPKEY_MASK (0xffffff << 0)
  146. #define WxKEYCON0_COMPKEY_SHIFT 0
  147. #define WxKEYCON0_COMPKEY_LIMIT 0xffffff
  148. #define WxKEYCON0_COMPKEY(_x) ((_x) << 0)
  149. #define WxKEYCON1_COLVAL_MASK (0xffffff << 0)
  150. #define WxKEYCON1_COLVAL_SHIFT 0
  151. #define WxKEYCON1_COLVAL_LIMIT 0xffffff
  152. #define WxKEYCON1_COLVAL(_x) ((_x) << 0)
  153. /* color key control register for hardware window 1 ~ 4. */
  154. #define WKEYCON0_BASE(x) ((WKEYCON + WKEYCON0) + ((x - 1) * 8))
  155. /* color key value register for hardware window 1 ~ 4. */
  156. #define WKEYCON1_BASE(x) ((WKEYCON + WKEYCON1) + ((x - 1) * 8))
  157. /* Window KEY Alpha value */
  158. #define WxKEYALPHA(_win) (0x3A0 + (((_win) - 1) * 0x4))
  159. #define Wx_KEYALPHA_R_F_SHIFT 16
  160. #define Wx_KEYALPHA_G_F_SHIFT 8
  161. #define Wx_KEYALPHA_B_F_SHIFT 0
  162. /* Blending equation */
  163. #define BLENDE(_win) (0x03C0 + ((_win) * 4))
  164. #define BLENDE_COEF_ZERO 0x0
  165. #define BLENDE_COEF_ONE 0x1
  166. #define BLENDE_COEF_ALPHA_A 0x2
  167. #define BLENDE_COEF_ONE_MINUS_ALPHA_A 0x3
  168. #define BLENDE_COEF_ALPHA_B 0x4
  169. #define BLENDE_COEF_ONE_MINUS_ALPHA_B 0x5
  170. #define BLENDE_COEF_ALPHA0 0x6
  171. #define BLENDE_COEF_A 0xA
  172. #define BLENDE_COEF_ONE_MINUS_A 0xB
  173. #define BLENDE_COEF_B 0xC
  174. #define BLENDE_COEF_ONE_MINUS_B 0xD
  175. #define BLENDE_Q_FUNC(_v) ((_v) << 18)
  176. #define BLENDE_P_FUNC(_v) ((_v) << 12)
  177. #define BLENDE_B_FUNC(_v) ((_v) << 6)
  178. #define BLENDE_A_FUNC(_v) ((_v) << 0)
  179. /* Blending equation control */
  180. #define BLENDCON 0x3D8
  181. #define BLENDCON_NEW_MASK (1 << 0)
  182. #define BLENDCON_NEW_8BIT_ALPHA_VALUE (1 << 0)
  183. #define BLENDCON_NEW_4BIT_ALPHA_VALUE (0 << 0)
  184. /* Interrupt control register */
  185. #define VIDINTCON0 0x500
  186. #define VIDINTCON0_WAKEUP_MASK (0x3f << 26)
  187. #define VIDINTCON0_INTEXTRAEN (1 << 21)
  188. #define VIDINTCON0_FRAMESEL0_SHIFT 15
  189. #define VIDINTCON0_FRAMESEL0_MASK (0x3 << 15)
  190. #define VIDINTCON0_FRAMESEL0_BACKPORCH (0x0 << 15)
  191. #define VIDINTCON0_FRAMESEL0_VSYNC (0x1 << 15)
  192. #define VIDINTCON0_FRAMESEL0_ACTIVE (0x2 << 15)
  193. #define VIDINTCON0_FRAMESEL0_FRONTPORCH (0x3 << 15)
  194. #define VIDINTCON0_INT_FRAME (1 << 11)
  195. #define VIDINTCON0_FIFOLEVEL_MASK (0x7 << 3)
  196. #define VIDINTCON0_FIFOLEVEL_SHIFT 3
  197. #define VIDINTCON0_FIFOLEVEL_EMPTY (0x0 << 3)
  198. #define VIDINTCON0_FIFOLEVEL_TO25PC (0x1 << 3)
  199. #define VIDINTCON0_FIFOLEVEL_TO50PC (0x2 << 3)
  200. #define VIDINTCON0_FIFOLEVEL_FULL (0x4 << 3)
  201. #define VIDINTCON0_FIFOSEL_MAIN_EN (1 << 1)
  202. #define VIDINTCON0_INT_FIFO (1 << 1)
  203. #define VIDINTCON0_INT_ENABLE (1 << 0)
  204. /* Interrupt controls and status register */
  205. #define VIDINTCON1 0x504
  206. #define VIDINTCON1_INT_EXTRA (1 << 3)
  207. #define VIDINTCON1_INT_I80 (1 << 2)
  208. #define VIDINTCON1_INT_FRAME (1 << 1)
  209. #define VIDINTCON1_INT_FIFO (1 << 0)
  210. /* VIDCON1 */
  211. #define VIDCON1(_x) (0x0600 + ((_x) * 0x50))
  212. #define VIDCON1_LINECNT_GET(_v) (((_v) >> 17) & 0x1fff)
  213. #define VIDCON1_VCLK_MASK (0x3 << 9)
  214. #define VIDCON1_VCLK_HOLD (0x0 << 9)
  215. #define VIDCON1_VCLK_RUN (0x1 << 9)
  216. #define VIDCON1_VCLK_RUN_VDEN_DISABLE (0x3 << 9)
  217. #define VIDCON1_RGB_ORDER_O_MASK (0x7 << 4)
  218. #define VIDCON1_RGB_ORDER_O_RGB (0x0 << 4)
  219. #define VIDCON1_RGB_ORDER_O_GBR (0x1 << 4)
  220. #define VIDCON1_RGB_ORDER_O_BRG (0x2 << 4)
  221. #define VIDCON1_RGB_ORDER_O_BGR (0x4 << 4)
  222. #define VIDCON1_RGB_ORDER_O_RBG (0x5 << 4)
  223. #define VIDCON1_RGB_ORDER_O_GRB (0x6 << 4)
  224. /* VIDTCON0 */
  225. #define VIDTCON0 0x610
  226. #define VIDTCON0_VBPD_MASK (0xffff << 16)
  227. #define VIDTCON0_VBPD_SHIFT 16
  228. #define VIDTCON0_VBPD_LIMIT 0xffff
  229. #define VIDTCON0_VBPD(_x) ((_x) << 16)
  230. #define VIDTCON0_VFPD_MASK (0xffff << 0)
  231. #define VIDTCON0_VFPD_SHIFT 0
  232. #define VIDTCON0_VFPD_LIMIT 0xffff
  233. #define VIDTCON0_VFPD(_x) ((_x) << 0)
  234. /* VIDTCON1 */
  235. #define VIDTCON1 0x614
  236. #define VIDTCON1_VSPW_MASK (0xffff << 16)
  237. #define VIDTCON1_VSPW_SHIFT 16
  238. #define VIDTCON1_VSPW_LIMIT 0xffff
  239. #define VIDTCON1_VSPW(_x) ((_x) << 16)
  240. /* VIDTCON2 */
  241. #define VIDTCON2 0x618
  242. #define VIDTCON2_HBPD_MASK (0xffff << 16)
  243. #define VIDTCON2_HBPD_SHIFT 16
  244. #define VIDTCON2_HBPD_LIMIT 0xffff
  245. #define VIDTCON2_HBPD(_x) ((_x) << 16)
  246. #define VIDTCON2_HFPD_MASK (0xffff << 0)
  247. #define VIDTCON2_HFPD_SHIFT 0
  248. #define VIDTCON2_HFPD_LIMIT 0xffff
  249. #define VIDTCON2_HFPD(_x) ((_x) << 0)
  250. /* VIDTCON3 */
  251. #define VIDTCON3 0x61C
  252. #define VIDTCON3_HSPW_MASK (0xffff << 16)
  253. #define VIDTCON3_HSPW_SHIFT 16
  254. #define VIDTCON3_HSPW_LIMIT 0xffff
  255. #define VIDTCON3_HSPW(_x) ((_x) << 16)
  256. /* VIDTCON4 */
  257. #define VIDTCON4 0x620
  258. #define VIDTCON4_LINEVAL_MASK (0xfff << 16)
  259. #define VIDTCON4_LINEVAL_SHIFT 16
  260. #define VIDTCON4_LINEVAL_LIMIT 0xfff
  261. #define VIDTCON4_LINEVAL(_x) (((_x) & 0xfff) << 16)
  262. #define VIDTCON4_HOZVAL_MASK (0xfff << 0)
  263. #define VIDTCON4_HOZVAL_SHIFT 0
  264. #define VIDTCON4_HOZVAL_LIMIT 0xfff
  265. #define VIDTCON4_HOZVAL(_x) (((_x) & 0xfff) << 0)
  266. /* LINECNT OP THRSHOLD*/
  267. #define LINECNT_OP_THRESHOLD 0x630
  268. /* CRCCTRL */
  269. #define CRCCTRL 0x6C8
  270. #define CRCCTRL_CRCCLKEN (0x1 << 2)
  271. #define CRCCTRL_CRCSTART_F (0x1 << 1)
  272. #define CRCCTRL_CRCEN (0x1 << 0)
  273. /* DECON_CMU */
  274. #define DECON_CMU 0x704
  275. #define DECON_CMU_ALL_CLKGATE_ENABLE 0x3
  276. #define DECON_CMU_SE_CLKGATE_ENABLE (0x1 << 2)
  277. #define DECON_CMU_SFR_CLKGATE_ENABLE (0x1 << 1)
  278. #define DECON_CMU_MEM_CLKGATE_ENABLE (0x1 << 0)
  279. /* DECON_UPDATE */
  280. #define DECON_UPDATE 0x710
  281. #define DECON_UPDATE_SLAVE_SYNC (1 << 4)
  282. #define DECON_UPDATE_STANDALONE_F (1 << 0)
  283. #endif /* EXYNOS_REGS_DECON7_H */