atombios_crtc.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/drm_fb_helper.h>
  29. #include <drm/radeon_drm.h>
  30. #include <drm/drm_fixed.h>
  31. #include "radeon.h"
  32. #include "atom.h"
  33. #include "atom-bits.h"
  34. static void atombios_overscan_setup(struct drm_crtc *crtc,
  35. struct drm_display_mode *mode,
  36. struct drm_display_mode *adjusted_mode)
  37. {
  38. struct drm_device *dev = crtc->dev;
  39. struct radeon_device *rdev = dev->dev_private;
  40. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  41. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  42. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  43. int a1, a2;
  44. memset(&args, 0, sizeof(args));
  45. args.ucCRTC = radeon_crtc->crtc_id;
  46. switch (radeon_crtc->rmx_type) {
  47. case RMX_CENTER:
  48. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  50. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  52. break;
  53. case RMX_ASPECT:
  54. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  55. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  56. if (a1 > a2) {
  57. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  59. } else if (a2 > a1) {
  60. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  62. }
  63. break;
  64. case RMX_FULL:
  65. default:
  66. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  68. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  69. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  70. break;
  71. }
  72. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  73. }
  74. static void atombios_scaler_setup(struct drm_crtc *crtc)
  75. {
  76. struct drm_device *dev = crtc->dev;
  77. struct radeon_device *rdev = dev->dev_private;
  78. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  79. ENABLE_SCALER_PS_ALLOCATION args;
  80. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  81. struct radeon_encoder *radeon_encoder =
  82. to_radeon_encoder(radeon_crtc->encoder);
  83. /* fixme - fill in enc_priv for atom dac */
  84. enum radeon_tv_std tv_std = TV_STD_NTSC;
  85. bool is_tv = false, is_cv = false;
  86. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  87. return;
  88. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  89. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  90. tv_std = tv_dac->tv_std;
  91. is_tv = true;
  92. }
  93. memset(&args, 0, sizeof(args));
  94. args.ucScaler = radeon_crtc->crtc_id;
  95. if (is_tv) {
  96. switch (tv_std) {
  97. case TV_STD_NTSC:
  98. default:
  99. args.ucTVStandard = ATOM_TV_NTSC;
  100. break;
  101. case TV_STD_PAL:
  102. args.ucTVStandard = ATOM_TV_PAL;
  103. break;
  104. case TV_STD_PAL_M:
  105. args.ucTVStandard = ATOM_TV_PALM;
  106. break;
  107. case TV_STD_PAL_60:
  108. args.ucTVStandard = ATOM_TV_PAL60;
  109. break;
  110. case TV_STD_NTSC_J:
  111. args.ucTVStandard = ATOM_TV_NTSCJ;
  112. break;
  113. case TV_STD_SCART_PAL:
  114. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  115. break;
  116. case TV_STD_SECAM:
  117. args.ucTVStandard = ATOM_TV_SECAM;
  118. break;
  119. case TV_STD_PAL_CN:
  120. args.ucTVStandard = ATOM_TV_PALCN;
  121. break;
  122. }
  123. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  124. } else if (is_cv) {
  125. args.ucTVStandard = ATOM_TV_CV;
  126. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  127. } else {
  128. switch (radeon_crtc->rmx_type) {
  129. case RMX_FULL:
  130. args.ucEnable = ATOM_SCALER_EXPANSION;
  131. break;
  132. case RMX_CENTER:
  133. args.ucEnable = ATOM_SCALER_CENTER;
  134. break;
  135. case RMX_ASPECT:
  136. args.ucEnable = ATOM_SCALER_EXPANSION;
  137. break;
  138. default:
  139. if (ASIC_IS_AVIVO(rdev))
  140. args.ucEnable = ATOM_SCALER_DISABLE;
  141. else
  142. args.ucEnable = ATOM_SCALER_CENTER;
  143. break;
  144. }
  145. }
  146. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  147. if ((is_tv || is_cv)
  148. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  149. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  150. }
  151. }
  152. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  153. {
  154. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  155. struct drm_device *dev = crtc->dev;
  156. struct radeon_device *rdev = dev->dev_private;
  157. int index =
  158. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  159. ENABLE_CRTC_PS_ALLOCATION args;
  160. memset(&args, 0, sizeof(args));
  161. args.ucCRTC = radeon_crtc->crtc_id;
  162. args.ucEnable = lock;
  163. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  164. }
  165. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  166. {
  167. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  168. struct drm_device *dev = crtc->dev;
  169. struct radeon_device *rdev = dev->dev_private;
  170. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  171. ENABLE_CRTC_PS_ALLOCATION args;
  172. memset(&args, 0, sizeof(args));
  173. args.ucCRTC = radeon_crtc->crtc_id;
  174. args.ucEnable = state;
  175. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  176. }
  177. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  178. {
  179. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  180. struct drm_device *dev = crtc->dev;
  181. struct radeon_device *rdev = dev->dev_private;
  182. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  183. ENABLE_CRTC_PS_ALLOCATION args;
  184. memset(&args, 0, sizeof(args));
  185. args.ucCRTC = radeon_crtc->crtc_id;
  186. args.ucEnable = state;
  187. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  188. }
  189. static const u32 vga_control_regs[6] =
  190. {
  191. AVIVO_D1VGA_CONTROL,
  192. AVIVO_D2VGA_CONTROL,
  193. EVERGREEN_D3VGA_CONTROL,
  194. EVERGREEN_D4VGA_CONTROL,
  195. EVERGREEN_D5VGA_CONTROL,
  196. EVERGREEN_D6VGA_CONTROL,
  197. };
  198. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  199. {
  200. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  201. struct drm_device *dev = crtc->dev;
  202. struct radeon_device *rdev = dev->dev_private;
  203. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  204. BLANK_CRTC_PS_ALLOCATION args;
  205. u32 vga_control = 0;
  206. memset(&args, 0, sizeof(args));
  207. if (ASIC_IS_DCE8(rdev)) {
  208. vga_control = RREG32(vga_control_regs[radeon_crtc->crtc_id]);
  209. WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control | 1);
  210. }
  211. args.ucCRTC = radeon_crtc->crtc_id;
  212. args.ucBlanking = state;
  213. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  214. if (ASIC_IS_DCE8(rdev)) {
  215. WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control);
  216. }
  217. }
  218. static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
  219. {
  220. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  221. struct drm_device *dev = crtc->dev;
  222. struct radeon_device *rdev = dev->dev_private;
  223. int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
  224. ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
  225. memset(&args, 0, sizeof(args));
  226. args.ucDispPipeId = radeon_crtc->crtc_id;
  227. args.ucEnable = state;
  228. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  229. }
  230. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  231. {
  232. struct drm_device *dev = crtc->dev;
  233. struct radeon_device *rdev = dev->dev_private;
  234. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  235. switch (mode) {
  236. case DRM_MODE_DPMS_ON:
  237. radeon_crtc->enabled = true;
  238. atombios_enable_crtc(crtc, ATOM_ENABLE);
  239. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  240. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  241. atombios_blank_crtc(crtc, ATOM_DISABLE);
  242. if (dev->num_crtcs > radeon_crtc->crtc_id)
  243. drm_crtc_vblank_on(crtc);
  244. radeon_crtc_load_lut(crtc);
  245. break;
  246. case DRM_MODE_DPMS_STANDBY:
  247. case DRM_MODE_DPMS_SUSPEND:
  248. case DRM_MODE_DPMS_OFF:
  249. if (dev->num_crtcs > radeon_crtc->crtc_id)
  250. drm_crtc_vblank_off(crtc);
  251. if (radeon_crtc->enabled)
  252. atombios_blank_crtc(crtc, ATOM_ENABLE);
  253. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  254. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  255. atombios_enable_crtc(crtc, ATOM_DISABLE);
  256. radeon_crtc->enabled = false;
  257. break;
  258. }
  259. /* adjust pm to dpms */
  260. radeon_pm_compute_clocks(rdev);
  261. }
  262. static void
  263. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  264. struct drm_display_mode *mode)
  265. {
  266. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  267. struct drm_device *dev = crtc->dev;
  268. struct radeon_device *rdev = dev->dev_private;
  269. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  270. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  271. u16 misc = 0;
  272. memset(&args, 0, sizeof(args));
  273. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  274. args.usH_Blanking_Time =
  275. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  276. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  277. args.usV_Blanking_Time =
  278. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  279. args.usH_SyncOffset =
  280. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  281. args.usH_SyncWidth =
  282. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  283. args.usV_SyncOffset =
  284. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  285. args.usV_SyncWidth =
  286. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  287. args.ucH_Border = radeon_crtc->h_border;
  288. args.ucV_Border = radeon_crtc->v_border;
  289. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  290. misc |= ATOM_VSYNC_POLARITY;
  291. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  292. misc |= ATOM_HSYNC_POLARITY;
  293. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  294. misc |= ATOM_COMPOSITESYNC;
  295. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  296. misc |= ATOM_INTERLACE;
  297. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  298. misc |= ATOM_DOUBLE_CLOCK_MODE;
  299. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  300. misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
  301. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  302. args.ucCRTC = radeon_crtc->crtc_id;
  303. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  304. }
  305. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  306. struct drm_display_mode *mode)
  307. {
  308. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  309. struct drm_device *dev = crtc->dev;
  310. struct radeon_device *rdev = dev->dev_private;
  311. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  312. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  313. u16 misc = 0;
  314. memset(&args, 0, sizeof(args));
  315. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  316. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  317. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  318. args.usH_SyncWidth =
  319. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  320. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  321. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  322. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  323. args.usV_SyncWidth =
  324. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  325. args.ucOverscanRight = radeon_crtc->h_border;
  326. args.ucOverscanLeft = radeon_crtc->h_border;
  327. args.ucOverscanBottom = radeon_crtc->v_border;
  328. args.ucOverscanTop = radeon_crtc->v_border;
  329. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  330. misc |= ATOM_VSYNC_POLARITY;
  331. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  332. misc |= ATOM_HSYNC_POLARITY;
  333. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  334. misc |= ATOM_COMPOSITESYNC;
  335. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  336. misc |= ATOM_INTERLACE;
  337. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  338. misc |= ATOM_DOUBLE_CLOCK_MODE;
  339. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  340. misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
  341. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  342. args.ucCRTC = radeon_crtc->crtc_id;
  343. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  344. }
  345. static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
  346. {
  347. u32 ss_cntl;
  348. if (ASIC_IS_DCE4(rdev)) {
  349. switch (pll_id) {
  350. case ATOM_PPLL1:
  351. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  352. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  353. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  354. break;
  355. case ATOM_PPLL2:
  356. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  357. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  358. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  359. break;
  360. case ATOM_DCPLL:
  361. case ATOM_PPLL_INVALID:
  362. return;
  363. }
  364. } else if (ASIC_IS_AVIVO(rdev)) {
  365. switch (pll_id) {
  366. case ATOM_PPLL1:
  367. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  368. ss_cntl &= ~1;
  369. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  370. break;
  371. case ATOM_PPLL2:
  372. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  373. ss_cntl &= ~1;
  374. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  375. break;
  376. case ATOM_DCPLL:
  377. case ATOM_PPLL_INVALID:
  378. return;
  379. }
  380. }
  381. }
  382. union atom_enable_ss {
  383. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  384. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  385. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  386. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  387. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  388. };
  389. static void atombios_crtc_program_ss(struct radeon_device *rdev,
  390. int enable,
  391. int pll_id,
  392. int crtc_id,
  393. struct radeon_atom_ss *ss)
  394. {
  395. unsigned i;
  396. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  397. union atom_enable_ss args;
  398. if (enable) {
  399. /* Don't mess with SS if percentage is 0 or external ss.
  400. * SS is already disabled previously, and disabling it
  401. * again can cause display problems if the pll is already
  402. * programmed.
  403. */
  404. if (ss->percentage == 0)
  405. return;
  406. if (ss->type & ATOM_EXTERNAL_SS_MASK)
  407. return;
  408. } else {
  409. for (i = 0; i < rdev->num_crtc; i++) {
  410. if (rdev->mode_info.crtcs[i] &&
  411. rdev->mode_info.crtcs[i]->enabled &&
  412. i != crtc_id &&
  413. pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  414. /* one other crtc is using this pll don't turn
  415. * off spread spectrum as it might turn off
  416. * display on active crtc
  417. */
  418. return;
  419. }
  420. }
  421. }
  422. memset(&args, 0, sizeof(args));
  423. if (ASIC_IS_DCE5(rdev)) {
  424. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  425. args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  426. switch (pll_id) {
  427. case ATOM_PPLL1:
  428. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  429. break;
  430. case ATOM_PPLL2:
  431. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  432. break;
  433. case ATOM_DCPLL:
  434. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  435. break;
  436. case ATOM_PPLL_INVALID:
  437. return;
  438. }
  439. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  440. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  441. args.v3.ucEnable = enable;
  442. } else if (ASIC_IS_DCE4(rdev)) {
  443. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  444. args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  445. switch (pll_id) {
  446. case ATOM_PPLL1:
  447. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  448. break;
  449. case ATOM_PPLL2:
  450. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  451. break;
  452. case ATOM_DCPLL:
  453. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  454. break;
  455. case ATOM_PPLL_INVALID:
  456. return;
  457. }
  458. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  459. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  460. args.v2.ucEnable = enable;
  461. } else if (ASIC_IS_DCE3(rdev)) {
  462. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  463. args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  464. args.v1.ucSpreadSpectrumStep = ss->step;
  465. args.v1.ucSpreadSpectrumDelay = ss->delay;
  466. args.v1.ucSpreadSpectrumRange = ss->range;
  467. args.v1.ucPpll = pll_id;
  468. args.v1.ucEnable = enable;
  469. } else if (ASIC_IS_AVIVO(rdev)) {
  470. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  471. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  472. atombios_disable_ss(rdev, pll_id);
  473. return;
  474. }
  475. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  476. args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  477. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  478. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  479. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  480. args.lvds_ss_2.ucEnable = enable;
  481. } else {
  482. if (enable == ATOM_DISABLE) {
  483. atombios_disable_ss(rdev, pll_id);
  484. return;
  485. }
  486. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  487. args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  488. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  489. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  490. args.lvds_ss.ucEnable = enable;
  491. }
  492. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  493. }
  494. union adjust_pixel_clock {
  495. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  496. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  497. };
  498. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  499. struct drm_display_mode *mode)
  500. {
  501. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  502. struct drm_device *dev = crtc->dev;
  503. struct radeon_device *rdev = dev->dev_private;
  504. struct drm_encoder *encoder = radeon_crtc->encoder;
  505. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  506. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  507. u32 adjusted_clock = mode->clock;
  508. int encoder_mode = atombios_get_encoder_mode(encoder);
  509. u32 dp_clock = mode->clock;
  510. u32 clock = mode->clock;
  511. int bpc = radeon_crtc->bpc;
  512. bool is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
  513. /* reset the pll flags */
  514. radeon_crtc->pll_flags = 0;
  515. if (ASIC_IS_AVIVO(rdev)) {
  516. if ((rdev->family == CHIP_RS600) ||
  517. (rdev->family == CHIP_RS690) ||
  518. (rdev->family == CHIP_RS740))
  519. radeon_crtc->pll_flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  520. RADEON_PLL_PREFER_CLOSEST_LOWER);
  521. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  522. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  523. else
  524. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  525. if (rdev->family < CHIP_RV770)
  526. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  527. /* use frac fb div on APUs */
  528. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
  529. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  530. /* use frac fb div on RS780/RS880 */
  531. if (((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
  532. && !radeon_crtc->ss_enabled)
  533. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  534. if (ASIC_IS_DCE32(rdev) && mode->clock > 165000)
  535. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  536. } else {
  537. radeon_crtc->pll_flags |= RADEON_PLL_LEGACY;
  538. if (mode->clock > 200000) /* range limits??? */
  539. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  540. else
  541. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  542. }
  543. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  544. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  545. if (connector) {
  546. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  547. struct radeon_connector_atom_dig *dig_connector =
  548. radeon_connector->con_priv;
  549. dp_clock = dig_connector->dp_clock;
  550. }
  551. }
  552. if (radeon_encoder->is_mst_encoder) {
  553. struct radeon_encoder_mst *mst_enc = radeon_encoder->enc_priv;
  554. struct radeon_connector_atom_dig *dig_connector = mst_enc->connector->con_priv;
  555. dp_clock = dig_connector->dp_clock;
  556. }
  557. /* use recommended ref_div for ss */
  558. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  559. if (radeon_crtc->ss_enabled) {
  560. if (radeon_crtc->ss.refdiv) {
  561. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  562. radeon_crtc->pll_reference_div = radeon_crtc->ss.refdiv;
  563. if (ASIC_IS_AVIVO(rdev) &&
  564. rdev->family != CHIP_RS780 &&
  565. rdev->family != CHIP_RS880)
  566. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  567. }
  568. }
  569. }
  570. if (ASIC_IS_AVIVO(rdev)) {
  571. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  572. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  573. adjusted_clock = mode->clock * 2;
  574. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  575. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  576. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  577. radeon_crtc->pll_flags |= RADEON_PLL_IS_LCD;
  578. } else {
  579. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  580. radeon_crtc->pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
  581. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  582. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  583. }
  584. /* adjust pll for deep color modes */
  585. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  586. switch (bpc) {
  587. case 8:
  588. default:
  589. break;
  590. case 10:
  591. clock = (clock * 5) / 4;
  592. break;
  593. case 12:
  594. clock = (clock * 3) / 2;
  595. break;
  596. case 16:
  597. clock = clock * 2;
  598. break;
  599. }
  600. }
  601. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  602. * accordingly based on the encoder/transmitter to work around
  603. * special hw requirements.
  604. */
  605. if (ASIC_IS_DCE3(rdev)) {
  606. union adjust_pixel_clock args;
  607. u8 frev, crev;
  608. int index;
  609. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  610. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  611. &crev))
  612. return adjusted_clock;
  613. memset(&args, 0, sizeof(args));
  614. switch (frev) {
  615. case 1:
  616. switch (crev) {
  617. case 1:
  618. case 2:
  619. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  620. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  621. args.v1.ucEncodeMode = encoder_mode;
  622. if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
  623. args.v1.ucConfig |=
  624. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  625. atom_execute_table(rdev->mode_info.atom_context,
  626. index, (uint32_t *)&args);
  627. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  628. break;
  629. case 3:
  630. args.v3.sInput.usPixelClock = cpu_to_le16(clock / 10);
  631. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  632. args.v3.sInput.ucEncodeMode = encoder_mode;
  633. args.v3.sInput.ucDispPllConfig = 0;
  634. if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
  635. args.v3.sInput.ucDispPllConfig |=
  636. DISPPLL_CONFIG_SS_ENABLE;
  637. if (ENCODER_MODE_IS_DP(encoder_mode)) {
  638. args.v3.sInput.ucDispPllConfig |=
  639. DISPPLL_CONFIG_COHERENT_MODE;
  640. /* 16200 or 27000 */
  641. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  642. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  643. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  644. if (dig->coherent_mode)
  645. args.v3.sInput.ucDispPllConfig |=
  646. DISPPLL_CONFIG_COHERENT_MODE;
  647. if (is_duallink)
  648. args.v3.sInput.ucDispPllConfig |=
  649. DISPPLL_CONFIG_DUAL_LINK;
  650. }
  651. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  652. ENCODER_OBJECT_ID_NONE)
  653. args.v3.sInput.ucExtTransmitterID =
  654. radeon_encoder_get_dp_bridge_encoder_id(encoder);
  655. else
  656. args.v3.sInput.ucExtTransmitterID = 0;
  657. atom_execute_table(rdev->mode_info.atom_context,
  658. index, (uint32_t *)&args);
  659. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  660. if (args.v3.sOutput.ucRefDiv) {
  661. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  662. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  663. radeon_crtc->pll_reference_div = args.v3.sOutput.ucRefDiv;
  664. }
  665. if (args.v3.sOutput.ucPostDiv) {
  666. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  667. radeon_crtc->pll_flags |= RADEON_PLL_USE_POST_DIV;
  668. radeon_crtc->pll_post_div = args.v3.sOutput.ucPostDiv;
  669. }
  670. break;
  671. default:
  672. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  673. return adjusted_clock;
  674. }
  675. break;
  676. default:
  677. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  678. return adjusted_clock;
  679. }
  680. }
  681. return adjusted_clock;
  682. }
  683. union set_pixel_clock {
  684. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  685. PIXEL_CLOCK_PARAMETERS v1;
  686. PIXEL_CLOCK_PARAMETERS_V2 v2;
  687. PIXEL_CLOCK_PARAMETERS_V3 v3;
  688. PIXEL_CLOCK_PARAMETERS_V5 v5;
  689. PIXEL_CLOCK_PARAMETERS_V6 v6;
  690. };
  691. /* on DCE5, make sure the voltage is high enough to support the
  692. * required disp clk.
  693. */
  694. static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
  695. u32 dispclk)
  696. {
  697. u8 frev, crev;
  698. int index;
  699. union set_pixel_clock args;
  700. memset(&args, 0, sizeof(args));
  701. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  702. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  703. &crev))
  704. return;
  705. switch (frev) {
  706. case 1:
  707. switch (crev) {
  708. case 5:
  709. /* if the default dcpll clock is specified,
  710. * SetPixelClock provides the dividers
  711. */
  712. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  713. args.v5.usPixelClock = cpu_to_le16(dispclk);
  714. args.v5.ucPpll = ATOM_DCPLL;
  715. break;
  716. case 6:
  717. /* if the default dcpll clock is specified,
  718. * SetPixelClock provides the dividers
  719. */
  720. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  721. if (ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
  722. args.v6.ucPpll = ATOM_EXT_PLL1;
  723. else if (ASIC_IS_DCE6(rdev))
  724. args.v6.ucPpll = ATOM_PPLL0;
  725. else
  726. args.v6.ucPpll = ATOM_DCPLL;
  727. break;
  728. default:
  729. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  730. return;
  731. }
  732. break;
  733. default:
  734. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  735. return;
  736. }
  737. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  738. }
  739. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  740. u32 crtc_id,
  741. int pll_id,
  742. u32 encoder_mode,
  743. u32 encoder_id,
  744. u32 clock,
  745. u32 ref_div,
  746. u32 fb_div,
  747. u32 frac_fb_div,
  748. u32 post_div,
  749. int bpc,
  750. bool ss_enabled,
  751. struct radeon_atom_ss *ss)
  752. {
  753. struct drm_device *dev = crtc->dev;
  754. struct radeon_device *rdev = dev->dev_private;
  755. u8 frev, crev;
  756. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  757. union set_pixel_clock args;
  758. memset(&args, 0, sizeof(args));
  759. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  760. &crev))
  761. return;
  762. switch (frev) {
  763. case 1:
  764. switch (crev) {
  765. case 1:
  766. if (clock == ATOM_DISABLE)
  767. return;
  768. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  769. args.v1.usRefDiv = cpu_to_le16(ref_div);
  770. args.v1.usFbDiv = cpu_to_le16(fb_div);
  771. args.v1.ucFracFbDiv = frac_fb_div;
  772. args.v1.ucPostDiv = post_div;
  773. args.v1.ucPpll = pll_id;
  774. args.v1.ucCRTC = crtc_id;
  775. args.v1.ucRefDivSrc = 1;
  776. break;
  777. case 2:
  778. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  779. args.v2.usRefDiv = cpu_to_le16(ref_div);
  780. args.v2.usFbDiv = cpu_to_le16(fb_div);
  781. args.v2.ucFracFbDiv = frac_fb_div;
  782. args.v2.ucPostDiv = post_div;
  783. args.v2.ucPpll = pll_id;
  784. args.v2.ucCRTC = crtc_id;
  785. args.v2.ucRefDivSrc = 1;
  786. break;
  787. case 3:
  788. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  789. args.v3.usRefDiv = cpu_to_le16(ref_div);
  790. args.v3.usFbDiv = cpu_to_le16(fb_div);
  791. args.v3.ucFracFbDiv = frac_fb_div;
  792. args.v3.ucPostDiv = post_div;
  793. args.v3.ucPpll = pll_id;
  794. if (crtc_id == ATOM_CRTC2)
  795. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
  796. else
  797. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
  798. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  799. args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
  800. args.v3.ucTransmitterId = encoder_id;
  801. args.v3.ucEncoderMode = encoder_mode;
  802. break;
  803. case 5:
  804. args.v5.ucCRTC = crtc_id;
  805. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  806. args.v5.ucRefDiv = ref_div;
  807. args.v5.usFbDiv = cpu_to_le16(fb_div);
  808. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  809. args.v5.ucPostDiv = post_div;
  810. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  811. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  812. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
  813. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  814. switch (bpc) {
  815. case 8:
  816. default:
  817. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
  818. break;
  819. case 10:
  820. /* yes this is correct, the atom define is wrong */
  821. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_32BPP;
  822. break;
  823. case 12:
  824. /* yes this is correct, the atom define is wrong */
  825. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
  826. break;
  827. }
  828. }
  829. args.v5.ucTransmitterID = encoder_id;
  830. args.v5.ucEncoderMode = encoder_mode;
  831. args.v5.ucPpll = pll_id;
  832. break;
  833. case 6:
  834. args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
  835. args.v6.ucRefDiv = ref_div;
  836. args.v6.usFbDiv = cpu_to_le16(fb_div);
  837. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  838. args.v6.ucPostDiv = post_div;
  839. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  840. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  841. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
  842. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  843. switch (bpc) {
  844. case 8:
  845. default:
  846. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
  847. break;
  848. case 10:
  849. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP_V6;
  850. break;
  851. case 12:
  852. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP_V6;
  853. break;
  854. case 16:
  855. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
  856. break;
  857. }
  858. }
  859. args.v6.ucTransmitterID = encoder_id;
  860. args.v6.ucEncoderMode = encoder_mode;
  861. args.v6.ucPpll = pll_id;
  862. break;
  863. default:
  864. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  865. return;
  866. }
  867. break;
  868. default:
  869. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  870. return;
  871. }
  872. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  873. }
  874. static bool atombios_crtc_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  875. {
  876. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  877. struct drm_device *dev = crtc->dev;
  878. struct radeon_device *rdev = dev->dev_private;
  879. struct radeon_encoder *radeon_encoder =
  880. to_radeon_encoder(radeon_crtc->encoder);
  881. int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
  882. radeon_crtc->bpc = 8;
  883. radeon_crtc->ss_enabled = false;
  884. if (radeon_encoder->is_mst_encoder) {
  885. radeon_dp_mst_prepare_pll(crtc, mode);
  886. } else if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  887. (radeon_encoder_get_dp_bridge_encoder_id(radeon_crtc->encoder) != ENCODER_OBJECT_ID_NONE)) {
  888. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  889. struct drm_connector *connector =
  890. radeon_get_connector_for_encoder(radeon_crtc->encoder);
  891. struct radeon_connector *radeon_connector =
  892. to_radeon_connector(connector);
  893. struct radeon_connector_atom_dig *dig_connector =
  894. radeon_connector->con_priv;
  895. int dp_clock;
  896. /* Assign mode clock for hdmi deep color max clock limit check */
  897. radeon_connector->pixelclock_for_modeset = mode->clock;
  898. radeon_crtc->bpc = radeon_get_monitor_bpc(connector);
  899. switch (encoder_mode) {
  900. case ATOM_ENCODER_MODE_DP_MST:
  901. case ATOM_ENCODER_MODE_DP:
  902. /* DP/eDP */
  903. dp_clock = dig_connector->dp_clock / 10;
  904. if (ASIC_IS_DCE4(rdev))
  905. radeon_crtc->ss_enabled =
  906. radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss,
  907. ASIC_INTERNAL_SS_ON_DP,
  908. dp_clock);
  909. else {
  910. if (dp_clock == 16200) {
  911. radeon_crtc->ss_enabled =
  912. radeon_atombios_get_ppll_ss_info(rdev,
  913. &radeon_crtc->ss,
  914. ATOM_DP_SS_ID2);
  915. if (!radeon_crtc->ss_enabled)
  916. radeon_crtc->ss_enabled =
  917. radeon_atombios_get_ppll_ss_info(rdev,
  918. &radeon_crtc->ss,
  919. ATOM_DP_SS_ID1);
  920. } else {
  921. radeon_crtc->ss_enabled =
  922. radeon_atombios_get_ppll_ss_info(rdev,
  923. &radeon_crtc->ss,
  924. ATOM_DP_SS_ID1);
  925. }
  926. /* disable spread spectrum on DCE3 DP */
  927. radeon_crtc->ss_enabled = false;
  928. }
  929. break;
  930. case ATOM_ENCODER_MODE_LVDS:
  931. if (ASIC_IS_DCE4(rdev))
  932. radeon_crtc->ss_enabled =
  933. radeon_atombios_get_asic_ss_info(rdev,
  934. &radeon_crtc->ss,
  935. dig->lcd_ss_id,
  936. mode->clock / 10);
  937. else
  938. radeon_crtc->ss_enabled =
  939. radeon_atombios_get_ppll_ss_info(rdev,
  940. &radeon_crtc->ss,
  941. dig->lcd_ss_id);
  942. break;
  943. case ATOM_ENCODER_MODE_DVI:
  944. if (ASIC_IS_DCE4(rdev))
  945. radeon_crtc->ss_enabled =
  946. radeon_atombios_get_asic_ss_info(rdev,
  947. &radeon_crtc->ss,
  948. ASIC_INTERNAL_SS_ON_TMDS,
  949. mode->clock / 10);
  950. break;
  951. case ATOM_ENCODER_MODE_HDMI:
  952. if (ASIC_IS_DCE4(rdev))
  953. radeon_crtc->ss_enabled =
  954. radeon_atombios_get_asic_ss_info(rdev,
  955. &radeon_crtc->ss,
  956. ASIC_INTERNAL_SS_ON_HDMI,
  957. mode->clock / 10);
  958. break;
  959. default:
  960. break;
  961. }
  962. }
  963. /* adjust pixel clock as needed */
  964. radeon_crtc->adjusted_clock = atombios_adjust_pll(crtc, mode);
  965. return true;
  966. }
  967. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  968. {
  969. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  970. struct drm_device *dev = crtc->dev;
  971. struct radeon_device *rdev = dev->dev_private;
  972. struct radeon_encoder *radeon_encoder =
  973. to_radeon_encoder(radeon_crtc->encoder);
  974. u32 pll_clock = mode->clock;
  975. u32 clock = mode->clock;
  976. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  977. struct radeon_pll *pll;
  978. int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
  979. /* pass the actual clock to atombios_crtc_program_pll for DCE5,6 for HDMI */
  980. if (ASIC_IS_DCE5(rdev) &&
  981. (encoder_mode == ATOM_ENCODER_MODE_HDMI) &&
  982. (radeon_crtc->bpc > 8))
  983. clock = radeon_crtc->adjusted_clock;
  984. switch (radeon_crtc->pll_id) {
  985. case ATOM_PPLL1:
  986. pll = &rdev->clock.p1pll;
  987. break;
  988. case ATOM_PPLL2:
  989. pll = &rdev->clock.p2pll;
  990. break;
  991. case ATOM_DCPLL:
  992. case ATOM_PPLL_INVALID:
  993. default:
  994. pll = &rdev->clock.dcpll;
  995. break;
  996. }
  997. /* update pll params */
  998. pll->flags = radeon_crtc->pll_flags;
  999. pll->reference_div = radeon_crtc->pll_reference_div;
  1000. pll->post_div = radeon_crtc->pll_post_div;
  1001. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1002. /* TV seems to prefer the legacy algo on some boards */
  1003. radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
  1004. &fb_div, &frac_fb_div, &ref_div, &post_div);
  1005. else if (ASIC_IS_AVIVO(rdev))
  1006. radeon_compute_pll_avivo(pll, radeon_crtc->adjusted_clock, &pll_clock,
  1007. &fb_div, &frac_fb_div, &ref_div, &post_div);
  1008. else
  1009. radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
  1010. &fb_div, &frac_fb_div, &ref_div, &post_div);
  1011. atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id,
  1012. radeon_crtc->crtc_id, &radeon_crtc->ss);
  1013. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1014. encoder_mode, radeon_encoder->encoder_id, clock,
  1015. ref_div, fb_div, frac_fb_div, post_div,
  1016. radeon_crtc->bpc, radeon_crtc->ss_enabled, &radeon_crtc->ss);
  1017. if (radeon_crtc->ss_enabled) {
  1018. /* calculate ss amount and step size */
  1019. if (ASIC_IS_DCE4(rdev)) {
  1020. u32 step_size;
  1021. u32 amount = (((fb_div * 10) + frac_fb_div) *
  1022. (u32)radeon_crtc->ss.percentage) /
  1023. (100 * (u32)radeon_crtc->ss.percentage_divider);
  1024. radeon_crtc->ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  1025. radeon_crtc->ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  1026. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  1027. if (radeon_crtc->ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  1028. step_size = (4 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
  1029. (125 * 25 * pll->reference_freq / 100);
  1030. else
  1031. step_size = (2 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
  1032. (125 * 25 * pll->reference_freq / 100);
  1033. radeon_crtc->ss.step = step_size;
  1034. }
  1035. atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id,
  1036. radeon_crtc->crtc_id, &radeon_crtc->ss);
  1037. }
  1038. }
  1039. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  1040. struct drm_framebuffer *fb,
  1041. int x, int y, int atomic)
  1042. {
  1043. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1044. struct drm_device *dev = crtc->dev;
  1045. struct radeon_device *rdev = dev->dev_private;
  1046. struct drm_framebuffer *target_fb;
  1047. struct drm_gem_object *obj;
  1048. struct radeon_bo *rbo;
  1049. uint64_t fb_location;
  1050. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1051. unsigned bankw, bankh, mtaspect, tile_split;
  1052. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  1053. u32 tmp, viewport_w, viewport_h;
  1054. int r;
  1055. bool bypass_lut = false;
  1056. struct drm_format_name_buf format_name;
  1057. /* no fb bound */
  1058. if (!atomic && !crtc->primary->fb) {
  1059. DRM_DEBUG_KMS("No FB bound\n");
  1060. return 0;
  1061. }
  1062. if (atomic)
  1063. target_fb = fb;
  1064. else
  1065. target_fb = crtc->primary->fb;
  1066. /* If atomic, assume fb object is pinned & idle & fenced and
  1067. * just update base pointers
  1068. */
  1069. obj = target_fb->obj[0];
  1070. rbo = gem_to_radeon_bo(obj);
  1071. r = radeon_bo_reserve(rbo, false);
  1072. if (unlikely(r != 0))
  1073. return r;
  1074. if (atomic)
  1075. fb_location = radeon_bo_gpu_offset(rbo);
  1076. else {
  1077. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1078. if (unlikely(r != 0)) {
  1079. radeon_bo_unreserve(rbo);
  1080. return -EINVAL;
  1081. }
  1082. }
  1083. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1084. radeon_bo_unreserve(rbo);
  1085. switch (target_fb->format->format) {
  1086. case DRM_FORMAT_C8:
  1087. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  1088. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  1089. break;
  1090. case DRM_FORMAT_XRGB4444:
  1091. case DRM_FORMAT_ARGB4444:
  1092. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1093. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB4444));
  1094. #ifdef __BIG_ENDIAN
  1095. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1096. #endif
  1097. break;
  1098. case DRM_FORMAT_XRGB1555:
  1099. case DRM_FORMAT_ARGB1555:
  1100. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1101. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  1102. #ifdef __BIG_ENDIAN
  1103. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1104. #endif
  1105. break;
  1106. case DRM_FORMAT_BGRX5551:
  1107. case DRM_FORMAT_BGRA5551:
  1108. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1109. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA5551));
  1110. #ifdef __BIG_ENDIAN
  1111. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1112. #endif
  1113. break;
  1114. case DRM_FORMAT_RGB565:
  1115. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1116. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  1117. #ifdef __BIG_ENDIAN
  1118. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1119. #endif
  1120. break;
  1121. case DRM_FORMAT_XRGB8888:
  1122. case DRM_FORMAT_ARGB8888:
  1123. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1124. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1125. #ifdef __BIG_ENDIAN
  1126. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1127. #endif
  1128. break;
  1129. case DRM_FORMAT_XRGB2101010:
  1130. case DRM_FORMAT_ARGB2101010:
  1131. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1132. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB2101010));
  1133. #ifdef __BIG_ENDIAN
  1134. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1135. #endif
  1136. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1137. bypass_lut = true;
  1138. break;
  1139. case DRM_FORMAT_BGRX1010102:
  1140. case DRM_FORMAT_BGRA1010102:
  1141. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1142. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA1010102));
  1143. #ifdef __BIG_ENDIAN
  1144. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1145. #endif
  1146. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1147. bypass_lut = true;
  1148. break;
  1149. default:
  1150. DRM_ERROR("Unsupported screen format %s\n",
  1151. drm_get_format_name(target_fb->format->format, &format_name));
  1152. return -EINVAL;
  1153. }
  1154. if (tiling_flags & RADEON_TILING_MACRO) {
  1155. evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
  1156. /* Set NUM_BANKS. */
  1157. if (rdev->family >= CHIP_TAHITI) {
  1158. unsigned index, num_banks;
  1159. if (rdev->family >= CHIP_BONAIRE) {
  1160. unsigned tileb, tile_split_bytes;
  1161. /* Calculate the macrotile mode index. */
  1162. tile_split_bytes = 64 << tile_split;
  1163. tileb = 8 * 8 * target_fb->format->cpp[0];
  1164. tileb = min(tile_split_bytes, tileb);
  1165. for (index = 0; tileb > 64; index++)
  1166. tileb >>= 1;
  1167. if (index >= 16) {
  1168. DRM_ERROR("Wrong screen bpp (%u) or tile split (%u)\n",
  1169. target_fb->format->cpp[0] * 8,
  1170. tile_split);
  1171. return -EINVAL;
  1172. }
  1173. num_banks = (rdev->config.cik.macrotile_mode_array[index] >> 6) & 0x3;
  1174. } else {
  1175. switch (target_fb->format->cpp[0] * 8) {
  1176. case 8:
  1177. index = 10;
  1178. break;
  1179. case 16:
  1180. index = SI_TILE_MODE_COLOR_2D_SCANOUT_16BPP;
  1181. break;
  1182. default:
  1183. case 32:
  1184. index = SI_TILE_MODE_COLOR_2D_SCANOUT_32BPP;
  1185. break;
  1186. }
  1187. num_banks = (rdev->config.si.tile_mode_array[index] >> 20) & 0x3;
  1188. }
  1189. fb_format |= EVERGREEN_GRPH_NUM_BANKS(num_banks);
  1190. } else {
  1191. /* NI and older. */
  1192. if (rdev->family >= CHIP_CAYMAN)
  1193. tmp = rdev->config.cayman.tile_config;
  1194. else
  1195. tmp = rdev->config.evergreen.tile_config;
  1196. switch ((tmp & 0xf0) >> 4) {
  1197. case 0: /* 4 banks */
  1198. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
  1199. break;
  1200. case 1: /* 8 banks */
  1201. default:
  1202. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
  1203. break;
  1204. case 2: /* 16 banks */
  1205. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
  1206. break;
  1207. }
  1208. }
  1209. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1210. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
  1211. fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
  1212. fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
  1213. fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
  1214. if (rdev->family >= CHIP_BONAIRE) {
  1215. /* XXX need to know more about the surface tiling mode */
  1216. fb_format |= CIK_GRPH_MICRO_TILE_MODE(CIK_DISPLAY_MICRO_TILING);
  1217. }
  1218. } else if (tiling_flags & RADEON_TILING_MICRO)
  1219. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1220. if (rdev->family >= CHIP_BONAIRE) {
  1221. /* Read the pipe config from the 2D TILED SCANOUT mode.
  1222. * It should be the same for the other modes too, but not all
  1223. * modes set the pipe config field. */
  1224. u32 pipe_config = (rdev->config.cik.tile_mode_array[10] >> 6) & 0x1f;
  1225. fb_format |= CIK_GRPH_PIPE_CONFIG(pipe_config);
  1226. } else if ((rdev->family == CHIP_TAHITI) ||
  1227. (rdev->family == CHIP_PITCAIRN))
  1228. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
  1229. else if ((rdev->family == CHIP_VERDE) ||
  1230. (rdev->family == CHIP_OLAND) ||
  1231. (rdev->family == CHIP_HAINAN)) /* for completeness. HAINAN has no display hw */
  1232. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
  1233. switch (radeon_crtc->crtc_id) {
  1234. case 0:
  1235. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1236. break;
  1237. case 1:
  1238. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1239. break;
  1240. case 2:
  1241. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1242. break;
  1243. case 3:
  1244. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1245. break;
  1246. case 4:
  1247. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1248. break;
  1249. case 5:
  1250. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1251. break;
  1252. default:
  1253. break;
  1254. }
  1255. /* Make sure surface address is updated at vertical blank rather than
  1256. * horizontal blank
  1257. */
  1258. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, 0);
  1259. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1260. upper_32_bits(fb_location));
  1261. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1262. upper_32_bits(fb_location));
  1263. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1264. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1265. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1266. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1267. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1268. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1269. /*
  1270. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1271. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1272. * retain the full precision throughout the pipeline.
  1273. */
  1274. WREG32_P(EVERGREEN_GRPH_LUT_10BIT_BYPASS_CONTROL + radeon_crtc->crtc_offset,
  1275. (bypass_lut ? EVERGREEN_LUT_10BIT_BYPASS_EN : 0),
  1276. ~EVERGREEN_LUT_10BIT_BYPASS_EN);
  1277. if (bypass_lut)
  1278. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1279. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1280. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1281. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1282. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1283. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1284. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1285. fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
  1286. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1287. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1288. if (rdev->family >= CHIP_BONAIRE)
  1289. WREG32(CIK_LB_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1290. target_fb->height);
  1291. else
  1292. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1293. target_fb->height);
  1294. x &= ~3;
  1295. y &= ~1;
  1296. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1297. (x << 16) | y);
  1298. viewport_w = crtc->mode.hdisplay;
  1299. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1300. if ((rdev->family >= CHIP_BONAIRE) &&
  1301. (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE))
  1302. viewport_h *= 2;
  1303. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1304. (viewport_w << 16) | viewport_h);
  1305. /* set pageflip to happen anywhere in vblank interval */
  1306. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1307. if (!atomic && fb && fb != crtc->primary->fb) {
  1308. rbo = gem_to_radeon_bo(fb->obj[0]);
  1309. r = radeon_bo_reserve(rbo, false);
  1310. if (unlikely(r != 0))
  1311. return r;
  1312. radeon_bo_unpin(rbo);
  1313. radeon_bo_unreserve(rbo);
  1314. }
  1315. /* Bytes per pixel may have changed */
  1316. radeon_bandwidth_update(rdev);
  1317. return 0;
  1318. }
  1319. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1320. struct drm_framebuffer *fb,
  1321. int x, int y, int atomic)
  1322. {
  1323. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1324. struct drm_device *dev = crtc->dev;
  1325. struct radeon_device *rdev = dev->dev_private;
  1326. struct drm_gem_object *obj;
  1327. struct radeon_bo *rbo;
  1328. struct drm_framebuffer *target_fb;
  1329. uint64_t fb_location;
  1330. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1331. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1332. u32 viewport_w, viewport_h;
  1333. int r;
  1334. bool bypass_lut = false;
  1335. struct drm_format_name_buf format_name;
  1336. /* no fb bound */
  1337. if (!atomic && !crtc->primary->fb) {
  1338. DRM_DEBUG_KMS("No FB bound\n");
  1339. return 0;
  1340. }
  1341. if (atomic)
  1342. target_fb = fb;
  1343. else
  1344. target_fb = crtc->primary->fb;
  1345. obj = target_fb->obj[0];
  1346. rbo = gem_to_radeon_bo(obj);
  1347. r = radeon_bo_reserve(rbo, false);
  1348. if (unlikely(r != 0))
  1349. return r;
  1350. /* If atomic, assume fb object is pinned & idle & fenced and
  1351. * just update base pointers
  1352. */
  1353. if (atomic)
  1354. fb_location = radeon_bo_gpu_offset(rbo);
  1355. else {
  1356. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1357. if (unlikely(r != 0)) {
  1358. radeon_bo_unreserve(rbo);
  1359. return -EINVAL;
  1360. }
  1361. }
  1362. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1363. radeon_bo_unreserve(rbo);
  1364. switch (target_fb->format->format) {
  1365. case DRM_FORMAT_C8:
  1366. fb_format =
  1367. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1368. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1369. break;
  1370. case DRM_FORMAT_XRGB4444:
  1371. case DRM_FORMAT_ARGB4444:
  1372. fb_format =
  1373. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1374. AVIVO_D1GRPH_CONTROL_16BPP_ARGB4444;
  1375. #ifdef __BIG_ENDIAN
  1376. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1377. #endif
  1378. break;
  1379. case DRM_FORMAT_XRGB1555:
  1380. fb_format =
  1381. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1382. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1383. #ifdef __BIG_ENDIAN
  1384. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1385. #endif
  1386. break;
  1387. case DRM_FORMAT_RGB565:
  1388. fb_format =
  1389. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1390. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1391. #ifdef __BIG_ENDIAN
  1392. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1393. #endif
  1394. break;
  1395. case DRM_FORMAT_XRGB8888:
  1396. case DRM_FORMAT_ARGB8888:
  1397. fb_format =
  1398. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1399. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1400. #ifdef __BIG_ENDIAN
  1401. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1402. #endif
  1403. break;
  1404. case DRM_FORMAT_XRGB2101010:
  1405. case DRM_FORMAT_ARGB2101010:
  1406. fb_format =
  1407. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1408. AVIVO_D1GRPH_CONTROL_32BPP_ARGB2101010;
  1409. #ifdef __BIG_ENDIAN
  1410. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1411. #endif
  1412. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1413. bypass_lut = true;
  1414. break;
  1415. default:
  1416. DRM_ERROR("Unsupported screen format %s\n",
  1417. drm_get_format_name(target_fb->format->format, &format_name));
  1418. return -EINVAL;
  1419. }
  1420. if (rdev->family >= CHIP_R600) {
  1421. if (tiling_flags & RADEON_TILING_MACRO)
  1422. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1423. else if (tiling_flags & RADEON_TILING_MICRO)
  1424. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1425. } else {
  1426. if (tiling_flags & RADEON_TILING_MACRO)
  1427. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1428. if (tiling_flags & RADEON_TILING_MICRO)
  1429. fb_format |= AVIVO_D1GRPH_TILED;
  1430. }
  1431. if (radeon_crtc->crtc_id == 0)
  1432. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1433. else
  1434. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1435. /* Make sure surface address is update at vertical blank rather than
  1436. * horizontal blank
  1437. */
  1438. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, 0);
  1439. if (rdev->family >= CHIP_RV770) {
  1440. if (radeon_crtc->crtc_id) {
  1441. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1442. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1443. } else {
  1444. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1445. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1446. }
  1447. }
  1448. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1449. (u32) fb_location);
  1450. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1451. radeon_crtc->crtc_offset, (u32) fb_location);
  1452. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1453. if (rdev->family >= CHIP_R600)
  1454. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1455. /* LUT only has 256 slots for 8 bpc fb. Bypass for > 8 bpc scanout for precision */
  1456. WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset,
  1457. (bypass_lut ? AVIVO_LUT_10BIT_BYPASS_EN : 0), ~AVIVO_LUT_10BIT_BYPASS_EN);
  1458. if (bypass_lut)
  1459. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1460. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1461. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1462. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1463. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1464. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1465. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1466. fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
  1467. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1468. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1469. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1470. target_fb->height);
  1471. x &= ~3;
  1472. y &= ~1;
  1473. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1474. (x << 16) | y);
  1475. viewport_w = crtc->mode.hdisplay;
  1476. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1477. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1478. (viewport_w << 16) | viewport_h);
  1479. /* set pageflip to happen only at start of vblank interval (front porch) */
  1480. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
  1481. if (!atomic && fb && fb != crtc->primary->fb) {
  1482. rbo = gem_to_radeon_bo(fb->obj[0]);
  1483. r = radeon_bo_reserve(rbo, false);
  1484. if (unlikely(r != 0))
  1485. return r;
  1486. radeon_bo_unpin(rbo);
  1487. radeon_bo_unreserve(rbo);
  1488. }
  1489. /* Bytes per pixel may have changed */
  1490. radeon_bandwidth_update(rdev);
  1491. return 0;
  1492. }
  1493. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1494. struct drm_framebuffer *old_fb)
  1495. {
  1496. struct drm_device *dev = crtc->dev;
  1497. struct radeon_device *rdev = dev->dev_private;
  1498. if (ASIC_IS_DCE4(rdev))
  1499. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1500. else if (ASIC_IS_AVIVO(rdev))
  1501. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1502. else
  1503. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1504. }
  1505. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1506. struct drm_framebuffer *fb,
  1507. int x, int y, enum mode_set_atomic state)
  1508. {
  1509. struct drm_device *dev = crtc->dev;
  1510. struct radeon_device *rdev = dev->dev_private;
  1511. if (ASIC_IS_DCE4(rdev))
  1512. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1513. else if (ASIC_IS_AVIVO(rdev))
  1514. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1515. else
  1516. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1517. }
  1518. /* properly set additional regs when using atombios */
  1519. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1520. {
  1521. struct drm_device *dev = crtc->dev;
  1522. struct radeon_device *rdev = dev->dev_private;
  1523. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1524. u32 disp_merge_cntl;
  1525. switch (radeon_crtc->crtc_id) {
  1526. case 0:
  1527. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1528. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1529. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1530. break;
  1531. case 1:
  1532. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1533. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1534. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1535. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1536. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1537. break;
  1538. }
  1539. }
  1540. /**
  1541. * radeon_get_pll_use_mask - look up a mask of which pplls are in use
  1542. *
  1543. * @crtc: drm crtc
  1544. *
  1545. * Returns the mask of which PPLLs (Pixel PLLs) are in use.
  1546. */
  1547. static u32 radeon_get_pll_use_mask(struct drm_crtc *crtc)
  1548. {
  1549. struct drm_device *dev = crtc->dev;
  1550. struct drm_crtc *test_crtc;
  1551. struct radeon_crtc *test_radeon_crtc;
  1552. u32 pll_in_use = 0;
  1553. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1554. if (crtc == test_crtc)
  1555. continue;
  1556. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1557. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1558. pll_in_use |= (1 << test_radeon_crtc->pll_id);
  1559. }
  1560. return pll_in_use;
  1561. }
  1562. /**
  1563. * radeon_get_shared_dp_ppll - return the PPLL used by another crtc for DP
  1564. *
  1565. * @crtc: drm crtc
  1566. *
  1567. * Returns the PPLL (Pixel PLL) used by another crtc/encoder which is
  1568. * also in DP mode. For DP, a single PPLL can be used for all DP
  1569. * crtcs/encoders.
  1570. */
  1571. static int radeon_get_shared_dp_ppll(struct drm_crtc *crtc)
  1572. {
  1573. struct drm_device *dev = crtc->dev;
  1574. struct radeon_device *rdev = dev->dev_private;
  1575. struct drm_crtc *test_crtc;
  1576. struct radeon_crtc *test_radeon_crtc;
  1577. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1578. if (crtc == test_crtc)
  1579. continue;
  1580. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1581. if (test_radeon_crtc->encoder &&
  1582. ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
  1583. /* PPLL2 is exclusive to UNIPHYA on DCE61 */
  1584. if (ASIC_IS_DCE61(rdev) && !ASIC_IS_DCE8(rdev) &&
  1585. test_radeon_crtc->pll_id == ATOM_PPLL2)
  1586. continue;
  1587. /* for DP use the same PLL for all */
  1588. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1589. return test_radeon_crtc->pll_id;
  1590. }
  1591. }
  1592. return ATOM_PPLL_INVALID;
  1593. }
  1594. /**
  1595. * radeon_get_shared_nondp_ppll - return the PPLL used by another non-DP crtc
  1596. *
  1597. * @crtc: drm crtc
  1598. * @encoder: drm encoder
  1599. *
  1600. * Returns the PPLL (Pixel PLL) used by another non-DP crtc/encoder which can
  1601. * be shared (i.e., same clock).
  1602. */
  1603. static int radeon_get_shared_nondp_ppll(struct drm_crtc *crtc)
  1604. {
  1605. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1606. struct drm_device *dev = crtc->dev;
  1607. struct radeon_device *rdev = dev->dev_private;
  1608. struct drm_crtc *test_crtc;
  1609. struct radeon_crtc *test_radeon_crtc;
  1610. u32 adjusted_clock, test_adjusted_clock;
  1611. adjusted_clock = radeon_crtc->adjusted_clock;
  1612. if (adjusted_clock == 0)
  1613. return ATOM_PPLL_INVALID;
  1614. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1615. if (crtc == test_crtc)
  1616. continue;
  1617. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1618. if (test_radeon_crtc->encoder &&
  1619. !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
  1620. /* PPLL2 is exclusive to UNIPHYA on DCE61 */
  1621. if (ASIC_IS_DCE61(rdev) && !ASIC_IS_DCE8(rdev) &&
  1622. test_radeon_crtc->pll_id == ATOM_PPLL2)
  1623. continue;
  1624. /* check if we are already driving this connector with another crtc */
  1625. if (test_radeon_crtc->connector == radeon_crtc->connector) {
  1626. /* if we are, return that pll */
  1627. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1628. return test_radeon_crtc->pll_id;
  1629. }
  1630. /* for non-DP check the clock */
  1631. test_adjusted_clock = test_radeon_crtc->adjusted_clock;
  1632. if ((crtc->mode.clock == test_crtc->mode.clock) &&
  1633. (adjusted_clock == test_adjusted_clock) &&
  1634. (radeon_crtc->ss_enabled == test_radeon_crtc->ss_enabled) &&
  1635. (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID))
  1636. return test_radeon_crtc->pll_id;
  1637. }
  1638. }
  1639. return ATOM_PPLL_INVALID;
  1640. }
  1641. /**
  1642. * radeon_atom_pick_pll - Allocate a PPLL for use by the crtc.
  1643. *
  1644. * @crtc: drm crtc
  1645. *
  1646. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  1647. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  1648. * monitors a dedicated PPLL must be used. If a particular board has
  1649. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  1650. * as there is no need to program the PLL itself. If we are not able to
  1651. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  1652. * avoid messing up an existing monitor.
  1653. *
  1654. * Asic specific PLL information
  1655. *
  1656. * DCE 8.x
  1657. * KB/KV
  1658. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  1659. * CI
  1660. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1661. *
  1662. * DCE 6.1
  1663. * - PPLL2 is only available to UNIPHYA (both DP and non-DP)
  1664. * - PPLL0, PPLL1 are available for UNIPHYB/C/D/E/F (both DP and non-DP)
  1665. *
  1666. * DCE 6.0
  1667. * - PPLL0 is available to all UNIPHY (DP only)
  1668. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1669. *
  1670. * DCE 5.0
  1671. * - DCPLL is available to all UNIPHY (DP only)
  1672. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1673. *
  1674. * DCE 3.0/4.0/4.1
  1675. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1676. *
  1677. */
  1678. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1679. {
  1680. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1681. struct drm_device *dev = crtc->dev;
  1682. struct radeon_device *rdev = dev->dev_private;
  1683. struct radeon_encoder *radeon_encoder =
  1684. to_radeon_encoder(radeon_crtc->encoder);
  1685. u32 pll_in_use;
  1686. int pll;
  1687. if (ASIC_IS_DCE8(rdev)) {
  1688. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1689. if (rdev->clock.dp_extclk)
  1690. /* skip PPLL programming if using ext clock */
  1691. return ATOM_PPLL_INVALID;
  1692. else {
  1693. /* use the same PPLL for all DP monitors */
  1694. pll = radeon_get_shared_dp_ppll(crtc);
  1695. if (pll != ATOM_PPLL_INVALID)
  1696. return pll;
  1697. }
  1698. } else {
  1699. /* use the same PPLL for all monitors with the same clock */
  1700. pll = radeon_get_shared_nondp_ppll(crtc);
  1701. if (pll != ATOM_PPLL_INVALID)
  1702. return pll;
  1703. }
  1704. /* otherwise, pick one of the plls */
  1705. if ((rdev->family == CHIP_KABINI) ||
  1706. (rdev->family == CHIP_MULLINS)) {
  1707. /* KB/ML has PPLL1 and PPLL2 */
  1708. pll_in_use = radeon_get_pll_use_mask(crtc);
  1709. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1710. return ATOM_PPLL2;
  1711. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1712. return ATOM_PPLL1;
  1713. DRM_ERROR("unable to allocate a PPLL\n");
  1714. return ATOM_PPLL_INVALID;
  1715. } else {
  1716. /* CI/KV has PPLL0, PPLL1, and PPLL2 */
  1717. pll_in_use = radeon_get_pll_use_mask(crtc);
  1718. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1719. return ATOM_PPLL2;
  1720. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1721. return ATOM_PPLL1;
  1722. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  1723. return ATOM_PPLL0;
  1724. DRM_ERROR("unable to allocate a PPLL\n");
  1725. return ATOM_PPLL_INVALID;
  1726. }
  1727. } else if (ASIC_IS_DCE61(rdev)) {
  1728. struct radeon_encoder_atom_dig *dig =
  1729. radeon_encoder->enc_priv;
  1730. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
  1731. (dig->linkb == false))
  1732. /* UNIPHY A uses PPLL2 */
  1733. return ATOM_PPLL2;
  1734. else if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1735. /* UNIPHY B/C/D/E/F */
  1736. if (rdev->clock.dp_extclk)
  1737. /* skip PPLL programming if using ext clock */
  1738. return ATOM_PPLL_INVALID;
  1739. else {
  1740. /* use the same PPLL for all DP monitors */
  1741. pll = radeon_get_shared_dp_ppll(crtc);
  1742. if (pll != ATOM_PPLL_INVALID)
  1743. return pll;
  1744. }
  1745. } else {
  1746. /* use the same PPLL for all monitors with the same clock */
  1747. pll = radeon_get_shared_nondp_ppll(crtc);
  1748. if (pll != ATOM_PPLL_INVALID)
  1749. return pll;
  1750. }
  1751. /* UNIPHY B/C/D/E/F */
  1752. pll_in_use = radeon_get_pll_use_mask(crtc);
  1753. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  1754. return ATOM_PPLL0;
  1755. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1756. return ATOM_PPLL1;
  1757. DRM_ERROR("unable to allocate a PPLL\n");
  1758. return ATOM_PPLL_INVALID;
  1759. } else if (ASIC_IS_DCE41(rdev)) {
  1760. /* Don't share PLLs on DCE4.1 chips */
  1761. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1762. if (rdev->clock.dp_extclk)
  1763. /* skip PPLL programming if using ext clock */
  1764. return ATOM_PPLL_INVALID;
  1765. }
  1766. pll_in_use = radeon_get_pll_use_mask(crtc);
  1767. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1768. return ATOM_PPLL1;
  1769. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1770. return ATOM_PPLL2;
  1771. DRM_ERROR("unable to allocate a PPLL\n");
  1772. return ATOM_PPLL_INVALID;
  1773. } else if (ASIC_IS_DCE4(rdev)) {
  1774. /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
  1775. * depending on the asic:
  1776. * DCE4: PPLL or ext clock
  1777. * DCE5: PPLL, DCPLL, or ext clock
  1778. * DCE6: PPLL, PPLL0, or ext clock
  1779. *
  1780. * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
  1781. * PPLL/DCPLL programming and only program the DP DTO for the
  1782. * crtc virtual pixel clock.
  1783. */
  1784. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1785. if (rdev->clock.dp_extclk)
  1786. /* skip PPLL programming if using ext clock */
  1787. return ATOM_PPLL_INVALID;
  1788. else if (ASIC_IS_DCE6(rdev))
  1789. /* use PPLL0 for all DP */
  1790. return ATOM_PPLL0;
  1791. else if (ASIC_IS_DCE5(rdev))
  1792. /* use DCPLL for all DP */
  1793. return ATOM_DCPLL;
  1794. else {
  1795. /* use the same PPLL for all DP monitors */
  1796. pll = radeon_get_shared_dp_ppll(crtc);
  1797. if (pll != ATOM_PPLL_INVALID)
  1798. return pll;
  1799. }
  1800. } else {
  1801. /* use the same PPLL for all monitors with the same clock */
  1802. pll = radeon_get_shared_nondp_ppll(crtc);
  1803. if (pll != ATOM_PPLL_INVALID)
  1804. return pll;
  1805. }
  1806. /* all other cases */
  1807. pll_in_use = radeon_get_pll_use_mask(crtc);
  1808. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1809. return ATOM_PPLL1;
  1810. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1811. return ATOM_PPLL2;
  1812. DRM_ERROR("unable to allocate a PPLL\n");
  1813. return ATOM_PPLL_INVALID;
  1814. } else {
  1815. /* on pre-R5xx asics, the crtc to pll mapping is hardcoded */
  1816. /* some atombios (observed in some DCE2/DCE3) code have a bug,
  1817. * the matching btw pll and crtc is done through
  1818. * PCLK_CRTC[1|2]_CNTL (0x480/0x484) but atombios code use the
  1819. * pll (1 or 2) to select which register to write. ie if using
  1820. * pll1 it will use PCLK_CRTC1_CNTL (0x480) and if using pll2
  1821. * it will use PCLK_CRTC2_CNTL (0x484), it then use crtc id to
  1822. * choose which value to write. Which is reverse order from
  1823. * register logic. So only case that works is when pllid is
  1824. * same as crtcid or when both pll and crtc are enabled and
  1825. * both use same clock.
  1826. *
  1827. * So just return crtc id as if crtc and pll were hard linked
  1828. * together even if they aren't
  1829. */
  1830. return radeon_crtc->crtc_id;
  1831. }
  1832. }
  1833. void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
  1834. {
  1835. /* always set DCPLL */
  1836. if (ASIC_IS_DCE6(rdev))
  1837. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1838. else if (ASIC_IS_DCE4(rdev)) {
  1839. struct radeon_atom_ss ss;
  1840. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1841. ASIC_INTERNAL_SS_ON_DCPLL,
  1842. rdev->clock.default_dispclk);
  1843. if (ss_enabled)
  1844. atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
  1845. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1846. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1847. if (ss_enabled)
  1848. atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
  1849. }
  1850. }
  1851. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1852. struct drm_display_mode *mode,
  1853. struct drm_display_mode *adjusted_mode,
  1854. int x, int y, struct drm_framebuffer *old_fb)
  1855. {
  1856. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1857. struct drm_device *dev = crtc->dev;
  1858. struct radeon_device *rdev = dev->dev_private;
  1859. struct radeon_encoder *radeon_encoder =
  1860. to_radeon_encoder(radeon_crtc->encoder);
  1861. bool is_tvcv = false;
  1862. if (radeon_encoder->active_device &
  1863. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1864. is_tvcv = true;
  1865. if (!radeon_crtc->adjusted_clock)
  1866. return -EINVAL;
  1867. atombios_crtc_set_pll(crtc, adjusted_mode);
  1868. if (ASIC_IS_DCE4(rdev))
  1869. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1870. else if (ASIC_IS_AVIVO(rdev)) {
  1871. if (is_tvcv)
  1872. atombios_crtc_set_timing(crtc, adjusted_mode);
  1873. else
  1874. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1875. } else {
  1876. atombios_crtc_set_timing(crtc, adjusted_mode);
  1877. if (radeon_crtc->crtc_id == 0)
  1878. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1879. radeon_legacy_atom_fixup(crtc);
  1880. }
  1881. atombios_crtc_set_base(crtc, x, y, old_fb);
  1882. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1883. atombios_scaler_setup(crtc);
  1884. radeon_cursor_reset(crtc);
  1885. /* update the hw version fpr dpm */
  1886. radeon_crtc->hw_mode = *adjusted_mode;
  1887. return 0;
  1888. }
  1889. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1890. const struct drm_display_mode *mode,
  1891. struct drm_display_mode *adjusted_mode)
  1892. {
  1893. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1894. struct drm_device *dev = crtc->dev;
  1895. struct drm_encoder *encoder;
  1896. /* assign the encoder to the radeon crtc to avoid repeated lookups later */
  1897. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1898. if (encoder->crtc == crtc) {
  1899. radeon_crtc->encoder = encoder;
  1900. radeon_crtc->connector = radeon_get_connector_for_encoder(encoder);
  1901. break;
  1902. }
  1903. }
  1904. if ((radeon_crtc->encoder == NULL) || (radeon_crtc->connector == NULL)) {
  1905. radeon_crtc->encoder = NULL;
  1906. radeon_crtc->connector = NULL;
  1907. return false;
  1908. }
  1909. if (radeon_crtc->encoder) {
  1910. struct radeon_encoder *radeon_encoder =
  1911. to_radeon_encoder(radeon_crtc->encoder);
  1912. radeon_crtc->output_csc = radeon_encoder->output_csc;
  1913. }
  1914. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1915. return false;
  1916. if (!atombios_crtc_prepare_pll(crtc, adjusted_mode))
  1917. return false;
  1918. /* pick pll */
  1919. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1920. /* if we can't get a PPLL for a non-DP encoder, fail */
  1921. if ((radeon_crtc->pll_id == ATOM_PPLL_INVALID) &&
  1922. !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder)))
  1923. return false;
  1924. return true;
  1925. }
  1926. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1927. {
  1928. struct drm_device *dev = crtc->dev;
  1929. struct radeon_device *rdev = dev->dev_private;
  1930. /* disable crtc pair power gating before programming */
  1931. if (ASIC_IS_DCE6(rdev))
  1932. atombios_powergate_crtc(crtc, ATOM_DISABLE);
  1933. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1934. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1935. }
  1936. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1937. {
  1938. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1939. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1940. }
  1941. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1942. {
  1943. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1944. struct drm_device *dev = crtc->dev;
  1945. struct radeon_device *rdev = dev->dev_private;
  1946. struct radeon_atom_ss ss;
  1947. int i;
  1948. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1949. if (crtc->primary->fb) {
  1950. int r;
  1951. struct radeon_bo *rbo;
  1952. rbo = gem_to_radeon_bo(crtc->primary->fb->obj[0]);
  1953. r = radeon_bo_reserve(rbo, false);
  1954. if (unlikely(r))
  1955. DRM_ERROR("failed to reserve rbo before unpin\n");
  1956. else {
  1957. radeon_bo_unpin(rbo);
  1958. radeon_bo_unreserve(rbo);
  1959. }
  1960. }
  1961. /* disable the GRPH */
  1962. if (ASIC_IS_DCE4(rdev))
  1963. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
  1964. else if (ASIC_IS_AVIVO(rdev))
  1965. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
  1966. if (ASIC_IS_DCE6(rdev))
  1967. atombios_powergate_crtc(crtc, ATOM_ENABLE);
  1968. for (i = 0; i < rdev->num_crtc; i++) {
  1969. if (rdev->mode_info.crtcs[i] &&
  1970. rdev->mode_info.crtcs[i]->enabled &&
  1971. i != radeon_crtc->crtc_id &&
  1972. radeon_crtc->pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  1973. /* one other crtc is using this pll don't turn
  1974. * off the pll
  1975. */
  1976. goto done;
  1977. }
  1978. }
  1979. switch (radeon_crtc->pll_id) {
  1980. case ATOM_PPLL1:
  1981. case ATOM_PPLL2:
  1982. /* disable the ppll */
  1983. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1984. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1985. break;
  1986. case ATOM_PPLL0:
  1987. /* disable the ppll */
  1988. if ((rdev->family == CHIP_ARUBA) ||
  1989. (rdev->family == CHIP_KAVERI) ||
  1990. (rdev->family == CHIP_BONAIRE) ||
  1991. (rdev->family == CHIP_HAWAII))
  1992. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1993. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1994. break;
  1995. default:
  1996. break;
  1997. }
  1998. done:
  1999. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  2000. radeon_crtc->adjusted_clock = 0;
  2001. radeon_crtc->encoder = NULL;
  2002. radeon_crtc->connector = NULL;
  2003. }
  2004. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  2005. .dpms = atombios_crtc_dpms,
  2006. .mode_fixup = atombios_crtc_mode_fixup,
  2007. .mode_set = atombios_crtc_mode_set,
  2008. .mode_set_base = atombios_crtc_set_base,
  2009. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  2010. .prepare = atombios_crtc_prepare,
  2011. .commit = atombios_crtc_commit,
  2012. .disable = atombios_crtc_disable,
  2013. };
  2014. void radeon_atombios_init_crtc(struct drm_device *dev,
  2015. struct radeon_crtc *radeon_crtc)
  2016. {
  2017. struct radeon_device *rdev = dev->dev_private;
  2018. if (ASIC_IS_DCE4(rdev)) {
  2019. switch (radeon_crtc->crtc_id) {
  2020. case 0:
  2021. default:
  2022. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  2023. break;
  2024. case 1:
  2025. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  2026. break;
  2027. case 2:
  2028. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  2029. break;
  2030. case 3:
  2031. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  2032. break;
  2033. case 4:
  2034. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  2035. break;
  2036. case 5:
  2037. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  2038. break;
  2039. }
  2040. } else {
  2041. if (radeon_crtc->crtc_id == 1)
  2042. radeon_crtc->crtc_offset =
  2043. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  2044. else
  2045. radeon_crtc->crtc_offset = 0;
  2046. }
  2047. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  2048. radeon_crtc->adjusted_clock = 0;
  2049. radeon_crtc->encoder = NULL;
  2050. radeon_crtc->connector = NULL;
  2051. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  2052. }