btc_dpm.c 86 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <drm/drmP.h>
  25. #include "radeon.h"
  26. #include "radeon_asic.h"
  27. #include "btcd.h"
  28. #include "r600_dpm.h"
  29. #include "cypress_dpm.h"
  30. #include "btc_dpm.h"
  31. #include "atom.h"
  32. #include <linux/seq_file.h>
  33. #define MC_CG_ARB_FREQ_F0 0x0a
  34. #define MC_CG_ARB_FREQ_F1 0x0b
  35. #define MC_CG_ARB_FREQ_F2 0x0c
  36. #define MC_CG_ARB_FREQ_F3 0x0d
  37. #define MC_CG_SEQ_DRAMCONF_S0 0x05
  38. #define MC_CG_SEQ_DRAMCONF_S1 0x06
  39. #define MC_CG_SEQ_YCLK_SUSPEND 0x04
  40. #define MC_CG_SEQ_YCLK_RESUME 0x0a
  41. #define SMC_RAM_END 0x8000
  42. #ifndef BTC_MGCG_SEQUENCE
  43. #define BTC_MGCG_SEQUENCE 300
  44. struct rv7xx_ps *rv770_get_ps(struct radeon_ps *rps);
  45. struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
  46. struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
  47. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  48. //********* BARTS **************//
  49. static const u32 barts_cgcg_cgls_default[] =
  50. {
  51. /* Register, Value, Mask bits */
  52. 0x000008f8, 0x00000010, 0xffffffff,
  53. 0x000008fc, 0x00000000, 0xffffffff,
  54. 0x000008f8, 0x00000011, 0xffffffff,
  55. 0x000008fc, 0x00000000, 0xffffffff,
  56. 0x000008f8, 0x00000012, 0xffffffff,
  57. 0x000008fc, 0x00000000, 0xffffffff,
  58. 0x000008f8, 0x00000013, 0xffffffff,
  59. 0x000008fc, 0x00000000, 0xffffffff,
  60. 0x000008f8, 0x00000014, 0xffffffff,
  61. 0x000008fc, 0x00000000, 0xffffffff,
  62. 0x000008f8, 0x00000015, 0xffffffff,
  63. 0x000008fc, 0x00000000, 0xffffffff,
  64. 0x000008f8, 0x00000016, 0xffffffff,
  65. 0x000008fc, 0x00000000, 0xffffffff,
  66. 0x000008f8, 0x00000017, 0xffffffff,
  67. 0x000008fc, 0x00000000, 0xffffffff,
  68. 0x000008f8, 0x00000018, 0xffffffff,
  69. 0x000008fc, 0x00000000, 0xffffffff,
  70. 0x000008f8, 0x00000019, 0xffffffff,
  71. 0x000008fc, 0x00000000, 0xffffffff,
  72. 0x000008f8, 0x0000001a, 0xffffffff,
  73. 0x000008fc, 0x00000000, 0xffffffff,
  74. 0x000008f8, 0x0000001b, 0xffffffff,
  75. 0x000008fc, 0x00000000, 0xffffffff,
  76. 0x000008f8, 0x00000020, 0xffffffff,
  77. 0x000008fc, 0x00000000, 0xffffffff,
  78. 0x000008f8, 0x00000021, 0xffffffff,
  79. 0x000008fc, 0x00000000, 0xffffffff,
  80. 0x000008f8, 0x00000022, 0xffffffff,
  81. 0x000008fc, 0x00000000, 0xffffffff,
  82. 0x000008f8, 0x00000023, 0xffffffff,
  83. 0x000008fc, 0x00000000, 0xffffffff,
  84. 0x000008f8, 0x00000024, 0xffffffff,
  85. 0x000008fc, 0x00000000, 0xffffffff,
  86. 0x000008f8, 0x00000025, 0xffffffff,
  87. 0x000008fc, 0x00000000, 0xffffffff,
  88. 0x000008f8, 0x00000026, 0xffffffff,
  89. 0x000008fc, 0x00000000, 0xffffffff,
  90. 0x000008f8, 0x00000027, 0xffffffff,
  91. 0x000008fc, 0x00000000, 0xffffffff,
  92. 0x000008f8, 0x00000028, 0xffffffff,
  93. 0x000008fc, 0x00000000, 0xffffffff,
  94. 0x000008f8, 0x00000029, 0xffffffff,
  95. 0x000008fc, 0x00000000, 0xffffffff,
  96. 0x000008f8, 0x0000002a, 0xffffffff,
  97. 0x000008fc, 0x00000000, 0xffffffff,
  98. 0x000008f8, 0x0000002b, 0xffffffff,
  99. 0x000008fc, 0x00000000, 0xffffffff
  100. };
  101. #define BARTS_CGCG_CGLS_DEFAULT_LENGTH sizeof(barts_cgcg_cgls_default) / (3 * sizeof(u32))
  102. static const u32 barts_cgcg_cgls_disable[] =
  103. {
  104. 0x000008f8, 0x00000010, 0xffffffff,
  105. 0x000008fc, 0xffffffff, 0xffffffff,
  106. 0x000008f8, 0x00000011, 0xffffffff,
  107. 0x000008fc, 0xffffffff, 0xffffffff,
  108. 0x000008f8, 0x00000012, 0xffffffff,
  109. 0x000008fc, 0xffffffff, 0xffffffff,
  110. 0x000008f8, 0x00000013, 0xffffffff,
  111. 0x000008fc, 0xffffffff, 0xffffffff,
  112. 0x000008f8, 0x00000014, 0xffffffff,
  113. 0x000008fc, 0xffffffff, 0xffffffff,
  114. 0x000008f8, 0x00000015, 0xffffffff,
  115. 0x000008fc, 0xffffffff, 0xffffffff,
  116. 0x000008f8, 0x00000016, 0xffffffff,
  117. 0x000008fc, 0xffffffff, 0xffffffff,
  118. 0x000008f8, 0x00000017, 0xffffffff,
  119. 0x000008fc, 0xffffffff, 0xffffffff,
  120. 0x000008f8, 0x00000018, 0xffffffff,
  121. 0x000008fc, 0xffffffff, 0xffffffff,
  122. 0x000008f8, 0x00000019, 0xffffffff,
  123. 0x000008fc, 0xffffffff, 0xffffffff,
  124. 0x000008f8, 0x0000001a, 0xffffffff,
  125. 0x000008fc, 0xffffffff, 0xffffffff,
  126. 0x000008f8, 0x0000001b, 0xffffffff,
  127. 0x000008fc, 0xffffffff, 0xffffffff,
  128. 0x000008f8, 0x00000020, 0xffffffff,
  129. 0x000008fc, 0x00000000, 0xffffffff,
  130. 0x000008f8, 0x00000021, 0xffffffff,
  131. 0x000008fc, 0x00000000, 0xffffffff,
  132. 0x000008f8, 0x00000022, 0xffffffff,
  133. 0x000008fc, 0x00000000, 0xffffffff,
  134. 0x000008f8, 0x00000023, 0xffffffff,
  135. 0x000008fc, 0x00000000, 0xffffffff,
  136. 0x000008f8, 0x00000024, 0xffffffff,
  137. 0x000008fc, 0x00000000, 0xffffffff,
  138. 0x000008f8, 0x00000025, 0xffffffff,
  139. 0x000008fc, 0x00000000, 0xffffffff,
  140. 0x000008f8, 0x00000026, 0xffffffff,
  141. 0x000008fc, 0x00000000, 0xffffffff,
  142. 0x000008f8, 0x00000027, 0xffffffff,
  143. 0x000008fc, 0x00000000, 0xffffffff,
  144. 0x000008f8, 0x00000028, 0xffffffff,
  145. 0x000008fc, 0x00000000, 0xffffffff,
  146. 0x000008f8, 0x00000029, 0xffffffff,
  147. 0x000008fc, 0x00000000, 0xffffffff,
  148. 0x000008f8, 0x0000002a, 0xffffffff,
  149. 0x000008fc, 0x00000000, 0xffffffff,
  150. 0x000008f8, 0x0000002b, 0xffffffff,
  151. 0x000008fc, 0x00000000, 0xffffffff,
  152. 0x00000644, 0x000f7912, 0x001f4180,
  153. 0x00000644, 0x000f3812, 0x001f4180
  154. };
  155. #define BARTS_CGCG_CGLS_DISABLE_LENGTH sizeof(barts_cgcg_cgls_disable) / (3 * sizeof(u32))
  156. static const u32 barts_cgcg_cgls_enable[] =
  157. {
  158. /* 0x0000c124, 0x84180000, 0x00180000, */
  159. 0x00000644, 0x000f7892, 0x001f4080,
  160. 0x000008f8, 0x00000010, 0xffffffff,
  161. 0x000008fc, 0x00000000, 0xffffffff,
  162. 0x000008f8, 0x00000011, 0xffffffff,
  163. 0x000008fc, 0x00000000, 0xffffffff,
  164. 0x000008f8, 0x00000012, 0xffffffff,
  165. 0x000008fc, 0x00000000, 0xffffffff,
  166. 0x000008f8, 0x00000013, 0xffffffff,
  167. 0x000008fc, 0x00000000, 0xffffffff,
  168. 0x000008f8, 0x00000014, 0xffffffff,
  169. 0x000008fc, 0x00000000, 0xffffffff,
  170. 0x000008f8, 0x00000015, 0xffffffff,
  171. 0x000008fc, 0x00000000, 0xffffffff,
  172. 0x000008f8, 0x00000016, 0xffffffff,
  173. 0x000008fc, 0x00000000, 0xffffffff,
  174. 0x000008f8, 0x00000017, 0xffffffff,
  175. 0x000008fc, 0x00000000, 0xffffffff,
  176. 0x000008f8, 0x00000018, 0xffffffff,
  177. 0x000008fc, 0x00000000, 0xffffffff,
  178. 0x000008f8, 0x00000019, 0xffffffff,
  179. 0x000008fc, 0x00000000, 0xffffffff,
  180. 0x000008f8, 0x0000001a, 0xffffffff,
  181. 0x000008fc, 0x00000000, 0xffffffff,
  182. 0x000008f8, 0x0000001b, 0xffffffff,
  183. 0x000008fc, 0x00000000, 0xffffffff,
  184. 0x000008f8, 0x00000020, 0xffffffff,
  185. 0x000008fc, 0xffffffff, 0xffffffff,
  186. 0x000008f8, 0x00000021, 0xffffffff,
  187. 0x000008fc, 0xffffffff, 0xffffffff,
  188. 0x000008f8, 0x00000022, 0xffffffff,
  189. 0x000008fc, 0xffffffff, 0xffffffff,
  190. 0x000008f8, 0x00000023, 0xffffffff,
  191. 0x000008fc, 0xffffffff, 0xffffffff,
  192. 0x000008f8, 0x00000024, 0xffffffff,
  193. 0x000008fc, 0xffffffff, 0xffffffff,
  194. 0x000008f8, 0x00000025, 0xffffffff,
  195. 0x000008fc, 0xffffffff, 0xffffffff,
  196. 0x000008f8, 0x00000026, 0xffffffff,
  197. 0x000008fc, 0xffffffff, 0xffffffff,
  198. 0x000008f8, 0x00000027, 0xffffffff,
  199. 0x000008fc, 0xffffffff, 0xffffffff,
  200. 0x000008f8, 0x00000028, 0xffffffff,
  201. 0x000008fc, 0xffffffff, 0xffffffff,
  202. 0x000008f8, 0x00000029, 0xffffffff,
  203. 0x000008fc, 0xffffffff, 0xffffffff,
  204. 0x000008f8, 0x0000002a, 0xffffffff,
  205. 0x000008fc, 0xffffffff, 0xffffffff,
  206. 0x000008f8, 0x0000002b, 0xffffffff,
  207. 0x000008fc, 0xffffffff, 0xffffffff
  208. };
  209. #define BARTS_CGCG_CGLS_ENABLE_LENGTH sizeof(barts_cgcg_cgls_enable) / (3 * sizeof(u32))
  210. static const u32 barts_mgcg_default[] =
  211. {
  212. 0x0000802c, 0xc0000000, 0xffffffff,
  213. 0x00005448, 0x00000100, 0xffffffff,
  214. 0x000055e4, 0x00600100, 0xffffffff,
  215. 0x0000160c, 0x00000100, 0xffffffff,
  216. 0x0000c164, 0x00000100, 0xffffffff,
  217. 0x00008a18, 0x00000100, 0xffffffff,
  218. 0x0000897c, 0x06000100, 0xffffffff,
  219. 0x00008b28, 0x00000100, 0xffffffff,
  220. 0x00009144, 0x00000100, 0xffffffff,
  221. 0x00009a60, 0x00000100, 0xffffffff,
  222. 0x00009868, 0x00000100, 0xffffffff,
  223. 0x00008d58, 0x00000100, 0xffffffff,
  224. 0x00009510, 0x00000100, 0xffffffff,
  225. 0x0000949c, 0x00000100, 0xffffffff,
  226. 0x00009654, 0x00000100, 0xffffffff,
  227. 0x00009030, 0x00000100, 0xffffffff,
  228. 0x00009034, 0x00000100, 0xffffffff,
  229. 0x00009038, 0x00000100, 0xffffffff,
  230. 0x0000903c, 0x00000100, 0xffffffff,
  231. 0x00009040, 0x00000100, 0xffffffff,
  232. 0x0000a200, 0x00000100, 0xffffffff,
  233. 0x0000a204, 0x00000100, 0xffffffff,
  234. 0x0000a208, 0x00000100, 0xffffffff,
  235. 0x0000a20c, 0x00000100, 0xffffffff,
  236. 0x0000977c, 0x00000100, 0xffffffff,
  237. 0x00003f80, 0x00000100, 0xffffffff,
  238. 0x0000a210, 0x00000100, 0xffffffff,
  239. 0x0000a214, 0x00000100, 0xffffffff,
  240. 0x000004d8, 0x00000100, 0xffffffff,
  241. 0x00009784, 0x00000100, 0xffffffff,
  242. 0x00009698, 0x00000100, 0xffffffff,
  243. 0x000004d4, 0x00000200, 0xffffffff,
  244. 0x000004d0, 0x00000000, 0xffffffff,
  245. 0x000030cc, 0x00000100, 0xffffffff,
  246. 0x0000d0c0, 0xff000100, 0xffffffff,
  247. 0x0000802c, 0x40000000, 0xffffffff,
  248. 0x0000915c, 0x00010000, 0xffffffff,
  249. 0x00009160, 0x00030002, 0xffffffff,
  250. 0x00009164, 0x00050004, 0xffffffff,
  251. 0x00009168, 0x00070006, 0xffffffff,
  252. 0x00009178, 0x00070000, 0xffffffff,
  253. 0x0000917c, 0x00030002, 0xffffffff,
  254. 0x00009180, 0x00050004, 0xffffffff,
  255. 0x0000918c, 0x00010006, 0xffffffff,
  256. 0x00009190, 0x00090008, 0xffffffff,
  257. 0x00009194, 0x00070000, 0xffffffff,
  258. 0x00009198, 0x00030002, 0xffffffff,
  259. 0x0000919c, 0x00050004, 0xffffffff,
  260. 0x000091a8, 0x00010006, 0xffffffff,
  261. 0x000091ac, 0x00090008, 0xffffffff,
  262. 0x000091b0, 0x00070000, 0xffffffff,
  263. 0x000091b4, 0x00030002, 0xffffffff,
  264. 0x000091b8, 0x00050004, 0xffffffff,
  265. 0x000091c4, 0x00010006, 0xffffffff,
  266. 0x000091c8, 0x00090008, 0xffffffff,
  267. 0x000091cc, 0x00070000, 0xffffffff,
  268. 0x000091d0, 0x00030002, 0xffffffff,
  269. 0x000091d4, 0x00050004, 0xffffffff,
  270. 0x000091e0, 0x00010006, 0xffffffff,
  271. 0x000091e4, 0x00090008, 0xffffffff,
  272. 0x000091e8, 0x00000000, 0xffffffff,
  273. 0x000091ec, 0x00070000, 0xffffffff,
  274. 0x000091f0, 0x00030002, 0xffffffff,
  275. 0x000091f4, 0x00050004, 0xffffffff,
  276. 0x00009200, 0x00010006, 0xffffffff,
  277. 0x00009204, 0x00090008, 0xffffffff,
  278. 0x00009208, 0x00070000, 0xffffffff,
  279. 0x0000920c, 0x00030002, 0xffffffff,
  280. 0x00009210, 0x00050004, 0xffffffff,
  281. 0x0000921c, 0x00010006, 0xffffffff,
  282. 0x00009220, 0x00090008, 0xffffffff,
  283. 0x00009224, 0x00070000, 0xffffffff,
  284. 0x00009228, 0x00030002, 0xffffffff,
  285. 0x0000922c, 0x00050004, 0xffffffff,
  286. 0x00009238, 0x00010006, 0xffffffff,
  287. 0x0000923c, 0x00090008, 0xffffffff,
  288. 0x00009294, 0x00000000, 0xffffffff,
  289. 0x0000802c, 0x40010000, 0xffffffff,
  290. 0x0000915c, 0x00010000, 0xffffffff,
  291. 0x00009160, 0x00030002, 0xffffffff,
  292. 0x00009164, 0x00050004, 0xffffffff,
  293. 0x00009168, 0x00070006, 0xffffffff,
  294. 0x00009178, 0x00070000, 0xffffffff,
  295. 0x0000917c, 0x00030002, 0xffffffff,
  296. 0x00009180, 0x00050004, 0xffffffff,
  297. 0x0000918c, 0x00010006, 0xffffffff,
  298. 0x00009190, 0x00090008, 0xffffffff,
  299. 0x00009194, 0x00070000, 0xffffffff,
  300. 0x00009198, 0x00030002, 0xffffffff,
  301. 0x0000919c, 0x00050004, 0xffffffff,
  302. 0x000091a8, 0x00010006, 0xffffffff,
  303. 0x000091ac, 0x00090008, 0xffffffff,
  304. 0x000091b0, 0x00070000, 0xffffffff,
  305. 0x000091b4, 0x00030002, 0xffffffff,
  306. 0x000091b8, 0x00050004, 0xffffffff,
  307. 0x000091c4, 0x00010006, 0xffffffff,
  308. 0x000091c8, 0x00090008, 0xffffffff,
  309. 0x000091cc, 0x00070000, 0xffffffff,
  310. 0x000091d0, 0x00030002, 0xffffffff,
  311. 0x000091d4, 0x00050004, 0xffffffff,
  312. 0x000091e0, 0x00010006, 0xffffffff,
  313. 0x000091e4, 0x00090008, 0xffffffff,
  314. 0x000091e8, 0x00000000, 0xffffffff,
  315. 0x000091ec, 0x00070000, 0xffffffff,
  316. 0x000091f0, 0x00030002, 0xffffffff,
  317. 0x000091f4, 0x00050004, 0xffffffff,
  318. 0x00009200, 0x00010006, 0xffffffff,
  319. 0x00009204, 0x00090008, 0xffffffff,
  320. 0x00009208, 0x00070000, 0xffffffff,
  321. 0x0000920c, 0x00030002, 0xffffffff,
  322. 0x00009210, 0x00050004, 0xffffffff,
  323. 0x0000921c, 0x00010006, 0xffffffff,
  324. 0x00009220, 0x00090008, 0xffffffff,
  325. 0x00009224, 0x00070000, 0xffffffff,
  326. 0x00009228, 0x00030002, 0xffffffff,
  327. 0x0000922c, 0x00050004, 0xffffffff,
  328. 0x00009238, 0x00010006, 0xffffffff,
  329. 0x0000923c, 0x00090008, 0xffffffff,
  330. 0x00009294, 0x00000000, 0xffffffff,
  331. 0x0000802c, 0xc0000000, 0xffffffff,
  332. 0x000008f8, 0x00000010, 0xffffffff,
  333. 0x000008fc, 0x00000000, 0xffffffff,
  334. 0x000008f8, 0x00000011, 0xffffffff,
  335. 0x000008fc, 0x00000000, 0xffffffff,
  336. 0x000008f8, 0x00000012, 0xffffffff,
  337. 0x000008fc, 0x00000000, 0xffffffff,
  338. 0x000008f8, 0x00000013, 0xffffffff,
  339. 0x000008fc, 0x00000000, 0xffffffff,
  340. 0x000008f8, 0x00000014, 0xffffffff,
  341. 0x000008fc, 0x00000000, 0xffffffff,
  342. 0x000008f8, 0x00000015, 0xffffffff,
  343. 0x000008fc, 0x00000000, 0xffffffff,
  344. 0x000008f8, 0x00000016, 0xffffffff,
  345. 0x000008fc, 0x00000000, 0xffffffff,
  346. 0x000008f8, 0x00000017, 0xffffffff,
  347. 0x000008fc, 0x00000000, 0xffffffff,
  348. 0x000008f8, 0x00000018, 0xffffffff,
  349. 0x000008fc, 0x00000000, 0xffffffff,
  350. 0x000008f8, 0x00000019, 0xffffffff,
  351. 0x000008fc, 0x00000000, 0xffffffff,
  352. 0x000008f8, 0x0000001a, 0xffffffff,
  353. 0x000008fc, 0x00000000, 0xffffffff,
  354. 0x000008f8, 0x0000001b, 0xffffffff,
  355. 0x000008fc, 0x00000000, 0xffffffff
  356. };
  357. #define BARTS_MGCG_DEFAULT_LENGTH sizeof(barts_mgcg_default) / (3 * sizeof(u32))
  358. static const u32 barts_mgcg_disable[] =
  359. {
  360. 0x0000802c, 0xc0000000, 0xffffffff,
  361. 0x000008f8, 0x00000000, 0xffffffff,
  362. 0x000008fc, 0xffffffff, 0xffffffff,
  363. 0x000008f8, 0x00000001, 0xffffffff,
  364. 0x000008fc, 0xffffffff, 0xffffffff,
  365. 0x000008f8, 0x00000002, 0xffffffff,
  366. 0x000008fc, 0xffffffff, 0xffffffff,
  367. 0x000008f8, 0x00000003, 0xffffffff,
  368. 0x000008fc, 0xffffffff, 0xffffffff,
  369. 0x00009150, 0x00600000, 0xffffffff
  370. };
  371. #define BARTS_MGCG_DISABLE_LENGTH sizeof(barts_mgcg_disable) / (3 * sizeof(u32))
  372. static const u32 barts_mgcg_enable[] =
  373. {
  374. 0x0000802c, 0xc0000000, 0xffffffff,
  375. 0x000008f8, 0x00000000, 0xffffffff,
  376. 0x000008fc, 0x00000000, 0xffffffff,
  377. 0x000008f8, 0x00000001, 0xffffffff,
  378. 0x000008fc, 0x00000000, 0xffffffff,
  379. 0x000008f8, 0x00000002, 0xffffffff,
  380. 0x000008fc, 0x00000000, 0xffffffff,
  381. 0x000008f8, 0x00000003, 0xffffffff,
  382. 0x000008fc, 0x00000000, 0xffffffff,
  383. 0x00009150, 0x81944000, 0xffffffff
  384. };
  385. #define BARTS_MGCG_ENABLE_LENGTH sizeof(barts_mgcg_enable) / (3 * sizeof(u32))
  386. //********* CAICOS **************//
  387. static const u32 caicos_cgcg_cgls_default[] =
  388. {
  389. 0x000008f8, 0x00000010, 0xffffffff,
  390. 0x000008fc, 0x00000000, 0xffffffff,
  391. 0x000008f8, 0x00000011, 0xffffffff,
  392. 0x000008fc, 0x00000000, 0xffffffff,
  393. 0x000008f8, 0x00000012, 0xffffffff,
  394. 0x000008fc, 0x00000000, 0xffffffff,
  395. 0x000008f8, 0x00000013, 0xffffffff,
  396. 0x000008fc, 0x00000000, 0xffffffff,
  397. 0x000008f8, 0x00000014, 0xffffffff,
  398. 0x000008fc, 0x00000000, 0xffffffff,
  399. 0x000008f8, 0x00000015, 0xffffffff,
  400. 0x000008fc, 0x00000000, 0xffffffff,
  401. 0x000008f8, 0x00000016, 0xffffffff,
  402. 0x000008fc, 0x00000000, 0xffffffff,
  403. 0x000008f8, 0x00000017, 0xffffffff,
  404. 0x000008fc, 0x00000000, 0xffffffff,
  405. 0x000008f8, 0x00000018, 0xffffffff,
  406. 0x000008fc, 0x00000000, 0xffffffff,
  407. 0x000008f8, 0x00000019, 0xffffffff,
  408. 0x000008fc, 0x00000000, 0xffffffff,
  409. 0x000008f8, 0x0000001a, 0xffffffff,
  410. 0x000008fc, 0x00000000, 0xffffffff,
  411. 0x000008f8, 0x0000001b, 0xffffffff,
  412. 0x000008fc, 0x00000000, 0xffffffff,
  413. 0x000008f8, 0x00000020, 0xffffffff,
  414. 0x000008fc, 0x00000000, 0xffffffff,
  415. 0x000008f8, 0x00000021, 0xffffffff,
  416. 0x000008fc, 0x00000000, 0xffffffff,
  417. 0x000008f8, 0x00000022, 0xffffffff,
  418. 0x000008fc, 0x00000000, 0xffffffff,
  419. 0x000008f8, 0x00000023, 0xffffffff,
  420. 0x000008fc, 0x00000000, 0xffffffff,
  421. 0x000008f8, 0x00000024, 0xffffffff,
  422. 0x000008fc, 0x00000000, 0xffffffff,
  423. 0x000008f8, 0x00000025, 0xffffffff,
  424. 0x000008fc, 0x00000000, 0xffffffff,
  425. 0x000008f8, 0x00000026, 0xffffffff,
  426. 0x000008fc, 0x00000000, 0xffffffff,
  427. 0x000008f8, 0x00000027, 0xffffffff,
  428. 0x000008fc, 0x00000000, 0xffffffff,
  429. 0x000008f8, 0x00000028, 0xffffffff,
  430. 0x000008fc, 0x00000000, 0xffffffff,
  431. 0x000008f8, 0x00000029, 0xffffffff,
  432. 0x000008fc, 0x00000000, 0xffffffff,
  433. 0x000008f8, 0x0000002a, 0xffffffff,
  434. 0x000008fc, 0x00000000, 0xffffffff,
  435. 0x000008f8, 0x0000002b, 0xffffffff,
  436. 0x000008fc, 0x00000000, 0xffffffff
  437. };
  438. #define CAICOS_CGCG_CGLS_DEFAULT_LENGTH sizeof(caicos_cgcg_cgls_default) / (3 * sizeof(u32))
  439. static const u32 caicos_cgcg_cgls_disable[] =
  440. {
  441. 0x000008f8, 0x00000010, 0xffffffff,
  442. 0x000008fc, 0xffffffff, 0xffffffff,
  443. 0x000008f8, 0x00000011, 0xffffffff,
  444. 0x000008fc, 0xffffffff, 0xffffffff,
  445. 0x000008f8, 0x00000012, 0xffffffff,
  446. 0x000008fc, 0xffffffff, 0xffffffff,
  447. 0x000008f8, 0x00000013, 0xffffffff,
  448. 0x000008fc, 0xffffffff, 0xffffffff,
  449. 0x000008f8, 0x00000014, 0xffffffff,
  450. 0x000008fc, 0xffffffff, 0xffffffff,
  451. 0x000008f8, 0x00000015, 0xffffffff,
  452. 0x000008fc, 0xffffffff, 0xffffffff,
  453. 0x000008f8, 0x00000016, 0xffffffff,
  454. 0x000008fc, 0xffffffff, 0xffffffff,
  455. 0x000008f8, 0x00000017, 0xffffffff,
  456. 0x000008fc, 0xffffffff, 0xffffffff,
  457. 0x000008f8, 0x00000018, 0xffffffff,
  458. 0x000008fc, 0xffffffff, 0xffffffff,
  459. 0x000008f8, 0x00000019, 0xffffffff,
  460. 0x000008fc, 0xffffffff, 0xffffffff,
  461. 0x000008f8, 0x0000001a, 0xffffffff,
  462. 0x000008fc, 0xffffffff, 0xffffffff,
  463. 0x000008f8, 0x0000001b, 0xffffffff,
  464. 0x000008fc, 0xffffffff, 0xffffffff,
  465. 0x000008f8, 0x00000020, 0xffffffff,
  466. 0x000008fc, 0x00000000, 0xffffffff,
  467. 0x000008f8, 0x00000021, 0xffffffff,
  468. 0x000008fc, 0x00000000, 0xffffffff,
  469. 0x000008f8, 0x00000022, 0xffffffff,
  470. 0x000008fc, 0x00000000, 0xffffffff,
  471. 0x000008f8, 0x00000023, 0xffffffff,
  472. 0x000008fc, 0x00000000, 0xffffffff,
  473. 0x000008f8, 0x00000024, 0xffffffff,
  474. 0x000008fc, 0x00000000, 0xffffffff,
  475. 0x000008f8, 0x00000025, 0xffffffff,
  476. 0x000008fc, 0x00000000, 0xffffffff,
  477. 0x000008f8, 0x00000026, 0xffffffff,
  478. 0x000008fc, 0x00000000, 0xffffffff,
  479. 0x000008f8, 0x00000027, 0xffffffff,
  480. 0x000008fc, 0x00000000, 0xffffffff,
  481. 0x000008f8, 0x00000028, 0xffffffff,
  482. 0x000008fc, 0x00000000, 0xffffffff,
  483. 0x000008f8, 0x00000029, 0xffffffff,
  484. 0x000008fc, 0x00000000, 0xffffffff,
  485. 0x000008f8, 0x0000002a, 0xffffffff,
  486. 0x000008fc, 0x00000000, 0xffffffff,
  487. 0x000008f8, 0x0000002b, 0xffffffff,
  488. 0x000008fc, 0x00000000, 0xffffffff,
  489. 0x00000644, 0x000f7912, 0x001f4180,
  490. 0x00000644, 0x000f3812, 0x001f4180
  491. };
  492. #define CAICOS_CGCG_CGLS_DISABLE_LENGTH sizeof(caicos_cgcg_cgls_disable) / (3 * sizeof(u32))
  493. static const u32 caicos_cgcg_cgls_enable[] =
  494. {
  495. /* 0x0000c124, 0x84180000, 0x00180000, */
  496. 0x00000644, 0x000f7892, 0x001f4080,
  497. 0x000008f8, 0x00000010, 0xffffffff,
  498. 0x000008fc, 0x00000000, 0xffffffff,
  499. 0x000008f8, 0x00000011, 0xffffffff,
  500. 0x000008fc, 0x00000000, 0xffffffff,
  501. 0x000008f8, 0x00000012, 0xffffffff,
  502. 0x000008fc, 0x00000000, 0xffffffff,
  503. 0x000008f8, 0x00000013, 0xffffffff,
  504. 0x000008fc, 0x00000000, 0xffffffff,
  505. 0x000008f8, 0x00000014, 0xffffffff,
  506. 0x000008fc, 0x00000000, 0xffffffff,
  507. 0x000008f8, 0x00000015, 0xffffffff,
  508. 0x000008fc, 0x00000000, 0xffffffff,
  509. 0x000008f8, 0x00000016, 0xffffffff,
  510. 0x000008fc, 0x00000000, 0xffffffff,
  511. 0x000008f8, 0x00000017, 0xffffffff,
  512. 0x000008fc, 0x00000000, 0xffffffff,
  513. 0x000008f8, 0x00000018, 0xffffffff,
  514. 0x000008fc, 0x00000000, 0xffffffff,
  515. 0x000008f8, 0x00000019, 0xffffffff,
  516. 0x000008fc, 0x00000000, 0xffffffff,
  517. 0x000008f8, 0x0000001a, 0xffffffff,
  518. 0x000008fc, 0x00000000, 0xffffffff,
  519. 0x000008f8, 0x0000001b, 0xffffffff,
  520. 0x000008fc, 0x00000000, 0xffffffff,
  521. 0x000008f8, 0x00000020, 0xffffffff,
  522. 0x000008fc, 0xffffffff, 0xffffffff,
  523. 0x000008f8, 0x00000021, 0xffffffff,
  524. 0x000008fc, 0xffffffff, 0xffffffff,
  525. 0x000008f8, 0x00000022, 0xffffffff,
  526. 0x000008fc, 0xffffffff, 0xffffffff,
  527. 0x000008f8, 0x00000023, 0xffffffff,
  528. 0x000008fc, 0xffffffff, 0xffffffff,
  529. 0x000008f8, 0x00000024, 0xffffffff,
  530. 0x000008fc, 0xffffffff, 0xffffffff,
  531. 0x000008f8, 0x00000025, 0xffffffff,
  532. 0x000008fc, 0xffffffff, 0xffffffff,
  533. 0x000008f8, 0x00000026, 0xffffffff,
  534. 0x000008fc, 0xffffffff, 0xffffffff,
  535. 0x000008f8, 0x00000027, 0xffffffff,
  536. 0x000008fc, 0xffffffff, 0xffffffff,
  537. 0x000008f8, 0x00000028, 0xffffffff,
  538. 0x000008fc, 0xffffffff, 0xffffffff,
  539. 0x000008f8, 0x00000029, 0xffffffff,
  540. 0x000008fc, 0xffffffff, 0xffffffff,
  541. 0x000008f8, 0x0000002a, 0xffffffff,
  542. 0x000008fc, 0xffffffff, 0xffffffff,
  543. 0x000008f8, 0x0000002b, 0xffffffff,
  544. 0x000008fc, 0xffffffff, 0xffffffff
  545. };
  546. #define CAICOS_CGCG_CGLS_ENABLE_LENGTH sizeof(caicos_cgcg_cgls_enable) / (3 * sizeof(u32))
  547. static const u32 caicos_mgcg_default[] =
  548. {
  549. 0x0000802c, 0xc0000000, 0xffffffff,
  550. 0x00005448, 0x00000100, 0xffffffff,
  551. 0x000055e4, 0x00600100, 0xffffffff,
  552. 0x0000160c, 0x00000100, 0xffffffff,
  553. 0x0000c164, 0x00000100, 0xffffffff,
  554. 0x00008a18, 0x00000100, 0xffffffff,
  555. 0x0000897c, 0x06000100, 0xffffffff,
  556. 0x00008b28, 0x00000100, 0xffffffff,
  557. 0x00009144, 0x00000100, 0xffffffff,
  558. 0x00009a60, 0x00000100, 0xffffffff,
  559. 0x00009868, 0x00000100, 0xffffffff,
  560. 0x00008d58, 0x00000100, 0xffffffff,
  561. 0x00009510, 0x00000100, 0xffffffff,
  562. 0x0000949c, 0x00000100, 0xffffffff,
  563. 0x00009654, 0x00000100, 0xffffffff,
  564. 0x00009030, 0x00000100, 0xffffffff,
  565. 0x00009034, 0x00000100, 0xffffffff,
  566. 0x00009038, 0x00000100, 0xffffffff,
  567. 0x0000903c, 0x00000100, 0xffffffff,
  568. 0x00009040, 0x00000100, 0xffffffff,
  569. 0x0000a200, 0x00000100, 0xffffffff,
  570. 0x0000a204, 0x00000100, 0xffffffff,
  571. 0x0000a208, 0x00000100, 0xffffffff,
  572. 0x0000a20c, 0x00000100, 0xffffffff,
  573. 0x0000977c, 0x00000100, 0xffffffff,
  574. 0x00003f80, 0x00000100, 0xffffffff,
  575. 0x0000a210, 0x00000100, 0xffffffff,
  576. 0x0000a214, 0x00000100, 0xffffffff,
  577. 0x000004d8, 0x00000100, 0xffffffff,
  578. 0x00009784, 0x00000100, 0xffffffff,
  579. 0x00009698, 0x00000100, 0xffffffff,
  580. 0x000004d4, 0x00000200, 0xffffffff,
  581. 0x000004d0, 0x00000000, 0xffffffff,
  582. 0x000030cc, 0x00000100, 0xffffffff,
  583. 0x0000d0c0, 0xff000100, 0xffffffff,
  584. 0x0000915c, 0x00010000, 0xffffffff,
  585. 0x00009160, 0x00030002, 0xffffffff,
  586. 0x00009164, 0x00050004, 0xffffffff,
  587. 0x00009168, 0x00070006, 0xffffffff,
  588. 0x00009178, 0x00070000, 0xffffffff,
  589. 0x0000917c, 0x00030002, 0xffffffff,
  590. 0x00009180, 0x00050004, 0xffffffff,
  591. 0x0000918c, 0x00010006, 0xffffffff,
  592. 0x00009190, 0x00090008, 0xffffffff,
  593. 0x00009194, 0x00070000, 0xffffffff,
  594. 0x00009198, 0x00030002, 0xffffffff,
  595. 0x0000919c, 0x00050004, 0xffffffff,
  596. 0x000091a8, 0x00010006, 0xffffffff,
  597. 0x000091ac, 0x00090008, 0xffffffff,
  598. 0x000091e8, 0x00000000, 0xffffffff,
  599. 0x00009294, 0x00000000, 0xffffffff,
  600. 0x000008f8, 0x00000010, 0xffffffff,
  601. 0x000008fc, 0x00000000, 0xffffffff,
  602. 0x000008f8, 0x00000011, 0xffffffff,
  603. 0x000008fc, 0x00000000, 0xffffffff,
  604. 0x000008f8, 0x00000012, 0xffffffff,
  605. 0x000008fc, 0x00000000, 0xffffffff,
  606. 0x000008f8, 0x00000013, 0xffffffff,
  607. 0x000008fc, 0x00000000, 0xffffffff,
  608. 0x000008f8, 0x00000014, 0xffffffff,
  609. 0x000008fc, 0x00000000, 0xffffffff,
  610. 0x000008f8, 0x00000015, 0xffffffff,
  611. 0x000008fc, 0x00000000, 0xffffffff,
  612. 0x000008f8, 0x00000016, 0xffffffff,
  613. 0x000008fc, 0x00000000, 0xffffffff,
  614. 0x000008f8, 0x00000017, 0xffffffff,
  615. 0x000008fc, 0x00000000, 0xffffffff,
  616. 0x000008f8, 0x00000018, 0xffffffff,
  617. 0x000008fc, 0x00000000, 0xffffffff,
  618. 0x000008f8, 0x00000019, 0xffffffff,
  619. 0x000008fc, 0x00000000, 0xffffffff,
  620. 0x000008f8, 0x0000001a, 0xffffffff,
  621. 0x000008fc, 0x00000000, 0xffffffff,
  622. 0x000008f8, 0x0000001b, 0xffffffff,
  623. 0x000008fc, 0x00000000, 0xffffffff
  624. };
  625. #define CAICOS_MGCG_DEFAULT_LENGTH sizeof(caicos_mgcg_default) / (3 * sizeof(u32))
  626. static const u32 caicos_mgcg_disable[] =
  627. {
  628. 0x0000802c, 0xc0000000, 0xffffffff,
  629. 0x000008f8, 0x00000000, 0xffffffff,
  630. 0x000008fc, 0xffffffff, 0xffffffff,
  631. 0x000008f8, 0x00000001, 0xffffffff,
  632. 0x000008fc, 0xffffffff, 0xffffffff,
  633. 0x000008f8, 0x00000002, 0xffffffff,
  634. 0x000008fc, 0xffffffff, 0xffffffff,
  635. 0x000008f8, 0x00000003, 0xffffffff,
  636. 0x000008fc, 0xffffffff, 0xffffffff,
  637. 0x00009150, 0x00600000, 0xffffffff
  638. };
  639. #define CAICOS_MGCG_DISABLE_LENGTH sizeof(caicos_mgcg_disable) / (3 * sizeof(u32))
  640. static const u32 caicos_mgcg_enable[] =
  641. {
  642. 0x0000802c, 0xc0000000, 0xffffffff,
  643. 0x000008f8, 0x00000000, 0xffffffff,
  644. 0x000008fc, 0x00000000, 0xffffffff,
  645. 0x000008f8, 0x00000001, 0xffffffff,
  646. 0x000008fc, 0x00000000, 0xffffffff,
  647. 0x000008f8, 0x00000002, 0xffffffff,
  648. 0x000008fc, 0x00000000, 0xffffffff,
  649. 0x000008f8, 0x00000003, 0xffffffff,
  650. 0x000008fc, 0x00000000, 0xffffffff,
  651. 0x00009150, 0x46944040, 0xffffffff
  652. };
  653. #define CAICOS_MGCG_ENABLE_LENGTH sizeof(caicos_mgcg_enable) / (3 * sizeof(u32))
  654. //********* TURKS **************//
  655. static const u32 turks_cgcg_cgls_default[] =
  656. {
  657. 0x000008f8, 0x00000010, 0xffffffff,
  658. 0x000008fc, 0x00000000, 0xffffffff,
  659. 0x000008f8, 0x00000011, 0xffffffff,
  660. 0x000008fc, 0x00000000, 0xffffffff,
  661. 0x000008f8, 0x00000012, 0xffffffff,
  662. 0x000008fc, 0x00000000, 0xffffffff,
  663. 0x000008f8, 0x00000013, 0xffffffff,
  664. 0x000008fc, 0x00000000, 0xffffffff,
  665. 0x000008f8, 0x00000014, 0xffffffff,
  666. 0x000008fc, 0x00000000, 0xffffffff,
  667. 0x000008f8, 0x00000015, 0xffffffff,
  668. 0x000008fc, 0x00000000, 0xffffffff,
  669. 0x000008f8, 0x00000016, 0xffffffff,
  670. 0x000008fc, 0x00000000, 0xffffffff,
  671. 0x000008f8, 0x00000017, 0xffffffff,
  672. 0x000008fc, 0x00000000, 0xffffffff,
  673. 0x000008f8, 0x00000018, 0xffffffff,
  674. 0x000008fc, 0x00000000, 0xffffffff,
  675. 0x000008f8, 0x00000019, 0xffffffff,
  676. 0x000008fc, 0x00000000, 0xffffffff,
  677. 0x000008f8, 0x0000001a, 0xffffffff,
  678. 0x000008fc, 0x00000000, 0xffffffff,
  679. 0x000008f8, 0x0000001b, 0xffffffff,
  680. 0x000008fc, 0x00000000, 0xffffffff,
  681. 0x000008f8, 0x00000020, 0xffffffff,
  682. 0x000008fc, 0x00000000, 0xffffffff,
  683. 0x000008f8, 0x00000021, 0xffffffff,
  684. 0x000008fc, 0x00000000, 0xffffffff,
  685. 0x000008f8, 0x00000022, 0xffffffff,
  686. 0x000008fc, 0x00000000, 0xffffffff,
  687. 0x000008f8, 0x00000023, 0xffffffff,
  688. 0x000008fc, 0x00000000, 0xffffffff,
  689. 0x000008f8, 0x00000024, 0xffffffff,
  690. 0x000008fc, 0x00000000, 0xffffffff,
  691. 0x000008f8, 0x00000025, 0xffffffff,
  692. 0x000008fc, 0x00000000, 0xffffffff,
  693. 0x000008f8, 0x00000026, 0xffffffff,
  694. 0x000008fc, 0x00000000, 0xffffffff,
  695. 0x000008f8, 0x00000027, 0xffffffff,
  696. 0x000008fc, 0x00000000, 0xffffffff,
  697. 0x000008f8, 0x00000028, 0xffffffff,
  698. 0x000008fc, 0x00000000, 0xffffffff,
  699. 0x000008f8, 0x00000029, 0xffffffff,
  700. 0x000008fc, 0x00000000, 0xffffffff,
  701. 0x000008f8, 0x0000002a, 0xffffffff,
  702. 0x000008fc, 0x00000000, 0xffffffff,
  703. 0x000008f8, 0x0000002b, 0xffffffff,
  704. 0x000008fc, 0x00000000, 0xffffffff
  705. };
  706. #define TURKS_CGCG_CGLS_DEFAULT_LENGTH sizeof(turks_cgcg_cgls_default) / (3 * sizeof(u32))
  707. static const u32 turks_cgcg_cgls_disable[] =
  708. {
  709. 0x000008f8, 0x00000010, 0xffffffff,
  710. 0x000008fc, 0xffffffff, 0xffffffff,
  711. 0x000008f8, 0x00000011, 0xffffffff,
  712. 0x000008fc, 0xffffffff, 0xffffffff,
  713. 0x000008f8, 0x00000012, 0xffffffff,
  714. 0x000008fc, 0xffffffff, 0xffffffff,
  715. 0x000008f8, 0x00000013, 0xffffffff,
  716. 0x000008fc, 0xffffffff, 0xffffffff,
  717. 0x000008f8, 0x00000014, 0xffffffff,
  718. 0x000008fc, 0xffffffff, 0xffffffff,
  719. 0x000008f8, 0x00000015, 0xffffffff,
  720. 0x000008fc, 0xffffffff, 0xffffffff,
  721. 0x000008f8, 0x00000016, 0xffffffff,
  722. 0x000008fc, 0xffffffff, 0xffffffff,
  723. 0x000008f8, 0x00000017, 0xffffffff,
  724. 0x000008fc, 0xffffffff, 0xffffffff,
  725. 0x000008f8, 0x00000018, 0xffffffff,
  726. 0x000008fc, 0xffffffff, 0xffffffff,
  727. 0x000008f8, 0x00000019, 0xffffffff,
  728. 0x000008fc, 0xffffffff, 0xffffffff,
  729. 0x000008f8, 0x0000001a, 0xffffffff,
  730. 0x000008fc, 0xffffffff, 0xffffffff,
  731. 0x000008f8, 0x0000001b, 0xffffffff,
  732. 0x000008fc, 0xffffffff, 0xffffffff,
  733. 0x000008f8, 0x00000020, 0xffffffff,
  734. 0x000008fc, 0x00000000, 0xffffffff,
  735. 0x000008f8, 0x00000021, 0xffffffff,
  736. 0x000008fc, 0x00000000, 0xffffffff,
  737. 0x000008f8, 0x00000022, 0xffffffff,
  738. 0x000008fc, 0x00000000, 0xffffffff,
  739. 0x000008f8, 0x00000023, 0xffffffff,
  740. 0x000008fc, 0x00000000, 0xffffffff,
  741. 0x000008f8, 0x00000024, 0xffffffff,
  742. 0x000008fc, 0x00000000, 0xffffffff,
  743. 0x000008f8, 0x00000025, 0xffffffff,
  744. 0x000008fc, 0x00000000, 0xffffffff,
  745. 0x000008f8, 0x00000026, 0xffffffff,
  746. 0x000008fc, 0x00000000, 0xffffffff,
  747. 0x000008f8, 0x00000027, 0xffffffff,
  748. 0x000008fc, 0x00000000, 0xffffffff,
  749. 0x000008f8, 0x00000028, 0xffffffff,
  750. 0x000008fc, 0x00000000, 0xffffffff,
  751. 0x000008f8, 0x00000029, 0xffffffff,
  752. 0x000008fc, 0x00000000, 0xffffffff,
  753. 0x000008f8, 0x0000002a, 0xffffffff,
  754. 0x000008fc, 0x00000000, 0xffffffff,
  755. 0x000008f8, 0x0000002b, 0xffffffff,
  756. 0x000008fc, 0x00000000, 0xffffffff,
  757. 0x00000644, 0x000f7912, 0x001f4180,
  758. 0x00000644, 0x000f3812, 0x001f4180
  759. };
  760. #define TURKS_CGCG_CGLS_DISABLE_LENGTH sizeof(turks_cgcg_cgls_disable) / (3 * sizeof(u32))
  761. static const u32 turks_cgcg_cgls_enable[] =
  762. {
  763. /* 0x0000c124, 0x84180000, 0x00180000, */
  764. 0x00000644, 0x000f7892, 0x001f4080,
  765. 0x000008f8, 0x00000010, 0xffffffff,
  766. 0x000008fc, 0x00000000, 0xffffffff,
  767. 0x000008f8, 0x00000011, 0xffffffff,
  768. 0x000008fc, 0x00000000, 0xffffffff,
  769. 0x000008f8, 0x00000012, 0xffffffff,
  770. 0x000008fc, 0x00000000, 0xffffffff,
  771. 0x000008f8, 0x00000013, 0xffffffff,
  772. 0x000008fc, 0x00000000, 0xffffffff,
  773. 0x000008f8, 0x00000014, 0xffffffff,
  774. 0x000008fc, 0x00000000, 0xffffffff,
  775. 0x000008f8, 0x00000015, 0xffffffff,
  776. 0x000008fc, 0x00000000, 0xffffffff,
  777. 0x000008f8, 0x00000016, 0xffffffff,
  778. 0x000008fc, 0x00000000, 0xffffffff,
  779. 0x000008f8, 0x00000017, 0xffffffff,
  780. 0x000008fc, 0x00000000, 0xffffffff,
  781. 0x000008f8, 0x00000018, 0xffffffff,
  782. 0x000008fc, 0x00000000, 0xffffffff,
  783. 0x000008f8, 0x00000019, 0xffffffff,
  784. 0x000008fc, 0x00000000, 0xffffffff,
  785. 0x000008f8, 0x0000001a, 0xffffffff,
  786. 0x000008fc, 0x00000000, 0xffffffff,
  787. 0x000008f8, 0x0000001b, 0xffffffff,
  788. 0x000008fc, 0x00000000, 0xffffffff,
  789. 0x000008f8, 0x00000020, 0xffffffff,
  790. 0x000008fc, 0xffffffff, 0xffffffff,
  791. 0x000008f8, 0x00000021, 0xffffffff,
  792. 0x000008fc, 0xffffffff, 0xffffffff,
  793. 0x000008f8, 0x00000022, 0xffffffff,
  794. 0x000008fc, 0xffffffff, 0xffffffff,
  795. 0x000008f8, 0x00000023, 0xffffffff,
  796. 0x000008fc, 0xffffffff, 0xffffffff,
  797. 0x000008f8, 0x00000024, 0xffffffff,
  798. 0x000008fc, 0xffffffff, 0xffffffff,
  799. 0x000008f8, 0x00000025, 0xffffffff,
  800. 0x000008fc, 0xffffffff, 0xffffffff,
  801. 0x000008f8, 0x00000026, 0xffffffff,
  802. 0x000008fc, 0xffffffff, 0xffffffff,
  803. 0x000008f8, 0x00000027, 0xffffffff,
  804. 0x000008fc, 0xffffffff, 0xffffffff,
  805. 0x000008f8, 0x00000028, 0xffffffff,
  806. 0x000008fc, 0xffffffff, 0xffffffff,
  807. 0x000008f8, 0x00000029, 0xffffffff,
  808. 0x000008fc, 0xffffffff, 0xffffffff,
  809. 0x000008f8, 0x0000002a, 0xffffffff,
  810. 0x000008fc, 0xffffffff, 0xffffffff,
  811. 0x000008f8, 0x0000002b, 0xffffffff,
  812. 0x000008fc, 0xffffffff, 0xffffffff
  813. };
  814. #define TURKS_CGCG_CGLS_ENABLE_LENGTH sizeof(turks_cgcg_cgls_enable) / (3 * sizeof(u32))
  815. // These are the sequences for turks_mgcg_shls
  816. static const u32 turks_mgcg_default[] =
  817. {
  818. 0x0000802c, 0xc0000000, 0xffffffff,
  819. 0x00005448, 0x00000100, 0xffffffff,
  820. 0x000055e4, 0x00600100, 0xffffffff,
  821. 0x0000160c, 0x00000100, 0xffffffff,
  822. 0x0000c164, 0x00000100, 0xffffffff,
  823. 0x00008a18, 0x00000100, 0xffffffff,
  824. 0x0000897c, 0x06000100, 0xffffffff,
  825. 0x00008b28, 0x00000100, 0xffffffff,
  826. 0x00009144, 0x00000100, 0xffffffff,
  827. 0x00009a60, 0x00000100, 0xffffffff,
  828. 0x00009868, 0x00000100, 0xffffffff,
  829. 0x00008d58, 0x00000100, 0xffffffff,
  830. 0x00009510, 0x00000100, 0xffffffff,
  831. 0x0000949c, 0x00000100, 0xffffffff,
  832. 0x00009654, 0x00000100, 0xffffffff,
  833. 0x00009030, 0x00000100, 0xffffffff,
  834. 0x00009034, 0x00000100, 0xffffffff,
  835. 0x00009038, 0x00000100, 0xffffffff,
  836. 0x0000903c, 0x00000100, 0xffffffff,
  837. 0x00009040, 0x00000100, 0xffffffff,
  838. 0x0000a200, 0x00000100, 0xffffffff,
  839. 0x0000a204, 0x00000100, 0xffffffff,
  840. 0x0000a208, 0x00000100, 0xffffffff,
  841. 0x0000a20c, 0x00000100, 0xffffffff,
  842. 0x0000977c, 0x00000100, 0xffffffff,
  843. 0x00003f80, 0x00000100, 0xffffffff,
  844. 0x0000a210, 0x00000100, 0xffffffff,
  845. 0x0000a214, 0x00000100, 0xffffffff,
  846. 0x000004d8, 0x00000100, 0xffffffff,
  847. 0x00009784, 0x00000100, 0xffffffff,
  848. 0x00009698, 0x00000100, 0xffffffff,
  849. 0x000004d4, 0x00000200, 0xffffffff,
  850. 0x000004d0, 0x00000000, 0xffffffff,
  851. 0x000030cc, 0x00000100, 0xffffffff,
  852. 0x0000d0c0, 0x00000100, 0xffffffff,
  853. 0x0000915c, 0x00010000, 0xffffffff,
  854. 0x00009160, 0x00030002, 0xffffffff,
  855. 0x00009164, 0x00050004, 0xffffffff,
  856. 0x00009168, 0x00070006, 0xffffffff,
  857. 0x00009178, 0x00070000, 0xffffffff,
  858. 0x0000917c, 0x00030002, 0xffffffff,
  859. 0x00009180, 0x00050004, 0xffffffff,
  860. 0x0000918c, 0x00010006, 0xffffffff,
  861. 0x00009190, 0x00090008, 0xffffffff,
  862. 0x00009194, 0x00070000, 0xffffffff,
  863. 0x00009198, 0x00030002, 0xffffffff,
  864. 0x0000919c, 0x00050004, 0xffffffff,
  865. 0x000091a8, 0x00010006, 0xffffffff,
  866. 0x000091ac, 0x00090008, 0xffffffff,
  867. 0x000091b0, 0x00070000, 0xffffffff,
  868. 0x000091b4, 0x00030002, 0xffffffff,
  869. 0x000091b8, 0x00050004, 0xffffffff,
  870. 0x000091c4, 0x00010006, 0xffffffff,
  871. 0x000091c8, 0x00090008, 0xffffffff,
  872. 0x000091cc, 0x00070000, 0xffffffff,
  873. 0x000091d0, 0x00030002, 0xffffffff,
  874. 0x000091d4, 0x00050004, 0xffffffff,
  875. 0x000091e0, 0x00010006, 0xffffffff,
  876. 0x000091e4, 0x00090008, 0xffffffff,
  877. 0x000091e8, 0x00000000, 0xffffffff,
  878. 0x000091ec, 0x00070000, 0xffffffff,
  879. 0x000091f0, 0x00030002, 0xffffffff,
  880. 0x000091f4, 0x00050004, 0xffffffff,
  881. 0x00009200, 0x00010006, 0xffffffff,
  882. 0x00009204, 0x00090008, 0xffffffff,
  883. 0x00009208, 0x00070000, 0xffffffff,
  884. 0x0000920c, 0x00030002, 0xffffffff,
  885. 0x00009210, 0x00050004, 0xffffffff,
  886. 0x0000921c, 0x00010006, 0xffffffff,
  887. 0x00009220, 0x00090008, 0xffffffff,
  888. 0x00009294, 0x00000000, 0xffffffff,
  889. 0x000008f8, 0x00000010, 0xffffffff,
  890. 0x000008fc, 0x00000000, 0xffffffff,
  891. 0x000008f8, 0x00000011, 0xffffffff,
  892. 0x000008fc, 0x00000000, 0xffffffff,
  893. 0x000008f8, 0x00000012, 0xffffffff,
  894. 0x000008fc, 0x00000000, 0xffffffff,
  895. 0x000008f8, 0x00000013, 0xffffffff,
  896. 0x000008fc, 0x00000000, 0xffffffff,
  897. 0x000008f8, 0x00000014, 0xffffffff,
  898. 0x000008fc, 0x00000000, 0xffffffff,
  899. 0x000008f8, 0x00000015, 0xffffffff,
  900. 0x000008fc, 0x00000000, 0xffffffff,
  901. 0x000008f8, 0x00000016, 0xffffffff,
  902. 0x000008fc, 0x00000000, 0xffffffff,
  903. 0x000008f8, 0x00000017, 0xffffffff,
  904. 0x000008fc, 0x00000000, 0xffffffff,
  905. 0x000008f8, 0x00000018, 0xffffffff,
  906. 0x000008fc, 0x00000000, 0xffffffff,
  907. 0x000008f8, 0x00000019, 0xffffffff,
  908. 0x000008fc, 0x00000000, 0xffffffff,
  909. 0x000008f8, 0x0000001a, 0xffffffff,
  910. 0x000008fc, 0x00000000, 0xffffffff,
  911. 0x000008f8, 0x0000001b, 0xffffffff,
  912. 0x000008fc, 0x00000000, 0xffffffff
  913. };
  914. #define TURKS_MGCG_DEFAULT_LENGTH sizeof(turks_mgcg_default) / (3 * sizeof(u32))
  915. static const u32 turks_mgcg_disable[] =
  916. {
  917. 0x0000802c, 0xc0000000, 0xffffffff,
  918. 0x000008f8, 0x00000000, 0xffffffff,
  919. 0x000008fc, 0xffffffff, 0xffffffff,
  920. 0x000008f8, 0x00000001, 0xffffffff,
  921. 0x000008fc, 0xffffffff, 0xffffffff,
  922. 0x000008f8, 0x00000002, 0xffffffff,
  923. 0x000008fc, 0xffffffff, 0xffffffff,
  924. 0x000008f8, 0x00000003, 0xffffffff,
  925. 0x000008fc, 0xffffffff, 0xffffffff,
  926. 0x00009150, 0x00600000, 0xffffffff
  927. };
  928. #define TURKS_MGCG_DISABLE_LENGTH sizeof(turks_mgcg_disable) / (3 * sizeof(u32))
  929. static const u32 turks_mgcg_enable[] =
  930. {
  931. 0x0000802c, 0xc0000000, 0xffffffff,
  932. 0x000008f8, 0x00000000, 0xffffffff,
  933. 0x000008fc, 0x00000000, 0xffffffff,
  934. 0x000008f8, 0x00000001, 0xffffffff,
  935. 0x000008fc, 0x00000000, 0xffffffff,
  936. 0x000008f8, 0x00000002, 0xffffffff,
  937. 0x000008fc, 0x00000000, 0xffffffff,
  938. 0x000008f8, 0x00000003, 0xffffffff,
  939. 0x000008fc, 0x00000000, 0xffffffff,
  940. 0x00009150, 0x6e944000, 0xffffffff
  941. };
  942. #define TURKS_MGCG_ENABLE_LENGTH sizeof(turks_mgcg_enable) / (3 * sizeof(u32))
  943. #endif
  944. #ifndef BTC_SYSLS_SEQUENCE
  945. #define BTC_SYSLS_SEQUENCE 100
  946. //********* BARTS **************//
  947. static const u32 barts_sysls_default[] =
  948. {
  949. /* Register, Value, Mask bits */
  950. 0x000055e8, 0x00000000, 0xffffffff,
  951. 0x0000d0bc, 0x00000000, 0xffffffff,
  952. 0x000015c0, 0x000c1401, 0xffffffff,
  953. 0x0000264c, 0x000c0400, 0xffffffff,
  954. 0x00002648, 0x000c0400, 0xffffffff,
  955. 0x00002650, 0x000c0400, 0xffffffff,
  956. 0x000020b8, 0x000c0400, 0xffffffff,
  957. 0x000020bc, 0x000c0400, 0xffffffff,
  958. 0x000020c0, 0x000c0c80, 0xffffffff,
  959. 0x0000f4a0, 0x000000c0, 0xffffffff,
  960. 0x0000f4a4, 0x00680fff, 0xffffffff,
  961. 0x000004c8, 0x00000001, 0xffffffff,
  962. 0x000064ec, 0x00000000, 0xffffffff,
  963. 0x00000c7c, 0x00000000, 0xffffffff,
  964. 0x00006dfc, 0x00000000, 0xffffffff
  965. };
  966. #define BARTS_SYSLS_DEFAULT_LENGTH sizeof(barts_sysls_default) / (3 * sizeof(u32))
  967. static const u32 barts_sysls_disable[] =
  968. {
  969. 0x000055e8, 0x00000000, 0xffffffff,
  970. 0x0000d0bc, 0x00000000, 0xffffffff,
  971. 0x000015c0, 0x00041401, 0xffffffff,
  972. 0x0000264c, 0x00040400, 0xffffffff,
  973. 0x00002648, 0x00040400, 0xffffffff,
  974. 0x00002650, 0x00040400, 0xffffffff,
  975. 0x000020b8, 0x00040400, 0xffffffff,
  976. 0x000020bc, 0x00040400, 0xffffffff,
  977. 0x000020c0, 0x00040c80, 0xffffffff,
  978. 0x0000f4a0, 0x000000c0, 0xffffffff,
  979. 0x0000f4a4, 0x00680000, 0xffffffff,
  980. 0x000004c8, 0x00000001, 0xffffffff,
  981. 0x000064ec, 0x00007ffd, 0xffffffff,
  982. 0x00000c7c, 0x0000ff00, 0xffffffff,
  983. 0x00006dfc, 0x0000007f, 0xffffffff
  984. };
  985. #define BARTS_SYSLS_DISABLE_LENGTH sizeof(barts_sysls_disable) / (3 * sizeof(u32))
  986. static const u32 barts_sysls_enable[] =
  987. {
  988. 0x000055e8, 0x00000001, 0xffffffff,
  989. 0x0000d0bc, 0x00000100, 0xffffffff,
  990. 0x000015c0, 0x000c1401, 0xffffffff,
  991. 0x0000264c, 0x000c0400, 0xffffffff,
  992. 0x00002648, 0x000c0400, 0xffffffff,
  993. 0x00002650, 0x000c0400, 0xffffffff,
  994. 0x000020b8, 0x000c0400, 0xffffffff,
  995. 0x000020bc, 0x000c0400, 0xffffffff,
  996. 0x000020c0, 0x000c0c80, 0xffffffff,
  997. 0x0000f4a0, 0x000000c0, 0xffffffff,
  998. 0x0000f4a4, 0x00680fff, 0xffffffff,
  999. 0x000004c8, 0x00000000, 0xffffffff,
  1000. 0x000064ec, 0x00000000, 0xffffffff,
  1001. 0x00000c7c, 0x00000000, 0xffffffff,
  1002. 0x00006dfc, 0x00000000, 0xffffffff
  1003. };
  1004. #define BARTS_SYSLS_ENABLE_LENGTH sizeof(barts_sysls_enable) / (3 * sizeof(u32))
  1005. //********* CAICOS **************//
  1006. static const u32 caicos_sysls_default[] =
  1007. {
  1008. 0x000055e8, 0x00000000, 0xffffffff,
  1009. 0x0000d0bc, 0x00000000, 0xffffffff,
  1010. 0x000015c0, 0x000c1401, 0xffffffff,
  1011. 0x0000264c, 0x000c0400, 0xffffffff,
  1012. 0x00002648, 0x000c0400, 0xffffffff,
  1013. 0x00002650, 0x000c0400, 0xffffffff,
  1014. 0x000020b8, 0x000c0400, 0xffffffff,
  1015. 0x000020bc, 0x000c0400, 0xffffffff,
  1016. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1017. 0x0000f4a4, 0x00680fff, 0xffffffff,
  1018. 0x000004c8, 0x00000001, 0xffffffff,
  1019. 0x000064ec, 0x00000000, 0xffffffff,
  1020. 0x00000c7c, 0x00000000, 0xffffffff,
  1021. 0x00006dfc, 0x00000000, 0xffffffff
  1022. };
  1023. #define CAICOS_SYSLS_DEFAULT_LENGTH sizeof(caicos_sysls_default) / (3 * sizeof(u32))
  1024. static const u32 caicos_sysls_disable[] =
  1025. {
  1026. 0x000055e8, 0x00000000, 0xffffffff,
  1027. 0x0000d0bc, 0x00000000, 0xffffffff,
  1028. 0x000015c0, 0x00041401, 0xffffffff,
  1029. 0x0000264c, 0x00040400, 0xffffffff,
  1030. 0x00002648, 0x00040400, 0xffffffff,
  1031. 0x00002650, 0x00040400, 0xffffffff,
  1032. 0x000020b8, 0x00040400, 0xffffffff,
  1033. 0x000020bc, 0x00040400, 0xffffffff,
  1034. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1035. 0x0000f4a4, 0x00680000, 0xffffffff,
  1036. 0x000004c8, 0x00000001, 0xffffffff,
  1037. 0x000064ec, 0x00007ffd, 0xffffffff,
  1038. 0x00000c7c, 0x0000ff00, 0xffffffff,
  1039. 0x00006dfc, 0x0000007f, 0xffffffff
  1040. };
  1041. #define CAICOS_SYSLS_DISABLE_LENGTH sizeof(caicos_sysls_disable) / (3 * sizeof(u32))
  1042. static const u32 caicos_sysls_enable[] =
  1043. {
  1044. 0x000055e8, 0x00000001, 0xffffffff,
  1045. 0x0000d0bc, 0x00000100, 0xffffffff,
  1046. 0x000015c0, 0x000c1401, 0xffffffff,
  1047. 0x0000264c, 0x000c0400, 0xffffffff,
  1048. 0x00002648, 0x000c0400, 0xffffffff,
  1049. 0x00002650, 0x000c0400, 0xffffffff,
  1050. 0x000020b8, 0x000c0400, 0xffffffff,
  1051. 0x000020bc, 0x000c0400, 0xffffffff,
  1052. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1053. 0x0000f4a4, 0x00680fff, 0xffffffff,
  1054. 0x000064ec, 0x00000000, 0xffffffff,
  1055. 0x00000c7c, 0x00000000, 0xffffffff,
  1056. 0x00006dfc, 0x00000000, 0xffffffff,
  1057. 0x000004c8, 0x00000000, 0xffffffff
  1058. };
  1059. #define CAICOS_SYSLS_ENABLE_LENGTH sizeof(caicos_sysls_enable) / (3 * sizeof(u32))
  1060. //********* TURKS **************//
  1061. static const u32 turks_sysls_default[] =
  1062. {
  1063. 0x000055e8, 0x00000000, 0xffffffff,
  1064. 0x0000d0bc, 0x00000000, 0xffffffff,
  1065. 0x000015c0, 0x000c1401, 0xffffffff,
  1066. 0x0000264c, 0x000c0400, 0xffffffff,
  1067. 0x00002648, 0x000c0400, 0xffffffff,
  1068. 0x00002650, 0x000c0400, 0xffffffff,
  1069. 0x000020b8, 0x000c0400, 0xffffffff,
  1070. 0x000020bc, 0x000c0400, 0xffffffff,
  1071. 0x000020c0, 0x000c0c80, 0xffffffff,
  1072. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1073. 0x0000f4a4, 0x00680fff, 0xffffffff,
  1074. 0x000004c8, 0x00000001, 0xffffffff,
  1075. 0x000064ec, 0x00000000, 0xffffffff,
  1076. 0x00000c7c, 0x00000000, 0xffffffff,
  1077. 0x00006dfc, 0x00000000, 0xffffffff
  1078. };
  1079. #define TURKS_SYSLS_DEFAULT_LENGTH sizeof(turks_sysls_default) / (3 * sizeof(u32))
  1080. static const u32 turks_sysls_disable[] =
  1081. {
  1082. 0x000055e8, 0x00000000, 0xffffffff,
  1083. 0x0000d0bc, 0x00000000, 0xffffffff,
  1084. 0x000015c0, 0x00041401, 0xffffffff,
  1085. 0x0000264c, 0x00040400, 0xffffffff,
  1086. 0x00002648, 0x00040400, 0xffffffff,
  1087. 0x00002650, 0x00040400, 0xffffffff,
  1088. 0x000020b8, 0x00040400, 0xffffffff,
  1089. 0x000020bc, 0x00040400, 0xffffffff,
  1090. 0x000020c0, 0x00040c80, 0xffffffff,
  1091. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1092. 0x0000f4a4, 0x00680000, 0xffffffff,
  1093. 0x000004c8, 0x00000001, 0xffffffff,
  1094. 0x000064ec, 0x00007ffd, 0xffffffff,
  1095. 0x00000c7c, 0x0000ff00, 0xffffffff,
  1096. 0x00006dfc, 0x0000007f, 0xffffffff
  1097. };
  1098. #define TURKS_SYSLS_DISABLE_LENGTH sizeof(turks_sysls_disable) / (3 * sizeof(u32))
  1099. static const u32 turks_sysls_enable[] =
  1100. {
  1101. 0x000055e8, 0x00000001, 0xffffffff,
  1102. 0x0000d0bc, 0x00000100, 0xffffffff,
  1103. 0x000015c0, 0x000c1401, 0xffffffff,
  1104. 0x0000264c, 0x000c0400, 0xffffffff,
  1105. 0x00002648, 0x000c0400, 0xffffffff,
  1106. 0x00002650, 0x000c0400, 0xffffffff,
  1107. 0x000020b8, 0x000c0400, 0xffffffff,
  1108. 0x000020bc, 0x000c0400, 0xffffffff,
  1109. 0x000020c0, 0x000c0c80, 0xffffffff,
  1110. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1111. 0x0000f4a4, 0x00680fff, 0xffffffff,
  1112. 0x000004c8, 0x00000000, 0xffffffff,
  1113. 0x000064ec, 0x00000000, 0xffffffff,
  1114. 0x00000c7c, 0x00000000, 0xffffffff,
  1115. 0x00006dfc, 0x00000000, 0xffffffff
  1116. };
  1117. #define TURKS_SYSLS_ENABLE_LENGTH sizeof(turks_sysls_enable) / (3 * sizeof(u32))
  1118. #endif
  1119. u32 btc_valid_sclk[40] =
  1120. {
  1121. 5000, 10000, 15000, 20000, 25000, 30000, 35000, 40000, 45000, 50000,
  1122. 55000, 60000, 65000, 70000, 75000, 80000, 85000, 90000, 95000, 100000,
  1123. 105000, 110000, 11500, 120000, 125000, 130000, 135000, 140000, 145000, 150000,
  1124. 155000, 160000, 165000, 170000, 175000, 180000, 185000, 190000, 195000, 200000
  1125. };
  1126. static const struct radeon_blacklist_clocks btc_blacklist_clocks[] = {
  1127. { 10000, 30000, RADEON_SCLK_UP },
  1128. { 15000, 30000, RADEON_SCLK_UP },
  1129. { 20000, 30000, RADEON_SCLK_UP },
  1130. { 25000, 30000, RADEON_SCLK_UP }
  1131. };
  1132. void btc_get_max_clock_from_voltage_dependency_table(struct radeon_clock_voltage_dependency_table *table,
  1133. u32 *max_clock)
  1134. {
  1135. u32 i, clock = 0;
  1136. if ((table == NULL) || (table->count == 0)) {
  1137. *max_clock = clock;
  1138. return;
  1139. }
  1140. for (i = 0; i < table->count; i++) {
  1141. if (clock < table->entries[i].clk)
  1142. clock = table->entries[i].clk;
  1143. }
  1144. *max_clock = clock;
  1145. }
  1146. void btc_apply_voltage_dependency_rules(struct radeon_clock_voltage_dependency_table *table,
  1147. u32 clock, u16 max_voltage, u16 *voltage)
  1148. {
  1149. u32 i;
  1150. if ((table == NULL) || (table->count == 0))
  1151. return;
  1152. for (i= 0; i < table->count; i++) {
  1153. if (clock <= table->entries[i].clk) {
  1154. if (*voltage < table->entries[i].v)
  1155. *voltage = (u16)((table->entries[i].v < max_voltage) ?
  1156. table->entries[i].v : max_voltage);
  1157. return;
  1158. }
  1159. }
  1160. *voltage = (*voltage > max_voltage) ? *voltage : max_voltage;
  1161. }
  1162. static u32 btc_find_valid_clock(struct radeon_clock_array *clocks,
  1163. u32 max_clock, u32 requested_clock)
  1164. {
  1165. unsigned int i;
  1166. if ((clocks == NULL) || (clocks->count == 0))
  1167. return (requested_clock < max_clock) ? requested_clock : max_clock;
  1168. for (i = 0; i < clocks->count; i++) {
  1169. if (clocks->values[i] >= requested_clock)
  1170. return (clocks->values[i] < max_clock) ? clocks->values[i] : max_clock;
  1171. }
  1172. return (clocks->values[clocks->count - 1] < max_clock) ?
  1173. clocks->values[clocks->count - 1] : max_clock;
  1174. }
  1175. static u32 btc_get_valid_mclk(struct radeon_device *rdev,
  1176. u32 max_mclk, u32 requested_mclk)
  1177. {
  1178. return btc_find_valid_clock(&rdev->pm.dpm.dyn_state.valid_mclk_values,
  1179. max_mclk, requested_mclk);
  1180. }
  1181. static u32 btc_get_valid_sclk(struct radeon_device *rdev,
  1182. u32 max_sclk, u32 requested_sclk)
  1183. {
  1184. return btc_find_valid_clock(&rdev->pm.dpm.dyn_state.valid_sclk_values,
  1185. max_sclk, requested_sclk);
  1186. }
  1187. void btc_skip_blacklist_clocks(struct radeon_device *rdev,
  1188. const u32 max_sclk, const u32 max_mclk,
  1189. u32 *sclk, u32 *mclk)
  1190. {
  1191. int i, num_blacklist_clocks;
  1192. if ((sclk == NULL) || (mclk == NULL))
  1193. return;
  1194. num_blacklist_clocks = ARRAY_SIZE(btc_blacklist_clocks);
  1195. for (i = 0; i < num_blacklist_clocks; i++) {
  1196. if ((btc_blacklist_clocks[i].sclk == *sclk) &&
  1197. (btc_blacklist_clocks[i].mclk == *mclk))
  1198. break;
  1199. }
  1200. if (i < num_blacklist_clocks) {
  1201. if (btc_blacklist_clocks[i].action == RADEON_SCLK_UP) {
  1202. *sclk = btc_get_valid_sclk(rdev, max_sclk, *sclk + 1);
  1203. if (*sclk < max_sclk)
  1204. btc_skip_blacklist_clocks(rdev, max_sclk, max_mclk, sclk, mclk);
  1205. }
  1206. }
  1207. }
  1208. void btc_adjust_clock_combinations(struct radeon_device *rdev,
  1209. const struct radeon_clock_and_voltage_limits *max_limits,
  1210. struct rv7xx_pl *pl)
  1211. {
  1212. if ((pl->mclk == 0) || (pl->sclk == 0))
  1213. return;
  1214. if (pl->mclk == pl->sclk)
  1215. return;
  1216. if (pl->mclk > pl->sclk) {
  1217. if (((pl->mclk + (pl->sclk - 1)) / pl->sclk) > rdev->pm.dpm.dyn_state.mclk_sclk_ratio)
  1218. pl->sclk = btc_get_valid_sclk(rdev,
  1219. max_limits->sclk,
  1220. (pl->mclk +
  1221. (rdev->pm.dpm.dyn_state.mclk_sclk_ratio - 1)) /
  1222. rdev->pm.dpm.dyn_state.mclk_sclk_ratio);
  1223. } else {
  1224. if ((pl->sclk - pl->mclk) > rdev->pm.dpm.dyn_state.sclk_mclk_delta)
  1225. pl->mclk = btc_get_valid_mclk(rdev,
  1226. max_limits->mclk,
  1227. pl->sclk -
  1228. rdev->pm.dpm.dyn_state.sclk_mclk_delta);
  1229. }
  1230. }
  1231. static u16 btc_find_voltage(struct atom_voltage_table *table, u16 voltage)
  1232. {
  1233. unsigned int i;
  1234. for (i = 0; i < table->count; i++) {
  1235. if (voltage <= table->entries[i].value)
  1236. return table->entries[i].value;
  1237. }
  1238. return table->entries[table->count - 1].value;
  1239. }
  1240. void btc_apply_voltage_delta_rules(struct radeon_device *rdev,
  1241. u16 max_vddc, u16 max_vddci,
  1242. u16 *vddc, u16 *vddci)
  1243. {
  1244. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1245. u16 new_voltage;
  1246. if ((0 == *vddc) || (0 == *vddci))
  1247. return;
  1248. if (*vddc > *vddci) {
  1249. if ((*vddc - *vddci) > rdev->pm.dpm.dyn_state.vddc_vddci_delta) {
  1250. new_voltage = btc_find_voltage(&eg_pi->vddci_voltage_table,
  1251. (*vddc - rdev->pm.dpm.dyn_state.vddc_vddci_delta));
  1252. *vddci = (new_voltage < max_vddci) ? new_voltage : max_vddci;
  1253. }
  1254. } else {
  1255. if ((*vddci - *vddc) > rdev->pm.dpm.dyn_state.vddc_vddci_delta) {
  1256. new_voltage = btc_find_voltage(&eg_pi->vddc_voltage_table,
  1257. (*vddci - rdev->pm.dpm.dyn_state.vddc_vddci_delta));
  1258. *vddc = (new_voltage < max_vddc) ? new_voltage : max_vddc;
  1259. }
  1260. }
  1261. }
  1262. static void btc_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
  1263. bool enable)
  1264. {
  1265. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1266. u32 tmp, bif;
  1267. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1268. if (enable) {
  1269. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1270. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1271. if (!pi->boot_in_gen2) {
  1272. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  1273. bif |= CG_CLIENT_REQ(0xd);
  1274. WREG32(CG_BIF_REQ_AND_RSP, bif);
  1275. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  1276. tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
  1277. tmp |= LC_GEN2_EN_STRAP;
  1278. tmp |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1279. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  1280. udelay(10);
  1281. tmp &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1282. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  1283. }
  1284. }
  1285. } else {
  1286. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  1287. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1288. if (!pi->boot_in_gen2) {
  1289. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  1290. bif |= CG_CLIENT_REQ(0xd);
  1291. WREG32(CG_BIF_REQ_AND_RSP, bif);
  1292. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  1293. tmp &= ~LC_GEN2_EN_STRAP;
  1294. }
  1295. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  1296. }
  1297. }
  1298. }
  1299. static void btc_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
  1300. bool enable)
  1301. {
  1302. btc_enable_bif_dynamic_pcie_gen2(rdev, enable);
  1303. if (enable)
  1304. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  1305. else
  1306. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  1307. }
  1308. static int btc_disable_ulv(struct radeon_device *rdev)
  1309. {
  1310. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1311. if (eg_pi->ulv.supported) {
  1312. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) != PPSMC_Result_OK)
  1313. return -EINVAL;
  1314. }
  1315. return 0;
  1316. }
  1317. static int btc_populate_ulv_state(struct radeon_device *rdev,
  1318. RV770_SMC_STATETABLE *table)
  1319. {
  1320. int ret = -EINVAL;
  1321. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1322. struct rv7xx_pl *ulv_pl = eg_pi->ulv.pl;
  1323. if (ulv_pl->vddc) {
  1324. ret = cypress_convert_power_level_to_smc(rdev,
  1325. ulv_pl,
  1326. &table->ULVState.levels[0],
  1327. PPSMC_DISPLAY_WATERMARK_LOW);
  1328. if (ret == 0) {
  1329. table->ULVState.levels[0].arbValue = MC_CG_ARB_FREQ_F0;
  1330. table->ULVState.levels[0].ACIndex = 1;
  1331. table->ULVState.levels[1] = table->ULVState.levels[0];
  1332. table->ULVState.levels[2] = table->ULVState.levels[0];
  1333. table->ULVState.flags |= PPSMC_SWSTATE_FLAG_DC;
  1334. WREG32(CG_ULV_CONTROL, BTC_CGULVCONTROL_DFLT);
  1335. WREG32(CG_ULV_PARAMETER, BTC_CGULVPARAMETER_DFLT);
  1336. }
  1337. }
  1338. return ret;
  1339. }
  1340. static int btc_populate_smc_acpi_state(struct radeon_device *rdev,
  1341. RV770_SMC_STATETABLE *table)
  1342. {
  1343. int ret = cypress_populate_smc_acpi_state(rdev, table);
  1344. if (ret == 0) {
  1345. table->ACPIState.levels[0].ACIndex = 0;
  1346. table->ACPIState.levels[1].ACIndex = 0;
  1347. table->ACPIState.levels[2].ACIndex = 0;
  1348. }
  1349. return ret;
  1350. }
  1351. void btc_program_mgcg_hw_sequence(struct radeon_device *rdev,
  1352. const u32 *sequence, u32 count)
  1353. {
  1354. u32 i, length = count * 3;
  1355. u32 tmp;
  1356. for (i = 0; i < length; i+=3) {
  1357. tmp = RREG32(sequence[i]);
  1358. tmp &= ~sequence[i+2];
  1359. tmp |= sequence[i+1] & sequence[i+2];
  1360. WREG32(sequence[i], tmp);
  1361. }
  1362. }
  1363. static void btc_cg_clock_gating_default(struct radeon_device *rdev)
  1364. {
  1365. u32 count;
  1366. const u32 *p = NULL;
  1367. if (rdev->family == CHIP_BARTS) {
  1368. p = (const u32 *)&barts_cgcg_cgls_default;
  1369. count = BARTS_CGCG_CGLS_DEFAULT_LENGTH;
  1370. } else if (rdev->family == CHIP_TURKS) {
  1371. p = (const u32 *)&turks_cgcg_cgls_default;
  1372. count = TURKS_CGCG_CGLS_DEFAULT_LENGTH;
  1373. } else if (rdev->family == CHIP_CAICOS) {
  1374. p = (const u32 *)&caicos_cgcg_cgls_default;
  1375. count = CAICOS_CGCG_CGLS_DEFAULT_LENGTH;
  1376. } else
  1377. return;
  1378. btc_program_mgcg_hw_sequence(rdev, p, count);
  1379. }
  1380. static void btc_cg_clock_gating_enable(struct radeon_device *rdev,
  1381. bool enable)
  1382. {
  1383. u32 count;
  1384. const u32 *p = NULL;
  1385. if (enable) {
  1386. if (rdev->family == CHIP_BARTS) {
  1387. p = (const u32 *)&barts_cgcg_cgls_enable;
  1388. count = BARTS_CGCG_CGLS_ENABLE_LENGTH;
  1389. } else if (rdev->family == CHIP_TURKS) {
  1390. p = (const u32 *)&turks_cgcg_cgls_enable;
  1391. count = TURKS_CGCG_CGLS_ENABLE_LENGTH;
  1392. } else if (rdev->family == CHIP_CAICOS) {
  1393. p = (const u32 *)&caicos_cgcg_cgls_enable;
  1394. count = CAICOS_CGCG_CGLS_ENABLE_LENGTH;
  1395. } else
  1396. return;
  1397. } else {
  1398. if (rdev->family == CHIP_BARTS) {
  1399. p = (const u32 *)&barts_cgcg_cgls_disable;
  1400. count = BARTS_CGCG_CGLS_DISABLE_LENGTH;
  1401. } else if (rdev->family == CHIP_TURKS) {
  1402. p = (const u32 *)&turks_cgcg_cgls_disable;
  1403. count = TURKS_CGCG_CGLS_DISABLE_LENGTH;
  1404. } else if (rdev->family == CHIP_CAICOS) {
  1405. p = (const u32 *)&caicos_cgcg_cgls_disable;
  1406. count = CAICOS_CGCG_CGLS_DISABLE_LENGTH;
  1407. } else
  1408. return;
  1409. }
  1410. btc_program_mgcg_hw_sequence(rdev, p, count);
  1411. }
  1412. static void btc_mg_clock_gating_default(struct radeon_device *rdev)
  1413. {
  1414. u32 count;
  1415. const u32 *p = NULL;
  1416. if (rdev->family == CHIP_BARTS) {
  1417. p = (const u32 *)&barts_mgcg_default;
  1418. count = BARTS_MGCG_DEFAULT_LENGTH;
  1419. } else if (rdev->family == CHIP_TURKS) {
  1420. p = (const u32 *)&turks_mgcg_default;
  1421. count = TURKS_MGCG_DEFAULT_LENGTH;
  1422. } else if (rdev->family == CHIP_CAICOS) {
  1423. p = (const u32 *)&caicos_mgcg_default;
  1424. count = CAICOS_MGCG_DEFAULT_LENGTH;
  1425. } else
  1426. return;
  1427. btc_program_mgcg_hw_sequence(rdev, p, count);
  1428. }
  1429. static void btc_mg_clock_gating_enable(struct radeon_device *rdev,
  1430. bool enable)
  1431. {
  1432. u32 count;
  1433. const u32 *p = NULL;
  1434. if (enable) {
  1435. if (rdev->family == CHIP_BARTS) {
  1436. p = (const u32 *)&barts_mgcg_enable;
  1437. count = BARTS_MGCG_ENABLE_LENGTH;
  1438. } else if (rdev->family == CHIP_TURKS) {
  1439. p = (const u32 *)&turks_mgcg_enable;
  1440. count = TURKS_MGCG_ENABLE_LENGTH;
  1441. } else if (rdev->family == CHIP_CAICOS) {
  1442. p = (const u32 *)&caicos_mgcg_enable;
  1443. count = CAICOS_MGCG_ENABLE_LENGTH;
  1444. } else
  1445. return;
  1446. } else {
  1447. if (rdev->family == CHIP_BARTS) {
  1448. p = (const u32 *)&barts_mgcg_disable[0];
  1449. count = BARTS_MGCG_DISABLE_LENGTH;
  1450. } else if (rdev->family == CHIP_TURKS) {
  1451. p = (const u32 *)&turks_mgcg_disable[0];
  1452. count = TURKS_MGCG_DISABLE_LENGTH;
  1453. } else if (rdev->family == CHIP_CAICOS) {
  1454. p = (const u32 *)&caicos_mgcg_disable[0];
  1455. count = CAICOS_MGCG_DISABLE_LENGTH;
  1456. } else
  1457. return;
  1458. }
  1459. btc_program_mgcg_hw_sequence(rdev, p, count);
  1460. }
  1461. static void btc_ls_clock_gating_default(struct radeon_device *rdev)
  1462. {
  1463. u32 count;
  1464. const u32 *p = NULL;
  1465. if (rdev->family == CHIP_BARTS) {
  1466. p = (const u32 *)&barts_sysls_default;
  1467. count = BARTS_SYSLS_DEFAULT_LENGTH;
  1468. } else if (rdev->family == CHIP_TURKS) {
  1469. p = (const u32 *)&turks_sysls_default;
  1470. count = TURKS_SYSLS_DEFAULT_LENGTH;
  1471. } else if (rdev->family == CHIP_CAICOS) {
  1472. p = (const u32 *)&caicos_sysls_default;
  1473. count = CAICOS_SYSLS_DEFAULT_LENGTH;
  1474. } else
  1475. return;
  1476. btc_program_mgcg_hw_sequence(rdev, p, count);
  1477. }
  1478. static void btc_ls_clock_gating_enable(struct radeon_device *rdev,
  1479. bool enable)
  1480. {
  1481. u32 count;
  1482. const u32 *p = NULL;
  1483. if (enable) {
  1484. if (rdev->family == CHIP_BARTS) {
  1485. p = (const u32 *)&barts_sysls_enable;
  1486. count = BARTS_SYSLS_ENABLE_LENGTH;
  1487. } else if (rdev->family == CHIP_TURKS) {
  1488. p = (const u32 *)&turks_sysls_enable;
  1489. count = TURKS_SYSLS_ENABLE_LENGTH;
  1490. } else if (rdev->family == CHIP_CAICOS) {
  1491. p = (const u32 *)&caicos_sysls_enable;
  1492. count = CAICOS_SYSLS_ENABLE_LENGTH;
  1493. } else
  1494. return;
  1495. } else {
  1496. if (rdev->family == CHIP_BARTS) {
  1497. p = (const u32 *)&barts_sysls_disable;
  1498. count = BARTS_SYSLS_DISABLE_LENGTH;
  1499. } else if (rdev->family == CHIP_TURKS) {
  1500. p = (const u32 *)&turks_sysls_disable;
  1501. count = TURKS_SYSLS_DISABLE_LENGTH;
  1502. } else if (rdev->family == CHIP_CAICOS) {
  1503. p = (const u32 *)&caicos_sysls_disable;
  1504. count = CAICOS_SYSLS_DISABLE_LENGTH;
  1505. } else
  1506. return;
  1507. }
  1508. btc_program_mgcg_hw_sequence(rdev, p, count);
  1509. }
  1510. bool btc_dpm_enabled(struct radeon_device *rdev)
  1511. {
  1512. if (rv770_is_smc_running(rdev))
  1513. return true;
  1514. else
  1515. return false;
  1516. }
  1517. static int btc_init_smc_table(struct radeon_device *rdev,
  1518. struct radeon_ps *radeon_boot_state)
  1519. {
  1520. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1521. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1522. RV770_SMC_STATETABLE *table = &pi->smc_statetable;
  1523. int ret;
  1524. memset(table, 0, sizeof(RV770_SMC_STATETABLE));
  1525. cypress_populate_smc_voltage_tables(rdev, table);
  1526. switch (rdev->pm.int_thermal_type) {
  1527. case THERMAL_TYPE_EVERGREEN:
  1528. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  1529. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  1530. break;
  1531. case THERMAL_TYPE_NONE:
  1532. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  1533. break;
  1534. default:
  1535. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  1536. break;
  1537. }
  1538. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  1539. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  1540. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1541. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  1542. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  1543. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  1544. if (pi->mem_gddr5)
  1545. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  1546. ret = cypress_populate_smc_initial_state(rdev, radeon_boot_state, table);
  1547. if (ret)
  1548. return ret;
  1549. if (eg_pi->sclk_deep_sleep)
  1550. WREG32_P(SCLK_PSKIP_CNTL, PSKIP_ON_ALLOW_STOP_HI(32),
  1551. ~PSKIP_ON_ALLOW_STOP_HI_MASK);
  1552. ret = btc_populate_smc_acpi_state(rdev, table);
  1553. if (ret)
  1554. return ret;
  1555. if (eg_pi->ulv.supported) {
  1556. ret = btc_populate_ulv_state(rdev, table);
  1557. if (ret)
  1558. eg_pi->ulv.supported = false;
  1559. }
  1560. table->driverState = table->initialState;
  1561. return rv770_copy_bytes_to_smc(rdev,
  1562. pi->state_table_start,
  1563. (u8 *)table,
  1564. sizeof(RV770_SMC_STATETABLE),
  1565. pi->sram_end);
  1566. }
  1567. static void btc_set_at_for_uvd(struct radeon_device *rdev,
  1568. struct radeon_ps *radeon_new_state)
  1569. {
  1570. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1571. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1572. int idx = 0;
  1573. if (r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2))
  1574. idx = 1;
  1575. if ((idx == 1) && !eg_pi->smu_uvd_hs) {
  1576. pi->rlp = 10;
  1577. pi->rmp = 100;
  1578. pi->lhp = 100;
  1579. pi->lmp = 10;
  1580. } else {
  1581. pi->rlp = eg_pi->ats[idx].rlp;
  1582. pi->rmp = eg_pi->ats[idx].rmp;
  1583. pi->lhp = eg_pi->ats[idx].lhp;
  1584. pi->lmp = eg_pi->ats[idx].lmp;
  1585. }
  1586. }
  1587. void btc_notify_uvd_to_smc(struct radeon_device *rdev,
  1588. struct radeon_ps *radeon_new_state)
  1589. {
  1590. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1591. if (r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) {
  1592. rv770_write_smc_soft_register(rdev,
  1593. RV770_SMC_SOFT_REGISTER_uvd_enabled, 1);
  1594. eg_pi->uvd_enabled = true;
  1595. } else {
  1596. rv770_write_smc_soft_register(rdev,
  1597. RV770_SMC_SOFT_REGISTER_uvd_enabled, 0);
  1598. eg_pi->uvd_enabled = false;
  1599. }
  1600. }
  1601. int btc_reset_to_default(struct radeon_device *rdev)
  1602. {
  1603. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) != PPSMC_Result_OK)
  1604. return -EINVAL;
  1605. return 0;
  1606. }
  1607. static void btc_stop_smc(struct radeon_device *rdev)
  1608. {
  1609. int i;
  1610. for (i = 0; i < rdev->usec_timeout; i++) {
  1611. if (((RREG32(LB_SYNC_RESET_SEL) & LB_SYNC_RESET_SEL_MASK) >> LB_SYNC_RESET_SEL_SHIFT) != 1)
  1612. break;
  1613. udelay(1);
  1614. }
  1615. udelay(100);
  1616. r7xx_stop_smc(rdev);
  1617. }
  1618. void btc_read_arb_registers(struct radeon_device *rdev)
  1619. {
  1620. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1621. struct evergreen_arb_registers *arb_registers =
  1622. &eg_pi->bootup_arb_registers;
  1623. arb_registers->mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1624. arb_registers->mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1625. arb_registers->mc_arb_rfsh_rate = RREG32(MC_ARB_RFSH_RATE);
  1626. arb_registers->mc_arb_burst_time = RREG32(MC_ARB_BURST_TIME);
  1627. }
  1628. static void btc_set_arb0_registers(struct radeon_device *rdev,
  1629. struct evergreen_arb_registers *arb_registers)
  1630. {
  1631. u32 val;
  1632. WREG32(MC_ARB_DRAM_TIMING, arb_registers->mc_arb_dram_timing);
  1633. WREG32(MC_ARB_DRAM_TIMING2, arb_registers->mc_arb_dram_timing2);
  1634. val = (arb_registers->mc_arb_rfsh_rate & POWERMODE0_MASK) >>
  1635. POWERMODE0_SHIFT;
  1636. WREG32_P(MC_ARB_RFSH_RATE, POWERMODE0(val), ~POWERMODE0_MASK);
  1637. val = (arb_registers->mc_arb_burst_time & STATE0_MASK) >>
  1638. STATE0_SHIFT;
  1639. WREG32_P(MC_ARB_BURST_TIME, STATE0(val), ~STATE0_MASK);
  1640. }
  1641. static void btc_set_boot_state_timing(struct radeon_device *rdev)
  1642. {
  1643. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1644. if (eg_pi->ulv.supported)
  1645. btc_set_arb0_registers(rdev, &eg_pi->bootup_arb_registers);
  1646. }
  1647. static bool btc_is_state_ulv_compatible(struct radeon_device *rdev,
  1648. struct radeon_ps *radeon_state)
  1649. {
  1650. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  1651. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1652. struct rv7xx_pl *ulv_pl = eg_pi->ulv.pl;
  1653. if (state->low.mclk != ulv_pl->mclk)
  1654. return false;
  1655. if (state->low.vddci != ulv_pl->vddci)
  1656. return false;
  1657. /* XXX check minclocks, etc. */
  1658. return true;
  1659. }
  1660. static int btc_set_ulv_dram_timing(struct radeon_device *rdev)
  1661. {
  1662. u32 val;
  1663. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1664. struct rv7xx_pl *ulv_pl = eg_pi->ulv.pl;
  1665. radeon_atom_set_engine_dram_timings(rdev,
  1666. ulv_pl->sclk,
  1667. ulv_pl->mclk);
  1668. val = rv770_calculate_memory_refresh_rate(rdev, ulv_pl->sclk);
  1669. WREG32_P(MC_ARB_RFSH_RATE, POWERMODE0(val), ~POWERMODE0_MASK);
  1670. val = cypress_calculate_burst_time(rdev, ulv_pl->sclk, ulv_pl->mclk);
  1671. WREG32_P(MC_ARB_BURST_TIME, STATE0(val), ~STATE0_MASK);
  1672. return 0;
  1673. }
  1674. static int btc_enable_ulv(struct radeon_device *rdev)
  1675. {
  1676. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) != PPSMC_Result_OK)
  1677. return -EINVAL;
  1678. return 0;
  1679. }
  1680. static int btc_set_power_state_conditionally_enable_ulv(struct radeon_device *rdev,
  1681. struct radeon_ps *radeon_new_state)
  1682. {
  1683. int ret = 0;
  1684. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1685. if (eg_pi->ulv.supported) {
  1686. if (btc_is_state_ulv_compatible(rdev, radeon_new_state)) {
  1687. // Set ARB[0] to reflect the DRAM timing needed for ULV.
  1688. ret = btc_set_ulv_dram_timing(rdev);
  1689. if (ret == 0)
  1690. ret = btc_enable_ulv(rdev);
  1691. }
  1692. }
  1693. return ret;
  1694. }
  1695. static bool btc_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  1696. {
  1697. bool result = true;
  1698. switch (in_reg) {
  1699. case MC_SEQ_RAS_TIMING >> 2:
  1700. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  1701. break;
  1702. case MC_SEQ_CAS_TIMING >> 2:
  1703. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  1704. break;
  1705. case MC_SEQ_MISC_TIMING >> 2:
  1706. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  1707. break;
  1708. case MC_SEQ_MISC_TIMING2 >> 2:
  1709. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  1710. break;
  1711. case MC_SEQ_RD_CTL_D0 >> 2:
  1712. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  1713. break;
  1714. case MC_SEQ_RD_CTL_D1 >> 2:
  1715. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  1716. break;
  1717. case MC_SEQ_WR_CTL_D0 >> 2:
  1718. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  1719. break;
  1720. case MC_SEQ_WR_CTL_D1 >> 2:
  1721. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  1722. break;
  1723. case MC_PMG_CMD_EMRS >> 2:
  1724. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  1725. break;
  1726. case MC_PMG_CMD_MRS >> 2:
  1727. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  1728. break;
  1729. case MC_PMG_CMD_MRS1 >> 2:
  1730. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  1731. break;
  1732. default:
  1733. result = false;
  1734. break;
  1735. }
  1736. return result;
  1737. }
  1738. static void btc_set_valid_flag(struct evergreen_mc_reg_table *table)
  1739. {
  1740. u8 i, j;
  1741. for (i = 0; i < table->last; i++) {
  1742. for (j = 1; j < table->num_entries; j++) {
  1743. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  1744. table->mc_reg_table_entry[j].mc_data[i]) {
  1745. table->valid_flag |= (1 << i);
  1746. break;
  1747. }
  1748. }
  1749. }
  1750. }
  1751. static int btc_set_mc_special_registers(struct radeon_device *rdev,
  1752. struct evergreen_mc_reg_table *table)
  1753. {
  1754. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1755. u8 i, j, k;
  1756. u32 tmp;
  1757. for (i = 0, j = table->last; i < table->last; i++) {
  1758. switch (table->mc_reg_address[i].s1) {
  1759. case MC_SEQ_MISC1 >> 2:
  1760. tmp = RREG32(MC_PMG_CMD_EMRS);
  1761. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  1762. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  1763. for (k = 0; k < table->num_entries; k++) {
  1764. table->mc_reg_table_entry[k].mc_data[j] =
  1765. ((tmp & 0xffff0000)) |
  1766. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  1767. }
  1768. j++;
  1769. if (j >= SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE)
  1770. return -EINVAL;
  1771. tmp = RREG32(MC_PMG_CMD_MRS);
  1772. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  1773. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  1774. for (k = 0; k < table->num_entries; k++) {
  1775. table->mc_reg_table_entry[k].mc_data[j] =
  1776. (tmp & 0xffff0000) |
  1777. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  1778. if (!pi->mem_gddr5)
  1779. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  1780. }
  1781. j++;
  1782. if (j >= SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE)
  1783. return -EINVAL;
  1784. break;
  1785. case MC_SEQ_RESERVE_M >> 2:
  1786. tmp = RREG32(MC_PMG_CMD_MRS1);
  1787. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  1788. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  1789. for (k = 0; k < table->num_entries; k++) {
  1790. table->mc_reg_table_entry[k].mc_data[j] =
  1791. (tmp & 0xffff0000) |
  1792. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  1793. }
  1794. j++;
  1795. if (j >= SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE)
  1796. return -EINVAL;
  1797. break;
  1798. default:
  1799. break;
  1800. }
  1801. }
  1802. table->last = j;
  1803. return 0;
  1804. }
  1805. static void btc_set_s0_mc_reg_index(struct evergreen_mc_reg_table *table)
  1806. {
  1807. u32 i;
  1808. u16 address;
  1809. for (i = 0; i < table->last; i++) {
  1810. table->mc_reg_address[i].s0 =
  1811. btc_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  1812. address : table->mc_reg_address[i].s1;
  1813. }
  1814. }
  1815. static int btc_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  1816. struct evergreen_mc_reg_table *eg_table)
  1817. {
  1818. u8 i, j;
  1819. if (table->last > SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE)
  1820. return -EINVAL;
  1821. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  1822. return -EINVAL;
  1823. for (i = 0; i < table->last; i++)
  1824. eg_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  1825. eg_table->last = table->last;
  1826. for (i = 0; i < table->num_entries; i++) {
  1827. eg_table->mc_reg_table_entry[i].mclk_max =
  1828. table->mc_reg_table_entry[i].mclk_max;
  1829. for(j = 0; j < table->last; j++)
  1830. eg_table->mc_reg_table_entry[i].mc_data[j] =
  1831. table->mc_reg_table_entry[i].mc_data[j];
  1832. }
  1833. eg_table->num_entries = table->num_entries;
  1834. return 0;
  1835. }
  1836. static int btc_initialize_mc_reg_table(struct radeon_device *rdev)
  1837. {
  1838. int ret;
  1839. struct atom_mc_reg_table *table;
  1840. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1841. struct evergreen_mc_reg_table *eg_table = &eg_pi->mc_reg_table;
  1842. u8 module_index = rv770_get_memory_module_index(rdev);
  1843. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  1844. if (!table)
  1845. return -ENOMEM;
  1846. /* Program additional LP registers that are no longer programmed by VBIOS */
  1847. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  1848. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  1849. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  1850. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  1851. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  1852. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  1853. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  1854. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  1855. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  1856. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  1857. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  1858. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  1859. if (ret)
  1860. goto init_mc_done;
  1861. ret = btc_copy_vbios_mc_reg_table(table, eg_table);
  1862. if (ret)
  1863. goto init_mc_done;
  1864. btc_set_s0_mc_reg_index(eg_table);
  1865. ret = btc_set_mc_special_registers(rdev, eg_table);
  1866. if (ret)
  1867. goto init_mc_done;
  1868. btc_set_valid_flag(eg_table);
  1869. init_mc_done:
  1870. kfree(table);
  1871. return ret;
  1872. }
  1873. static void btc_init_stutter_mode(struct radeon_device *rdev)
  1874. {
  1875. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1876. u32 tmp;
  1877. if (pi->mclk_stutter_mode_threshold) {
  1878. if (pi->mem_gddr5) {
  1879. tmp = RREG32(MC_PMG_AUTO_CFG);
  1880. if ((0x200 & tmp) == 0) {
  1881. tmp = (tmp & 0xfffffc0b) | 0x204;
  1882. WREG32(MC_PMG_AUTO_CFG, tmp);
  1883. }
  1884. }
  1885. }
  1886. }
  1887. bool btc_dpm_vblank_too_short(struct radeon_device *rdev)
  1888. {
  1889. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1890. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  1891. u32 switch_limit = pi->mem_gddr5 ? 450 : 100;
  1892. if (vblank_time < switch_limit)
  1893. return true;
  1894. else
  1895. return false;
  1896. }
  1897. static void btc_apply_state_adjust_rules(struct radeon_device *rdev,
  1898. struct radeon_ps *rps)
  1899. {
  1900. struct rv7xx_ps *ps = rv770_get_ps(rps);
  1901. struct radeon_clock_and_voltage_limits *max_limits;
  1902. bool disable_mclk_switching;
  1903. u32 mclk, sclk;
  1904. u16 vddc, vddci;
  1905. if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
  1906. btc_dpm_vblank_too_short(rdev))
  1907. disable_mclk_switching = true;
  1908. else
  1909. disable_mclk_switching = false;
  1910. if (rdev->pm.dpm.ac_power)
  1911. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1912. else
  1913. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  1914. if (rdev->pm.dpm.ac_power == false) {
  1915. if (ps->high.mclk > max_limits->mclk)
  1916. ps->high.mclk = max_limits->mclk;
  1917. if (ps->high.sclk > max_limits->sclk)
  1918. ps->high.sclk = max_limits->sclk;
  1919. if (ps->high.vddc > max_limits->vddc)
  1920. ps->high.vddc = max_limits->vddc;
  1921. if (ps->high.vddci > max_limits->vddci)
  1922. ps->high.vddci = max_limits->vddci;
  1923. if (ps->medium.mclk > max_limits->mclk)
  1924. ps->medium.mclk = max_limits->mclk;
  1925. if (ps->medium.sclk > max_limits->sclk)
  1926. ps->medium.sclk = max_limits->sclk;
  1927. if (ps->medium.vddc > max_limits->vddc)
  1928. ps->medium.vddc = max_limits->vddc;
  1929. if (ps->medium.vddci > max_limits->vddci)
  1930. ps->medium.vddci = max_limits->vddci;
  1931. if (ps->low.mclk > max_limits->mclk)
  1932. ps->low.mclk = max_limits->mclk;
  1933. if (ps->low.sclk > max_limits->sclk)
  1934. ps->low.sclk = max_limits->sclk;
  1935. if (ps->low.vddc > max_limits->vddc)
  1936. ps->low.vddc = max_limits->vddc;
  1937. if (ps->low.vddci > max_limits->vddci)
  1938. ps->low.vddci = max_limits->vddci;
  1939. }
  1940. /* XXX validate the min clocks required for display */
  1941. if (disable_mclk_switching) {
  1942. sclk = ps->low.sclk;
  1943. mclk = ps->high.mclk;
  1944. vddc = ps->low.vddc;
  1945. vddci = ps->high.vddci;
  1946. } else {
  1947. sclk = ps->low.sclk;
  1948. mclk = ps->low.mclk;
  1949. vddc = ps->low.vddc;
  1950. vddci = ps->low.vddci;
  1951. }
  1952. /* adjusted low state */
  1953. ps->low.sclk = sclk;
  1954. ps->low.mclk = mclk;
  1955. ps->low.vddc = vddc;
  1956. ps->low.vddci = vddci;
  1957. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  1958. &ps->low.sclk, &ps->low.mclk);
  1959. /* adjusted medium, high states */
  1960. if (ps->medium.sclk < ps->low.sclk)
  1961. ps->medium.sclk = ps->low.sclk;
  1962. if (ps->medium.vddc < ps->low.vddc)
  1963. ps->medium.vddc = ps->low.vddc;
  1964. if (ps->high.sclk < ps->medium.sclk)
  1965. ps->high.sclk = ps->medium.sclk;
  1966. if (ps->high.vddc < ps->medium.vddc)
  1967. ps->high.vddc = ps->medium.vddc;
  1968. if (disable_mclk_switching) {
  1969. mclk = ps->low.mclk;
  1970. if (mclk < ps->medium.mclk)
  1971. mclk = ps->medium.mclk;
  1972. if (mclk < ps->high.mclk)
  1973. mclk = ps->high.mclk;
  1974. ps->low.mclk = mclk;
  1975. ps->low.vddci = vddci;
  1976. ps->medium.mclk = mclk;
  1977. ps->medium.vddci = vddci;
  1978. ps->high.mclk = mclk;
  1979. ps->high.vddci = vddci;
  1980. } else {
  1981. if (ps->medium.mclk < ps->low.mclk)
  1982. ps->medium.mclk = ps->low.mclk;
  1983. if (ps->medium.vddci < ps->low.vddci)
  1984. ps->medium.vddci = ps->low.vddci;
  1985. if (ps->high.mclk < ps->medium.mclk)
  1986. ps->high.mclk = ps->medium.mclk;
  1987. if (ps->high.vddci < ps->medium.vddci)
  1988. ps->high.vddci = ps->medium.vddci;
  1989. }
  1990. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  1991. &ps->medium.sclk, &ps->medium.mclk);
  1992. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  1993. &ps->high.sclk, &ps->high.mclk);
  1994. btc_adjust_clock_combinations(rdev, max_limits, &ps->low);
  1995. btc_adjust_clock_combinations(rdev, max_limits, &ps->medium);
  1996. btc_adjust_clock_combinations(rdev, max_limits, &ps->high);
  1997. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  1998. ps->low.sclk, max_limits->vddc, &ps->low.vddc);
  1999. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2000. ps->low.mclk, max_limits->vddci, &ps->low.vddci);
  2001. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2002. ps->low.mclk, max_limits->vddc, &ps->low.vddc);
  2003. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  2004. rdev->clock.current_dispclk, max_limits->vddc, &ps->low.vddc);
  2005. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2006. ps->medium.sclk, max_limits->vddc, &ps->medium.vddc);
  2007. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2008. ps->medium.mclk, max_limits->vddci, &ps->medium.vddci);
  2009. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2010. ps->medium.mclk, max_limits->vddc, &ps->medium.vddc);
  2011. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  2012. rdev->clock.current_dispclk, max_limits->vddc, &ps->medium.vddc);
  2013. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2014. ps->high.sclk, max_limits->vddc, &ps->high.vddc);
  2015. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2016. ps->high.mclk, max_limits->vddci, &ps->high.vddci);
  2017. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2018. ps->high.mclk, max_limits->vddc, &ps->high.vddc);
  2019. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  2020. rdev->clock.current_dispclk, max_limits->vddc, &ps->high.vddc);
  2021. btc_apply_voltage_delta_rules(rdev, max_limits->vddc, max_limits->vddci,
  2022. &ps->low.vddc, &ps->low.vddci);
  2023. btc_apply_voltage_delta_rules(rdev, max_limits->vddc, max_limits->vddci,
  2024. &ps->medium.vddc, &ps->medium.vddci);
  2025. btc_apply_voltage_delta_rules(rdev, max_limits->vddc, max_limits->vddci,
  2026. &ps->high.vddc, &ps->high.vddci);
  2027. if ((ps->high.vddc <= rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc) &&
  2028. (ps->medium.vddc <= rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc) &&
  2029. (ps->low.vddc <= rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc))
  2030. ps->dc_compatible = true;
  2031. else
  2032. ps->dc_compatible = false;
  2033. if (ps->low.vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
  2034. ps->low.flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
  2035. if (ps->medium.vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
  2036. ps->medium.flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
  2037. if (ps->high.vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
  2038. ps->high.flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
  2039. }
  2040. static void btc_update_current_ps(struct radeon_device *rdev,
  2041. struct radeon_ps *rps)
  2042. {
  2043. struct rv7xx_ps *new_ps = rv770_get_ps(rps);
  2044. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2045. eg_pi->current_rps = *rps;
  2046. eg_pi->current_ps = *new_ps;
  2047. eg_pi->current_rps.ps_priv = &eg_pi->current_ps;
  2048. }
  2049. static void btc_update_requested_ps(struct radeon_device *rdev,
  2050. struct radeon_ps *rps)
  2051. {
  2052. struct rv7xx_ps *new_ps = rv770_get_ps(rps);
  2053. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2054. eg_pi->requested_rps = *rps;
  2055. eg_pi->requested_ps = *new_ps;
  2056. eg_pi->requested_rps.ps_priv = &eg_pi->requested_ps;
  2057. }
  2058. #if 0
  2059. void btc_dpm_reset_asic(struct radeon_device *rdev)
  2060. {
  2061. rv770_restrict_performance_levels_before_switch(rdev);
  2062. btc_disable_ulv(rdev);
  2063. btc_set_boot_state_timing(rdev);
  2064. rv770_set_boot_state(rdev);
  2065. }
  2066. #endif
  2067. int btc_dpm_pre_set_power_state(struct radeon_device *rdev)
  2068. {
  2069. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2070. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  2071. struct radeon_ps *new_ps = &requested_ps;
  2072. btc_update_requested_ps(rdev, new_ps);
  2073. btc_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
  2074. return 0;
  2075. }
  2076. int btc_dpm_set_power_state(struct radeon_device *rdev)
  2077. {
  2078. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2079. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  2080. struct radeon_ps *old_ps = &eg_pi->current_rps;
  2081. int ret;
  2082. ret = btc_disable_ulv(rdev);
  2083. btc_set_boot_state_timing(rdev);
  2084. ret = rv770_restrict_performance_levels_before_switch(rdev);
  2085. if (ret) {
  2086. DRM_ERROR("rv770_restrict_performance_levels_before_switch failed\n");
  2087. return ret;
  2088. }
  2089. if (eg_pi->pcie_performance_request)
  2090. cypress_notify_link_speed_change_before_state_change(rdev, new_ps, old_ps);
  2091. rv770_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  2092. ret = rv770_halt_smc(rdev);
  2093. if (ret) {
  2094. DRM_ERROR("rv770_halt_smc failed\n");
  2095. return ret;
  2096. }
  2097. btc_set_at_for_uvd(rdev, new_ps);
  2098. if (eg_pi->smu_uvd_hs)
  2099. btc_notify_uvd_to_smc(rdev, new_ps);
  2100. ret = cypress_upload_sw_state(rdev, new_ps);
  2101. if (ret) {
  2102. DRM_ERROR("cypress_upload_sw_state failed\n");
  2103. return ret;
  2104. }
  2105. if (eg_pi->dynamic_ac_timing) {
  2106. ret = cypress_upload_mc_reg_table(rdev, new_ps);
  2107. if (ret) {
  2108. DRM_ERROR("cypress_upload_mc_reg_table failed\n");
  2109. return ret;
  2110. }
  2111. }
  2112. cypress_program_memory_timing_parameters(rdev, new_ps);
  2113. ret = rv770_resume_smc(rdev);
  2114. if (ret) {
  2115. DRM_ERROR("rv770_resume_smc failed\n");
  2116. return ret;
  2117. }
  2118. ret = rv770_set_sw_state(rdev);
  2119. if (ret) {
  2120. DRM_ERROR("rv770_set_sw_state failed\n");
  2121. return ret;
  2122. }
  2123. rv770_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  2124. if (eg_pi->pcie_performance_request)
  2125. cypress_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
  2126. ret = btc_set_power_state_conditionally_enable_ulv(rdev, new_ps);
  2127. if (ret) {
  2128. DRM_ERROR("btc_set_power_state_conditionally_enable_ulv failed\n");
  2129. return ret;
  2130. }
  2131. return 0;
  2132. }
  2133. void btc_dpm_post_set_power_state(struct radeon_device *rdev)
  2134. {
  2135. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2136. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  2137. btc_update_current_ps(rdev, new_ps);
  2138. }
  2139. int btc_dpm_enable(struct radeon_device *rdev)
  2140. {
  2141. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2142. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2143. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  2144. int ret;
  2145. if (pi->gfx_clock_gating)
  2146. btc_cg_clock_gating_default(rdev);
  2147. if (btc_dpm_enabled(rdev))
  2148. return -EINVAL;
  2149. if (pi->mg_clock_gating)
  2150. btc_mg_clock_gating_default(rdev);
  2151. if (eg_pi->ls_clock_gating)
  2152. btc_ls_clock_gating_default(rdev);
  2153. if (pi->voltage_control) {
  2154. rv770_enable_voltage_control(rdev, true);
  2155. ret = cypress_construct_voltage_tables(rdev);
  2156. if (ret) {
  2157. DRM_ERROR("cypress_construct_voltage_tables failed\n");
  2158. return ret;
  2159. }
  2160. }
  2161. if (pi->mvdd_control) {
  2162. ret = cypress_get_mvdd_configuration(rdev);
  2163. if (ret) {
  2164. DRM_ERROR("cypress_get_mvdd_configuration failed\n");
  2165. return ret;
  2166. }
  2167. }
  2168. if (eg_pi->dynamic_ac_timing) {
  2169. ret = btc_initialize_mc_reg_table(rdev);
  2170. if (ret)
  2171. eg_pi->dynamic_ac_timing = false;
  2172. }
  2173. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  2174. rv770_enable_backbias(rdev, true);
  2175. if (pi->dynamic_ss)
  2176. cypress_enable_spread_spectrum(rdev, true);
  2177. if (pi->thermal_protection)
  2178. rv770_enable_thermal_protection(rdev, true);
  2179. rv770_setup_bsp(rdev);
  2180. rv770_program_git(rdev);
  2181. rv770_program_tp(rdev);
  2182. rv770_program_tpp(rdev);
  2183. rv770_program_sstp(rdev);
  2184. rv770_program_engine_speed_parameters(rdev);
  2185. cypress_enable_display_gap(rdev);
  2186. rv770_program_vc(rdev);
  2187. if (pi->dynamic_pcie_gen2)
  2188. btc_enable_dynamic_pcie_gen2(rdev, true);
  2189. ret = rv770_upload_firmware(rdev);
  2190. if (ret) {
  2191. DRM_ERROR("rv770_upload_firmware failed\n");
  2192. return ret;
  2193. }
  2194. ret = cypress_get_table_locations(rdev);
  2195. if (ret) {
  2196. DRM_ERROR("cypress_get_table_locations failed\n");
  2197. return ret;
  2198. }
  2199. ret = btc_init_smc_table(rdev, boot_ps);
  2200. if (ret)
  2201. return ret;
  2202. if (eg_pi->dynamic_ac_timing) {
  2203. ret = cypress_populate_mc_reg_table(rdev, boot_ps);
  2204. if (ret) {
  2205. DRM_ERROR("cypress_populate_mc_reg_table failed\n");
  2206. return ret;
  2207. }
  2208. }
  2209. cypress_program_response_times(rdev);
  2210. r7xx_start_smc(rdev);
  2211. ret = cypress_notify_smc_display_change(rdev, false);
  2212. if (ret) {
  2213. DRM_ERROR("cypress_notify_smc_display_change failed\n");
  2214. return ret;
  2215. }
  2216. cypress_enable_sclk_control(rdev, true);
  2217. if (eg_pi->memory_transition)
  2218. cypress_enable_mclk_control(rdev, true);
  2219. cypress_start_dpm(rdev);
  2220. if (pi->gfx_clock_gating)
  2221. btc_cg_clock_gating_enable(rdev, true);
  2222. if (pi->mg_clock_gating)
  2223. btc_mg_clock_gating_enable(rdev, true);
  2224. if (eg_pi->ls_clock_gating)
  2225. btc_ls_clock_gating_enable(rdev, true);
  2226. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  2227. btc_init_stutter_mode(rdev);
  2228. btc_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
  2229. return 0;
  2230. };
  2231. void btc_dpm_disable(struct radeon_device *rdev)
  2232. {
  2233. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2234. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2235. if (!btc_dpm_enabled(rdev))
  2236. return;
  2237. rv770_clear_vc(rdev);
  2238. if (pi->thermal_protection)
  2239. rv770_enable_thermal_protection(rdev, false);
  2240. if (pi->dynamic_pcie_gen2)
  2241. btc_enable_dynamic_pcie_gen2(rdev, false);
  2242. if (rdev->irq.installed &&
  2243. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  2244. rdev->irq.dpm_thermal = false;
  2245. radeon_irq_set(rdev);
  2246. }
  2247. if (pi->gfx_clock_gating)
  2248. btc_cg_clock_gating_enable(rdev, false);
  2249. if (pi->mg_clock_gating)
  2250. btc_mg_clock_gating_enable(rdev, false);
  2251. if (eg_pi->ls_clock_gating)
  2252. btc_ls_clock_gating_enable(rdev, false);
  2253. rv770_stop_dpm(rdev);
  2254. btc_reset_to_default(rdev);
  2255. btc_stop_smc(rdev);
  2256. cypress_enable_spread_spectrum(rdev, false);
  2257. btc_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
  2258. }
  2259. void btc_dpm_setup_asic(struct radeon_device *rdev)
  2260. {
  2261. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2262. int r;
  2263. r = ni_mc_load_microcode(rdev);
  2264. if (r)
  2265. DRM_ERROR("Failed to load MC firmware!\n");
  2266. rv770_get_memory_type(rdev);
  2267. rv740_read_clock_registers(rdev);
  2268. btc_read_arb_registers(rdev);
  2269. rv770_read_voltage_smio_registers(rdev);
  2270. if (eg_pi->pcie_performance_request)
  2271. cypress_advertise_gen2_capability(rdev);
  2272. rv770_get_pcie_gen2_status(rdev);
  2273. rv770_enable_acpi_pm(rdev);
  2274. }
  2275. int btc_dpm_init(struct radeon_device *rdev)
  2276. {
  2277. struct rv7xx_power_info *pi;
  2278. struct evergreen_power_info *eg_pi;
  2279. struct atom_clock_dividers dividers;
  2280. int ret;
  2281. eg_pi = kzalloc(sizeof(struct evergreen_power_info), GFP_KERNEL);
  2282. if (eg_pi == NULL)
  2283. return -ENOMEM;
  2284. rdev->pm.dpm.priv = eg_pi;
  2285. pi = &eg_pi->rv7xx;
  2286. rv770_get_max_vddc(rdev);
  2287. eg_pi->ulv.supported = false;
  2288. pi->acpi_vddc = 0;
  2289. eg_pi->acpi_vddci = 0;
  2290. pi->min_vddc_in_table = 0;
  2291. pi->max_vddc_in_table = 0;
  2292. ret = r600_get_platform_caps(rdev);
  2293. if (ret)
  2294. return ret;
  2295. ret = rv7xx_parse_power_table(rdev);
  2296. if (ret)
  2297. return ret;
  2298. ret = r600_parse_extended_power_table(rdev);
  2299. if (ret)
  2300. return ret;
  2301. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  2302. kcalloc(4,
  2303. sizeof(struct radeon_clock_voltage_dependency_entry),
  2304. GFP_KERNEL);
  2305. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  2306. r600_free_extended_power_table(rdev);
  2307. return -ENOMEM;
  2308. }
  2309. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  2310. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  2311. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  2312. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  2313. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 800;
  2314. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  2315. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 800;
  2316. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  2317. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 800;
  2318. if (rdev->pm.dpm.voltage_response_time == 0)
  2319. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  2320. if (rdev->pm.dpm.backbias_response_time == 0)
  2321. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  2322. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  2323. 0, false, &dividers);
  2324. if (ret)
  2325. pi->ref_div = dividers.ref_div + 1;
  2326. else
  2327. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  2328. pi->mclk_strobe_mode_threshold = 40000;
  2329. pi->mclk_edc_enable_threshold = 40000;
  2330. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  2331. pi->rlp = RV770_RLP_DFLT;
  2332. pi->rmp = RV770_RMP_DFLT;
  2333. pi->lhp = RV770_LHP_DFLT;
  2334. pi->lmp = RV770_LMP_DFLT;
  2335. eg_pi->ats[0].rlp = RV770_RLP_DFLT;
  2336. eg_pi->ats[0].rmp = RV770_RMP_DFLT;
  2337. eg_pi->ats[0].lhp = RV770_LHP_DFLT;
  2338. eg_pi->ats[0].lmp = RV770_LMP_DFLT;
  2339. eg_pi->ats[1].rlp = BTC_RLP_UVD_DFLT;
  2340. eg_pi->ats[1].rmp = BTC_RMP_UVD_DFLT;
  2341. eg_pi->ats[1].lhp = BTC_LHP_UVD_DFLT;
  2342. eg_pi->ats[1].lmp = BTC_LMP_UVD_DFLT;
  2343. eg_pi->smu_uvd_hs = true;
  2344. pi->voltage_control =
  2345. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
  2346. pi->mvdd_control =
  2347. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, 0);
  2348. eg_pi->vddci_control =
  2349. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0);
  2350. rv770_get_engine_memory_ss(rdev);
  2351. pi->asi = RV770_ASI_DFLT;
  2352. pi->pasi = CYPRESS_HASI_DFLT;
  2353. pi->vrc = CYPRESS_VRC_DFLT;
  2354. pi->power_gating = false;
  2355. pi->gfx_clock_gating = true;
  2356. pi->mg_clock_gating = true;
  2357. pi->mgcgtssm = true;
  2358. eg_pi->ls_clock_gating = false;
  2359. eg_pi->sclk_deep_sleep = false;
  2360. pi->dynamic_pcie_gen2 = true;
  2361. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  2362. pi->thermal_protection = true;
  2363. else
  2364. pi->thermal_protection = false;
  2365. pi->display_gap = true;
  2366. if (rdev->flags & RADEON_IS_MOBILITY)
  2367. pi->dcodt = true;
  2368. else
  2369. pi->dcodt = false;
  2370. pi->ulps = true;
  2371. eg_pi->dynamic_ac_timing = true;
  2372. eg_pi->abm = true;
  2373. eg_pi->mcls = true;
  2374. eg_pi->light_sleep = true;
  2375. eg_pi->memory_transition = true;
  2376. #if defined(CONFIG_ACPI)
  2377. eg_pi->pcie_performance_request =
  2378. radeon_acpi_is_pcie_performance_request_supported(rdev);
  2379. #else
  2380. eg_pi->pcie_performance_request = false;
  2381. #endif
  2382. if (rdev->family == CHIP_BARTS)
  2383. eg_pi->dll_default_on = true;
  2384. else
  2385. eg_pi->dll_default_on = false;
  2386. eg_pi->sclk_deep_sleep = false;
  2387. if (ASIC_IS_LOMBOK(rdev))
  2388. pi->mclk_stutter_mode_threshold = 30000;
  2389. else
  2390. pi->mclk_stutter_mode_threshold = 0;
  2391. pi->sram_end = SMC_RAM_END;
  2392. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  2393. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  2394. rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2 = 900;
  2395. rdev->pm.dpm.dyn_state.valid_sclk_values.count = ARRAY_SIZE(btc_valid_sclk);
  2396. rdev->pm.dpm.dyn_state.valid_sclk_values.values = btc_valid_sclk;
  2397. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  2398. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  2399. if (rdev->family == CHIP_TURKS)
  2400. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  2401. else
  2402. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 10000;
  2403. /* make sure dc limits are valid */
  2404. if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  2405. (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  2406. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  2407. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2408. return 0;
  2409. }
  2410. void btc_dpm_fini(struct radeon_device *rdev)
  2411. {
  2412. int i;
  2413. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  2414. kfree(rdev->pm.dpm.ps[i].ps_priv);
  2415. }
  2416. kfree(rdev->pm.dpm.ps);
  2417. kfree(rdev->pm.dpm.priv);
  2418. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  2419. r600_free_extended_power_table(rdev);
  2420. }
  2421. void btc_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  2422. struct seq_file *m)
  2423. {
  2424. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2425. struct radeon_ps *rps = &eg_pi->current_rps;
  2426. struct rv7xx_ps *ps = rv770_get_ps(rps);
  2427. struct rv7xx_pl *pl;
  2428. u32 current_index =
  2429. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
  2430. CURRENT_PROFILE_INDEX_SHIFT;
  2431. if (current_index > 2) {
  2432. seq_printf(m, "invalid dpm profile %d\n", current_index);
  2433. } else {
  2434. if (current_index == 0)
  2435. pl = &ps->low;
  2436. else if (current_index == 1)
  2437. pl = &ps->medium;
  2438. else /* current_index == 2 */
  2439. pl = &ps->high;
  2440. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  2441. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  2442. current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  2443. }
  2444. }
  2445. u32 btc_dpm_get_current_sclk(struct radeon_device *rdev)
  2446. {
  2447. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2448. struct radeon_ps *rps = &eg_pi->current_rps;
  2449. struct rv7xx_ps *ps = rv770_get_ps(rps);
  2450. struct rv7xx_pl *pl;
  2451. u32 current_index =
  2452. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
  2453. CURRENT_PROFILE_INDEX_SHIFT;
  2454. if (current_index > 2) {
  2455. return 0;
  2456. } else {
  2457. if (current_index == 0)
  2458. pl = &ps->low;
  2459. else if (current_index == 1)
  2460. pl = &ps->medium;
  2461. else /* current_index == 2 */
  2462. pl = &ps->high;
  2463. return pl->sclk;
  2464. }
  2465. }
  2466. u32 btc_dpm_get_current_mclk(struct radeon_device *rdev)
  2467. {
  2468. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2469. struct radeon_ps *rps = &eg_pi->current_rps;
  2470. struct rv7xx_ps *ps = rv770_get_ps(rps);
  2471. struct rv7xx_pl *pl;
  2472. u32 current_index =
  2473. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
  2474. CURRENT_PROFILE_INDEX_SHIFT;
  2475. if (current_index > 2) {
  2476. return 0;
  2477. } else {
  2478. if (current_index == 0)
  2479. pl = &ps->low;
  2480. else if (current_index == 1)
  2481. pl = &ps->medium;
  2482. else /* current_index == 2 */
  2483. pl = &ps->high;
  2484. return pl->mclk;
  2485. }
  2486. }
  2487. u32 btc_dpm_get_sclk(struct radeon_device *rdev, bool low)
  2488. {
  2489. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2490. struct rv7xx_ps *requested_state = rv770_get_ps(&eg_pi->requested_rps);
  2491. if (low)
  2492. return requested_state->low.sclk;
  2493. else
  2494. return requested_state->high.sclk;
  2495. }
  2496. u32 btc_dpm_get_mclk(struct radeon_device *rdev, bool low)
  2497. {
  2498. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2499. struct rv7xx_ps *requested_state = rv770_get_ps(&eg_pi->requested_rps);
  2500. if (low)
  2501. return requested_state->low.mclk;
  2502. else
  2503. return requested_state->high.mclk;
  2504. }