ci_dpm.c 175 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "radeon.h"
  26. #include "radeon_asic.h"
  27. #include "radeon_ucode.h"
  28. #include "cikd.h"
  29. #include "r600_dpm.h"
  30. #include "ci_dpm.h"
  31. #include "atom.h"
  32. #include <linux/seq_file.h>
  33. #define MC_CG_ARB_FREQ_F0 0x0a
  34. #define MC_CG_ARB_FREQ_F1 0x0b
  35. #define MC_CG_ARB_FREQ_F2 0x0c
  36. #define MC_CG_ARB_FREQ_F3 0x0d
  37. #define SMC_RAM_END 0x40000
  38. #define VOLTAGE_SCALE 4
  39. #define VOLTAGE_VID_OFFSET_SCALE1 625
  40. #define VOLTAGE_VID_OFFSET_SCALE2 100
  41. static const struct ci_pt_defaults defaults_hawaii_xt =
  42. {
  43. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0xB0000,
  44. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  45. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  46. };
  47. static const struct ci_pt_defaults defaults_hawaii_pro =
  48. {
  49. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0x65062,
  50. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  51. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  52. };
  53. static const struct ci_pt_defaults defaults_bonaire_xt =
  54. {
  55. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
  56. { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
  57. { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
  58. };
  59. static const struct ci_pt_defaults defaults_bonaire_pro =
  60. {
  61. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
  62. { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
  63. { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
  64. };
  65. static const struct ci_pt_defaults defaults_saturn_xt =
  66. {
  67. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
  68. { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
  69. { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
  70. };
  71. static const struct ci_pt_defaults defaults_saturn_pro =
  72. {
  73. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
  74. { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
  75. { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
  76. };
  77. static const struct ci_pt_config_reg didt_config_ci[] =
  78. {
  79. { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  80. { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  81. { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  82. { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  83. { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  84. { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  85. { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  86. { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  87. { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  88. { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  89. { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  90. { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  91. { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  92. { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  93. { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  94. { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  95. { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  96. { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  97. { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  98. { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  99. { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  100. { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  101. { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  102. { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  103. { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  104. { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  105. { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  106. { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  107. { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  108. { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  109. { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  110. { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  111. { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  112. { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  113. { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  114. { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  115. { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  116. { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  117. { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  118. { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  119. { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  120. { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  121. { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  122. { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  123. { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  124. { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  125. { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  126. { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  127. { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  128. { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  129. { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  130. { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  131. { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  132. { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  133. { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  134. { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  135. { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  136. { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  137. { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  138. { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  139. { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  140. { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  141. { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  142. { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  143. { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  144. { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  145. { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  146. { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  147. { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  148. { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  149. { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  150. { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  151. { 0xFFFFFFFF }
  152. };
  153. extern u8 rv770_get_memory_module_index(struct radeon_device *rdev);
  154. extern int ni_copy_and_switch_arb_sets(struct radeon_device *rdev,
  155. u32 arb_freq_src, u32 arb_freq_dest);
  156. extern u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock);
  157. extern u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode);
  158. extern void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
  159. u32 max_voltage_steps,
  160. struct atom_voltage_table *voltage_table);
  161. extern void cik_enter_rlc_safe_mode(struct radeon_device *rdev);
  162. extern void cik_exit_rlc_safe_mode(struct radeon_device *rdev);
  163. extern int ci_mc_load_microcode(struct radeon_device *rdev);
  164. extern void cik_update_cg(struct radeon_device *rdev,
  165. u32 block, bool enable);
  166. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  167. struct atom_voltage_table_entry *voltage_table,
  168. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
  169. static int ci_set_power_limit(struct radeon_device *rdev, u32 n);
  170. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  171. u32 target_tdp);
  172. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate);
  173. static PPSMC_Result ci_send_msg_to_smc(struct radeon_device *rdev, PPSMC_Msg msg);
  174. static PPSMC_Result ci_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  175. PPSMC_Msg msg, u32 parameter);
  176. static void ci_thermal_start_smc_fan_control(struct radeon_device *rdev);
  177. static void ci_fan_ctrl_set_default_mode(struct radeon_device *rdev);
  178. static struct ci_power_info *ci_get_pi(struct radeon_device *rdev)
  179. {
  180. struct ci_power_info *pi = rdev->pm.dpm.priv;
  181. return pi;
  182. }
  183. static struct ci_ps *ci_get_ps(struct radeon_ps *rps)
  184. {
  185. struct ci_ps *ps = rps->ps_priv;
  186. return ps;
  187. }
  188. static void ci_initialize_powertune_defaults(struct radeon_device *rdev)
  189. {
  190. struct ci_power_info *pi = ci_get_pi(rdev);
  191. switch (rdev->pdev->device) {
  192. case 0x6649:
  193. case 0x6650:
  194. case 0x6651:
  195. case 0x6658:
  196. case 0x665C:
  197. case 0x665D:
  198. default:
  199. pi->powertune_defaults = &defaults_bonaire_xt;
  200. break;
  201. case 0x6640:
  202. case 0x6641:
  203. case 0x6646:
  204. case 0x6647:
  205. pi->powertune_defaults = &defaults_saturn_xt;
  206. break;
  207. case 0x67B8:
  208. case 0x67B0:
  209. pi->powertune_defaults = &defaults_hawaii_xt;
  210. break;
  211. case 0x67BA:
  212. case 0x67B1:
  213. pi->powertune_defaults = &defaults_hawaii_pro;
  214. break;
  215. case 0x67A0:
  216. case 0x67A1:
  217. case 0x67A2:
  218. case 0x67A8:
  219. case 0x67A9:
  220. case 0x67AA:
  221. case 0x67B9:
  222. case 0x67BE:
  223. pi->powertune_defaults = &defaults_bonaire_xt;
  224. break;
  225. }
  226. pi->dte_tj_offset = 0;
  227. pi->caps_power_containment = true;
  228. pi->caps_cac = false;
  229. pi->caps_sq_ramping = false;
  230. pi->caps_db_ramping = false;
  231. pi->caps_td_ramping = false;
  232. pi->caps_tcp_ramping = false;
  233. if (pi->caps_power_containment) {
  234. pi->caps_cac = true;
  235. if (rdev->family == CHIP_HAWAII)
  236. pi->enable_bapm_feature = false;
  237. else
  238. pi->enable_bapm_feature = true;
  239. pi->enable_tdc_limit_feature = true;
  240. pi->enable_pkg_pwr_tracking_feature = true;
  241. }
  242. }
  243. static u8 ci_convert_to_vid(u16 vddc)
  244. {
  245. return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
  246. }
  247. static int ci_populate_bapm_vddc_vid_sidd(struct radeon_device *rdev)
  248. {
  249. struct ci_power_info *pi = ci_get_pi(rdev);
  250. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  251. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  252. u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
  253. u32 i;
  254. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
  255. return -EINVAL;
  256. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
  257. return -EINVAL;
  258. if (rdev->pm.dpm.dyn_state.cac_leakage_table.count !=
  259. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
  260. return -EINVAL;
  261. for (i = 0; i < rdev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
  262. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  263. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
  264. hi_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
  265. hi2_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
  266. } else {
  267. lo_vid[i] = ci_convert_to_vid(rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
  268. hi_vid[i] = ci_convert_to_vid((u16)rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
  269. }
  270. }
  271. return 0;
  272. }
  273. static int ci_populate_vddc_vid(struct radeon_device *rdev)
  274. {
  275. struct ci_power_info *pi = ci_get_pi(rdev);
  276. u8 *vid = pi->smc_powertune_table.VddCVid;
  277. u32 i;
  278. if (pi->vddc_voltage_table.count > 8)
  279. return -EINVAL;
  280. for (i = 0; i < pi->vddc_voltage_table.count; i++)
  281. vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
  282. return 0;
  283. }
  284. static int ci_populate_svi_load_line(struct radeon_device *rdev)
  285. {
  286. struct ci_power_info *pi = ci_get_pi(rdev);
  287. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  288. pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
  289. pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
  290. pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
  291. pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
  292. return 0;
  293. }
  294. static int ci_populate_tdc_limit(struct radeon_device *rdev)
  295. {
  296. struct ci_power_info *pi = ci_get_pi(rdev);
  297. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  298. u16 tdc_limit;
  299. tdc_limit = rdev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
  300. pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
  301. pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
  302. pt_defaults->tdc_vddc_throttle_release_limit_perc;
  303. pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
  304. return 0;
  305. }
  306. static int ci_populate_dw8(struct radeon_device *rdev)
  307. {
  308. struct ci_power_info *pi = ci_get_pi(rdev);
  309. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  310. int ret;
  311. ret = ci_read_smc_sram_dword(rdev,
  312. SMU7_FIRMWARE_HEADER_LOCATION +
  313. offsetof(SMU7_Firmware_Header, PmFuseTable) +
  314. offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
  315. (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
  316. pi->sram_end);
  317. if (ret)
  318. return -EINVAL;
  319. else
  320. pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
  321. return 0;
  322. }
  323. static int ci_populate_fuzzy_fan(struct radeon_device *rdev)
  324. {
  325. struct ci_power_info *pi = ci_get_pi(rdev);
  326. if ((rdev->pm.dpm.fan.fan_output_sensitivity & (1 << 15)) ||
  327. (rdev->pm.dpm.fan.fan_output_sensitivity == 0))
  328. rdev->pm.dpm.fan.fan_output_sensitivity =
  329. rdev->pm.dpm.fan.default_fan_output_sensitivity;
  330. pi->smc_powertune_table.FuzzyFan_PwmSetDelta =
  331. cpu_to_be16(rdev->pm.dpm.fan.fan_output_sensitivity);
  332. return 0;
  333. }
  334. static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct radeon_device *rdev)
  335. {
  336. struct ci_power_info *pi = ci_get_pi(rdev);
  337. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  338. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  339. int i, min, max;
  340. min = max = hi_vid[0];
  341. for (i = 0; i < 8; i++) {
  342. if (0 != hi_vid[i]) {
  343. if (min > hi_vid[i])
  344. min = hi_vid[i];
  345. if (max < hi_vid[i])
  346. max = hi_vid[i];
  347. }
  348. if (0 != lo_vid[i]) {
  349. if (min > lo_vid[i])
  350. min = lo_vid[i];
  351. if (max < lo_vid[i])
  352. max = lo_vid[i];
  353. }
  354. }
  355. if ((min == 0) || (max == 0))
  356. return -EINVAL;
  357. pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
  358. pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
  359. return 0;
  360. }
  361. static int ci_populate_bapm_vddc_base_leakage_sidd(struct radeon_device *rdev)
  362. {
  363. struct ci_power_info *pi = ci_get_pi(rdev);
  364. u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
  365. u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
  366. struct radeon_cac_tdp_table *cac_tdp_table =
  367. rdev->pm.dpm.dyn_state.cac_tdp_table;
  368. hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
  369. lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
  370. pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
  371. pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
  372. return 0;
  373. }
  374. static int ci_populate_bapm_parameters_in_dpm_table(struct radeon_device *rdev)
  375. {
  376. struct ci_power_info *pi = ci_get_pi(rdev);
  377. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  378. SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
  379. struct radeon_cac_tdp_table *cac_tdp_table =
  380. rdev->pm.dpm.dyn_state.cac_tdp_table;
  381. struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
  382. int i, j, k;
  383. const u16 *def1;
  384. const u16 *def2;
  385. dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
  386. dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
  387. dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
  388. dpm_table->GpuTjMax =
  389. (u8)(pi->thermal_temp_setting.temperature_high / 1000);
  390. dpm_table->GpuTjHyst = 8;
  391. dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
  392. if (ppm) {
  393. dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
  394. dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
  395. } else {
  396. dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
  397. dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
  398. }
  399. dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
  400. def1 = pt_defaults->bapmti_r;
  401. def2 = pt_defaults->bapmti_rc;
  402. for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
  403. for (j = 0; j < SMU7_DTE_SOURCES; j++) {
  404. for (k = 0; k < SMU7_DTE_SINKS; k++) {
  405. dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
  406. dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
  407. def1++;
  408. def2++;
  409. }
  410. }
  411. }
  412. return 0;
  413. }
  414. static int ci_populate_pm_base(struct radeon_device *rdev)
  415. {
  416. struct ci_power_info *pi = ci_get_pi(rdev);
  417. u32 pm_fuse_table_offset;
  418. int ret;
  419. if (pi->caps_power_containment) {
  420. ret = ci_read_smc_sram_dword(rdev,
  421. SMU7_FIRMWARE_HEADER_LOCATION +
  422. offsetof(SMU7_Firmware_Header, PmFuseTable),
  423. &pm_fuse_table_offset, pi->sram_end);
  424. if (ret)
  425. return ret;
  426. ret = ci_populate_bapm_vddc_vid_sidd(rdev);
  427. if (ret)
  428. return ret;
  429. ret = ci_populate_vddc_vid(rdev);
  430. if (ret)
  431. return ret;
  432. ret = ci_populate_svi_load_line(rdev);
  433. if (ret)
  434. return ret;
  435. ret = ci_populate_tdc_limit(rdev);
  436. if (ret)
  437. return ret;
  438. ret = ci_populate_dw8(rdev);
  439. if (ret)
  440. return ret;
  441. ret = ci_populate_fuzzy_fan(rdev);
  442. if (ret)
  443. return ret;
  444. ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(rdev);
  445. if (ret)
  446. return ret;
  447. ret = ci_populate_bapm_vddc_base_leakage_sidd(rdev);
  448. if (ret)
  449. return ret;
  450. ret = ci_copy_bytes_to_smc(rdev, pm_fuse_table_offset,
  451. (u8 *)&pi->smc_powertune_table,
  452. sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
  453. if (ret)
  454. return ret;
  455. }
  456. return 0;
  457. }
  458. static void ci_do_enable_didt(struct radeon_device *rdev, const bool enable)
  459. {
  460. struct ci_power_info *pi = ci_get_pi(rdev);
  461. u32 data;
  462. if (pi->caps_sq_ramping) {
  463. data = RREG32_DIDT(DIDT_SQ_CTRL0);
  464. if (enable)
  465. data |= DIDT_CTRL_EN;
  466. else
  467. data &= ~DIDT_CTRL_EN;
  468. WREG32_DIDT(DIDT_SQ_CTRL0, data);
  469. }
  470. if (pi->caps_db_ramping) {
  471. data = RREG32_DIDT(DIDT_DB_CTRL0);
  472. if (enable)
  473. data |= DIDT_CTRL_EN;
  474. else
  475. data &= ~DIDT_CTRL_EN;
  476. WREG32_DIDT(DIDT_DB_CTRL0, data);
  477. }
  478. if (pi->caps_td_ramping) {
  479. data = RREG32_DIDT(DIDT_TD_CTRL0);
  480. if (enable)
  481. data |= DIDT_CTRL_EN;
  482. else
  483. data &= ~DIDT_CTRL_EN;
  484. WREG32_DIDT(DIDT_TD_CTRL0, data);
  485. }
  486. if (pi->caps_tcp_ramping) {
  487. data = RREG32_DIDT(DIDT_TCP_CTRL0);
  488. if (enable)
  489. data |= DIDT_CTRL_EN;
  490. else
  491. data &= ~DIDT_CTRL_EN;
  492. WREG32_DIDT(DIDT_TCP_CTRL0, data);
  493. }
  494. }
  495. static int ci_program_pt_config_registers(struct radeon_device *rdev,
  496. const struct ci_pt_config_reg *cac_config_regs)
  497. {
  498. const struct ci_pt_config_reg *config_regs = cac_config_regs;
  499. u32 data;
  500. u32 cache = 0;
  501. if (config_regs == NULL)
  502. return -EINVAL;
  503. while (config_regs->offset != 0xFFFFFFFF) {
  504. if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
  505. cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  506. } else {
  507. switch (config_regs->type) {
  508. case CISLANDS_CONFIGREG_SMC_IND:
  509. data = RREG32_SMC(config_regs->offset);
  510. break;
  511. case CISLANDS_CONFIGREG_DIDT_IND:
  512. data = RREG32_DIDT(config_regs->offset);
  513. break;
  514. default:
  515. data = RREG32(config_regs->offset << 2);
  516. break;
  517. }
  518. data &= ~config_regs->mask;
  519. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  520. data |= cache;
  521. switch (config_regs->type) {
  522. case CISLANDS_CONFIGREG_SMC_IND:
  523. WREG32_SMC(config_regs->offset, data);
  524. break;
  525. case CISLANDS_CONFIGREG_DIDT_IND:
  526. WREG32_DIDT(config_regs->offset, data);
  527. break;
  528. default:
  529. WREG32(config_regs->offset << 2, data);
  530. break;
  531. }
  532. cache = 0;
  533. }
  534. config_regs++;
  535. }
  536. return 0;
  537. }
  538. static int ci_enable_didt(struct radeon_device *rdev, bool enable)
  539. {
  540. struct ci_power_info *pi = ci_get_pi(rdev);
  541. int ret;
  542. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  543. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  544. cik_enter_rlc_safe_mode(rdev);
  545. if (enable) {
  546. ret = ci_program_pt_config_registers(rdev, didt_config_ci);
  547. if (ret) {
  548. cik_exit_rlc_safe_mode(rdev);
  549. return ret;
  550. }
  551. }
  552. ci_do_enable_didt(rdev, enable);
  553. cik_exit_rlc_safe_mode(rdev);
  554. }
  555. return 0;
  556. }
  557. static int ci_enable_power_containment(struct radeon_device *rdev, bool enable)
  558. {
  559. struct ci_power_info *pi = ci_get_pi(rdev);
  560. PPSMC_Result smc_result;
  561. int ret = 0;
  562. if (enable) {
  563. pi->power_containment_features = 0;
  564. if (pi->caps_power_containment) {
  565. if (pi->enable_bapm_feature) {
  566. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
  567. if (smc_result != PPSMC_Result_OK)
  568. ret = -EINVAL;
  569. else
  570. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
  571. }
  572. if (pi->enable_tdc_limit_feature) {
  573. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitEnable);
  574. if (smc_result != PPSMC_Result_OK)
  575. ret = -EINVAL;
  576. else
  577. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
  578. }
  579. if (pi->enable_pkg_pwr_tracking_feature) {
  580. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitEnable);
  581. if (smc_result != PPSMC_Result_OK) {
  582. ret = -EINVAL;
  583. } else {
  584. struct radeon_cac_tdp_table *cac_tdp_table =
  585. rdev->pm.dpm.dyn_state.cac_tdp_table;
  586. u32 default_pwr_limit =
  587. (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  588. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
  589. ci_set_power_limit(rdev, default_pwr_limit);
  590. }
  591. }
  592. }
  593. } else {
  594. if (pi->caps_power_containment && pi->power_containment_features) {
  595. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
  596. ci_send_msg_to_smc(rdev, PPSMC_MSG_TDCLimitDisable);
  597. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
  598. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
  599. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
  600. ci_send_msg_to_smc(rdev, PPSMC_MSG_PkgPwrLimitDisable);
  601. pi->power_containment_features = 0;
  602. }
  603. }
  604. return ret;
  605. }
  606. static int ci_enable_smc_cac(struct radeon_device *rdev, bool enable)
  607. {
  608. struct ci_power_info *pi = ci_get_pi(rdev);
  609. PPSMC_Result smc_result;
  610. int ret = 0;
  611. if (pi->caps_cac) {
  612. if (enable) {
  613. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
  614. if (smc_result != PPSMC_Result_OK) {
  615. ret = -EINVAL;
  616. pi->cac_enabled = false;
  617. } else {
  618. pi->cac_enabled = true;
  619. }
  620. } else if (pi->cac_enabled) {
  621. ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
  622. pi->cac_enabled = false;
  623. }
  624. }
  625. return ret;
  626. }
  627. static int ci_enable_thermal_based_sclk_dpm(struct radeon_device *rdev,
  628. bool enable)
  629. {
  630. struct ci_power_info *pi = ci_get_pi(rdev);
  631. PPSMC_Result smc_result = PPSMC_Result_OK;
  632. if (pi->thermal_sclk_dpm_enabled) {
  633. if (enable)
  634. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_ENABLE_THERMAL_DPM);
  635. else
  636. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DISABLE_THERMAL_DPM);
  637. }
  638. if (smc_result == PPSMC_Result_OK)
  639. return 0;
  640. else
  641. return -EINVAL;
  642. }
  643. static int ci_power_control_set_level(struct radeon_device *rdev)
  644. {
  645. struct ci_power_info *pi = ci_get_pi(rdev);
  646. struct radeon_cac_tdp_table *cac_tdp_table =
  647. rdev->pm.dpm.dyn_state.cac_tdp_table;
  648. s32 adjust_percent;
  649. s32 target_tdp;
  650. int ret = 0;
  651. bool adjust_polarity = false; /* ??? */
  652. if (pi->caps_power_containment) {
  653. adjust_percent = adjust_polarity ?
  654. rdev->pm.dpm.tdp_adjustment : (-1 * rdev->pm.dpm.tdp_adjustment);
  655. target_tdp = ((100 + adjust_percent) *
  656. (s32)cac_tdp_table->configurable_tdp) / 100;
  657. ret = ci_set_overdrive_target_tdp(rdev, (u32)target_tdp);
  658. }
  659. return ret;
  660. }
  661. void ci_dpm_powergate_uvd(struct radeon_device *rdev, bool gate)
  662. {
  663. struct ci_power_info *pi = ci_get_pi(rdev);
  664. if (pi->uvd_power_gated == gate)
  665. return;
  666. pi->uvd_power_gated = gate;
  667. ci_update_uvd_dpm(rdev, gate);
  668. }
  669. bool ci_dpm_vblank_too_short(struct radeon_device *rdev)
  670. {
  671. struct ci_power_info *pi = ci_get_pi(rdev);
  672. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  673. u32 switch_limit = pi->mem_gddr5 ? 450 : 300;
  674. /* disable mclk switching if the refresh is >120Hz, even if the
  675. * blanking period would allow it
  676. */
  677. if (r600_dpm_get_vrefresh(rdev) > 120)
  678. return true;
  679. if (vblank_time < switch_limit)
  680. return true;
  681. else
  682. return false;
  683. }
  684. static void ci_apply_state_adjust_rules(struct radeon_device *rdev,
  685. struct radeon_ps *rps)
  686. {
  687. struct ci_ps *ps = ci_get_ps(rps);
  688. struct ci_power_info *pi = ci_get_pi(rdev);
  689. struct radeon_clock_and_voltage_limits *max_limits;
  690. bool disable_mclk_switching;
  691. u32 sclk, mclk;
  692. int i;
  693. if (rps->vce_active) {
  694. rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
  695. rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
  696. } else {
  697. rps->evclk = 0;
  698. rps->ecclk = 0;
  699. }
  700. if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
  701. ci_dpm_vblank_too_short(rdev))
  702. disable_mclk_switching = true;
  703. else
  704. disable_mclk_switching = false;
  705. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  706. pi->battery_state = true;
  707. else
  708. pi->battery_state = false;
  709. if (rdev->pm.dpm.ac_power)
  710. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  711. else
  712. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  713. if (rdev->pm.dpm.ac_power == false) {
  714. for (i = 0; i < ps->performance_level_count; i++) {
  715. if (ps->performance_levels[i].mclk > max_limits->mclk)
  716. ps->performance_levels[i].mclk = max_limits->mclk;
  717. if (ps->performance_levels[i].sclk > max_limits->sclk)
  718. ps->performance_levels[i].sclk = max_limits->sclk;
  719. }
  720. }
  721. /* XXX validate the min clocks required for display */
  722. if (disable_mclk_switching) {
  723. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  724. sclk = ps->performance_levels[0].sclk;
  725. } else {
  726. mclk = ps->performance_levels[0].mclk;
  727. sclk = ps->performance_levels[0].sclk;
  728. }
  729. if (rps->vce_active) {
  730. if (sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
  731. sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
  732. if (mclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk)
  733. mclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk;
  734. }
  735. ps->performance_levels[0].sclk = sclk;
  736. ps->performance_levels[0].mclk = mclk;
  737. if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
  738. ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
  739. if (disable_mclk_switching) {
  740. if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
  741. ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
  742. } else {
  743. if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
  744. ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
  745. }
  746. }
  747. static int ci_thermal_set_temperature_range(struct radeon_device *rdev,
  748. int min_temp, int max_temp)
  749. {
  750. int low_temp = 0 * 1000;
  751. int high_temp = 255 * 1000;
  752. u32 tmp;
  753. if (low_temp < min_temp)
  754. low_temp = min_temp;
  755. if (high_temp > max_temp)
  756. high_temp = max_temp;
  757. if (high_temp < low_temp) {
  758. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  759. return -EINVAL;
  760. }
  761. tmp = RREG32_SMC(CG_THERMAL_INT);
  762. tmp &= ~(CI_DIG_THERM_INTH_MASK | CI_DIG_THERM_INTL_MASK);
  763. tmp |= CI_DIG_THERM_INTH(high_temp / 1000) |
  764. CI_DIG_THERM_INTL(low_temp / 1000);
  765. WREG32_SMC(CG_THERMAL_INT, tmp);
  766. #if 0
  767. /* XXX: need to figure out how to handle this properly */
  768. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  769. tmp &= DIG_THERM_DPM_MASK;
  770. tmp |= DIG_THERM_DPM(high_temp / 1000);
  771. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  772. #endif
  773. rdev->pm.dpm.thermal.min_temp = low_temp;
  774. rdev->pm.dpm.thermal.max_temp = high_temp;
  775. return 0;
  776. }
  777. static int ci_thermal_enable_alert(struct radeon_device *rdev,
  778. bool enable)
  779. {
  780. u32 thermal_int = RREG32_SMC(CG_THERMAL_INT);
  781. PPSMC_Result result;
  782. if (enable) {
  783. thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  784. WREG32_SMC(CG_THERMAL_INT, thermal_int);
  785. rdev->irq.dpm_thermal = false;
  786. result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Thermal_Cntl_Enable);
  787. if (result != PPSMC_Result_OK) {
  788. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  789. return -EINVAL;
  790. }
  791. } else {
  792. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  793. WREG32_SMC(CG_THERMAL_INT, thermal_int);
  794. rdev->irq.dpm_thermal = true;
  795. result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Thermal_Cntl_Disable);
  796. if (result != PPSMC_Result_OK) {
  797. DRM_DEBUG_KMS("Could not disable thermal interrupts.\n");
  798. return -EINVAL;
  799. }
  800. }
  801. return 0;
  802. }
  803. static void ci_fan_ctrl_set_static_mode(struct radeon_device *rdev, u32 mode)
  804. {
  805. struct ci_power_info *pi = ci_get_pi(rdev);
  806. u32 tmp;
  807. if (pi->fan_ctrl_is_in_default_mode) {
  808. tmp = (RREG32_SMC(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
  809. pi->fan_ctrl_default_mode = tmp;
  810. tmp = (RREG32_SMC(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
  811. pi->t_min = tmp;
  812. pi->fan_ctrl_is_in_default_mode = false;
  813. }
  814. tmp = RREG32_SMC(CG_FDO_CTRL2) & ~TMIN_MASK;
  815. tmp |= TMIN(0);
  816. WREG32_SMC(CG_FDO_CTRL2, tmp);
  817. tmp = RREG32_SMC(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  818. tmp |= FDO_PWM_MODE(mode);
  819. WREG32_SMC(CG_FDO_CTRL2, tmp);
  820. }
  821. static int ci_thermal_setup_fan_table(struct radeon_device *rdev)
  822. {
  823. struct ci_power_info *pi = ci_get_pi(rdev);
  824. SMU7_Discrete_FanTable fan_table = { FDO_MODE_HARDWARE };
  825. u32 duty100;
  826. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  827. u16 fdo_min, slope1, slope2;
  828. u32 reference_clock, tmp;
  829. int ret;
  830. u64 tmp64;
  831. if (!pi->fan_table_start) {
  832. rdev->pm.dpm.fan.ucode_fan_control = false;
  833. return 0;
  834. }
  835. duty100 = (RREG32_SMC(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  836. if (duty100 == 0) {
  837. rdev->pm.dpm.fan.ucode_fan_control = false;
  838. return 0;
  839. }
  840. tmp64 = (u64)rdev->pm.dpm.fan.pwm_min * duty100;
  841. do_div(tmp64, 10000);
  842. fdo_min = (u16)tmp64;
  843. t_diff1 = rdev->pm.dpm.fan.t_med - rdev->pm.dpm.fan.t_min;
  844. t_diff2 = rdev->pm.dpm.fan.t_high - rdev->pm.dpm.fan.t_med;
  845. pwm_diff1 = rdev->pm.dpm.fan.pwm_med - rdev->pm.dpm.fan.pwm_min;
  846. pwm_diff2 = rdev->pm.dpm.fan.pwm_high - rdev->pm.dpm.fan.pwm_med;
  847. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  848. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  849. fan_table.TempMin = cpu_to_be16((50 + rdev->pm.dpm.fan.t_min) / 100);
  850. fan_table.TempMed = cpu_to_be16((50 + rdev->pm.dpm.fan.t_med) / 100);
  851. fan_table.TempMax = cpu_to_be16((50 + rdev->pm.dpm.fan.t_max) / 100);
  852. fan_table.Slope1 = cpu_to_be16(slope1);
  853. fan_table.Slope2 = cpu_to_be16(slope2);
  854. fan_table.FdoMin = cpu_to_be16(fdo_min);
  855. fan_table.HystDown = cpu_to_be16(rdev->pm.dpm.fan.t_hyst);
  856. fan_table.HystUp = cpu_to_be16(1);
  857. fan_table.HystSlope = cpu_to_be16(1);
  858. fan_table.TempRespLim = cpu_to_be16(5);
  859. reference_clock = radeon_get_xclk(rdev);
  860. fan_table.RefreshPeriod = cpu_to_be32((rdev->pm.dpm.fan.cycle_delay *
  861. reference_clock) / 1600);
  862. fan_table.FdoMax = cpu_to_be16((u16)duty100);
  863. tmp = (RREG32_SMC(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
  864. fan_table.TempSrc = (uint8_t)tmp;
  865. ret = ci_copy_bytes_to_smc(rdev,
  866. pi->fan_table_start,
  867. (u8 *)(&fan_table),
  868. sizeof(fan_table),
  869. pi->sram_end);
  870. if (ret) {
  871. DRM_ERROR("Failed to load fan table to the SMC.");
  872. rdev->pm.dpm.fan.ucode_fan_control = false;
  873. }
  874. return 0;
  875. }
  876. static int ci_fan_ctrl_start_smc_fan_control(struct radeon_device *rdev)
  877. {
  878. struct ci_power_info *pi = ci_get_pi(rdev);
  879. PPSMC_Result ret;
  880. if (pi->caps_od_fuzzy_fan_control_support) {
  881. ret = ci_send_msg_to_smc_with_parameter(rdev,
  882. PPSMC_StartFanControl,
  883. FAN_CONTROL_FUZZY);
  884. if (ret != PPSMC_Result_OK)
  885. return -EINVAL;
  886. ret = ci_send_msg_to_smc_with_parameter(rdev,
  887. PPSMC_MSG_SetFanPwmMax,
  888. rdev->pm.dpm.fan.default_max_fan_pwm);
  889. if (ret != PPSMC_Result_OK)
  890. return -EINVAL;
  891. } else {
  892. ret = ci_send_msg_to_smc_with_parameter(rdev,
  893. PPSMC_StartFanControl,
  894. FAN_CONTROL_TABLE);
  895. if (ret != PPSMC_Result_OK)
  896. return -EINVAL;
  897. }
  898. pi->fan_is_controlled_by_smc = true;
  899. return 0;
  900. }
  901. static int ci_fan_ctrl_stop_smc_fan_control(struct radeon_device *rdev)
  902. {
  903. PPSMC_Result ret;
  904. struct ci_power_info *pi = ci_get_pi(rdev);
  905. ret = ci_send_msg_to_smc(rdev, PPSMC_StopFanControl);
  906. if (ret == PPSMC_Result_OK) {
  907. pi->fan_is_controlled_by_smc = false;
  908. return 0;
  909. } else
  910. return -EINVAL;
  911. }
  912. int ci_fan_ctrl_get_fan_speed_percent(struct radeon_device *rdev,
  913. u32 *speed)
  914. {
  915. u32 duty, duty100;
  916. u64 tmp64;
  917. if (rdev->pm.no_fan)
  918. return -ENOENT;
  919. duty100 = (RREG32_SMC(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  920. duty = (RREG32_SMC(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
  921. if (duty100 == 0)
  922. return -EINVAL;
  923. tmp64 = (u64)duty * 100;
  924. do_div(tmp64, duty100);
  925. *speed = (u32)tmp64;
  926. if (*speed > 100)
  927. *speed = 100;
  928. return 0;
  929. }
  930. int ci_fan_ctrl_set_fan_speed_percent(struct radeon_device *rdev,
  931. u32 speed)
  932. {
  933. u32 tmp;
  934. u32 duty, duty100;
  935. u64 tmp64;
  936. struct ci_power_info *pi = ci_get_pi(rdev);
  937. if (rdev->pm.no_fan)
  938. return -ENOENT;
  939. if (pi->fan_is_controlled_by_smc)
  940. return -EINVAL;
  941. if (speed > 100)
  942. return -EINVAL;
  943. duty100 = (RREG32_SMC(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  944. if (duty100 == 0)
  945. return -EINVAL;
  946. tmp64 = (u64)speed * duty100;
  947. do_div(tmp64, 100);
  948. duty = (u32)tmp64;
  949. tmp = RREG32_SMC(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
  950. tmp |= FDO_STATIC_DUTY(duty);
  951. WREG32_SMC(CG_FDO_CTRL0, tmp);
  952. return 0;
  953. }
  954. void ci_fan_ctrl_set_mode(struct radeon_device *rdev, u32 mode)
  955. {
  956. if (mode) {
  957. /* stop auto-manage */
  958. if (rdev->pm.dpm.fan.ucode_fan_control)
  959. ci_fan_ctrl_stop_smc_fan_control(rdev);
  960. ci_fan_ctrl_set_static_mode(rdev, mode);
  961. } else {
  962. /* restart auto-manage */
  963. if (rdev->pm.dpm.fan.ucode_fan_control)
  964. ci_thermal_start_smc_fan_control(rdev);
  965. else
  966. ci_fan_ctrl_set_default_mode(rdev);
  967. }
  968. }
  969. u32 ci_fan_ctrl_get_mode(struct radeon_device *rdev)
  970. {
  971. struct ci_power_info *pi = ci_get_pi(rdev);
  972. u32 tmp;
  973. if (pi->fan_is_controlled_by_smc)
  974. return 0;
  975. tmp = RREG32_SMC(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
  976. return (tmp >> FDO_PWM_MODE_SHIFT);
  977. }
  978. #if 0
  979. static int ci_fan_ctrl_get_fan_speed_rpm(struct radeon_device *rdev,
  980. u32 *speed)
  981. {
  982. u32 tach_period;
  983. u32 xclk = radeon_get_xclk(rdev);
  984. if (rdev->pm.no_fan)
  985. return -ENOENT;
  986. if (rdev->pm.fan_pulses_per_revolution == 0)
  987. return -ENOENT;
  988. tach_period = (RREG32_SMC(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
  989. if (tach_period == 0)
  990. return -ENOENT;
  991. *speed = 60 * xclk * 10000 / tach_period;
  992. return 0;
  993. }
  994. static int ci_fan_ctrl_set_fan_speed_rpm(struct radeon_device *rdev,
  995. u32 speed)
  996. {
  997. u32 tach_period, tmp;
  998. u32 xclk = radeon_get_xclk(rdev);
  999. if (rdev->pm.no_fan)
  1000. return -ENOENT;
  1001. if (rdev->pm.fan_pulses_per_revolution == 0)
  1002. return -ENOENT;
  1003. if ((speed < rdev->pm.fan_min_rpm) ||
  1004. (speed > rdev->pm.fan_max_rpm))
  1005. return -EINVAL;
  1006. if (rdev->pm.dpm.fan.ucode_fan_control)
  1007. ci_fan_ctrl_stop_smc_fan_control(rdev);
  1008. tach_period = 60 * xclk * 10000 / (8 * speed);
  1009. tmp = RREG32_SMC(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
  1010. tmp |= TARGET_PERIOD(tach_period);
  1011. WREG32_SMC(CG_TACH_CTRL, tmp);
  1012. ci_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC_RPM);
  1013. return 0;
  1014. }
  1015. #endif
  1016. static void ci_fan_ctrl_set_default_mode(struct radeon_device *rdev)
  1017. {
  1018. struct ci_power_info *pi = ci_get_pi(rdev);
  1019. u32 tmp;
  1020. if (!pi->fan_ctrl_is_in_default_mode) {
  1021. tmp = RREG32_SMC(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  1022. tmp |= FDO_PWM_MODE(pi->fan_ctrl_default_mode);
  1023. WREG32_SMC(CG_FDO_CTRL2, tmp);
  1024. tmp = RREG32_SMC(CG_FDO_CTRL2) & ~TMIN_MASK;
  1025. tmp |= TMIN(pi->t_min);
  1026. WREG32_SMC(CG_FDO_CTRL2, tmp);
  1027. pi->fan_ctrl_is_in_default_mode = true;
  1028. }
  1029. }
  1030. static void ci_thermal_start_smc_fan_control(struct radeon_device *rdev)
  1031. {
  1032. if (rdev->pm.dpm.fan.ucode_fan_control) {
  1033. ci_fan_ctrl_start_smc_fan_control(rdev);
  1034. ci_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC);
  1035. }
  1036. }
  1037. static void ci_thermal_initialize(struct radeon_device *rdev)
  1038. {
  1039. u32 tmp;
  1040. if (rdev->pm.fan_pulses_per_revolution) {
  1041. tmp = RREG32_SMC(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
  1042. tmp |= EDGE_PER_REV(rdev->pm.fan_pulses_per_revolution -1);
  1043. WREG32_SMC(CG_TACH_CTRL, tmp);
  1044. }
  1045. tmp = RREG32_SMC(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
  1046. tmp |= TACH_PWM_RESP_RATE(0x28);
  1047. WREG32_SMC(CG_FDO_CTRL2, tmp);
  1048. }
  1049. static int ci_thermal_start_thermal_controller(struct radeon_device *rdev)
  1050. {
  1051. int ret;
  1052. ci_thermal_initialize(rdev);
  1053. ret = ci_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  1054. if (ret)
  1055. return ret;
  1056. ret = ci_thermal_enable_alert(rdev, true);
  1057. if (ret)
  1058. return ret;
  1059. if (rdev->pm.dpm.fan.ucode_fan_control) {
  1060. ret = ci_thermal_setup_fan_table(rdev);
  1061. if (ret)
  1062. return ret;
  1063. ci_thermal_start_smc_fan_control(rdev);
  1064. }
  1065. return 0;
  1066. }
  1067. static void ci_thermal_stop_thermal_controller(struct radeon_device *rdev)
  1068. {
  1069. if (!rdev->pm.no_fan)
  1070. ci_fan_ctrl_set_default_mode(rdev);
  1071. }
  1072. #if 0
  1073. static int ci_read_smc_soft_register(struct radeon_device *rdev,
  1074. u16 reg_offset, u32 *value)
  1075. {
  1076. struct ci_power_info *pi = ci_get_pi(rdev);
  1077. return ci_read_smc_sram_dword(rdev,
  1078. pi->soft_regs_start + reg_offset,
  1079. value, pi->sram_end);
  1080. }
  1081. #endif
  1082. static int ci_write_smc_soft_register(struct radeon_device *rdev,
  1083. u16 reg_offset, u32 value)
  1084. {
  1085. struct ci_power_info *pi = ci_get_pi(rdev);
  1086. return ci_write_smc_sram_dword(rdev,
  1087. pi->soft_regs_start + reg_offset,
  1088. value, pi->sram_end);
  1089. }
  1090. static void ci_init_fps_limits(struct radeon_device *rdev)
  1091. {
  1092. struct ci_power_info *pi = ci_get_pi(rdev);
  1093. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  1094. if (pi->caps_fps) {
  1095. u16 tmp;
  1096. tmp = 45;
  1097. table->FpsHighT = cpu_to_be16(tmp);
  1098. tmp = 30;
  1099. table->FpsLowT = cpu_to_be16(tmp);
  1100. }
  1101. }
  1102. static int ci_update_sclk_t(struct radeon_device *rdev)
  1103. {
  1104. struct ci_power_info *pi = ci_get_pi(rdev);
  1105. int ret = 0;
  1106. u32 low_sclk_interrupt_t = 0;
  1107. if (pi->caps_sclk_throttle_low_notification) {
  1108. low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
  1109. ret = ci_copy_bytes_to_smc(rdev,
  1110. pi->dpm_table_start +
  1111. offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
  1112. (u8 *)&low_sclk_interrupt_t,
  1113. sizeof(u32), pi->sram_end);
  1114. }
  1115. return ret;
  1116. }
  1117. static void ci_get_leakage_voltages(struct radeon_device *rdev)
  1118. {
  1119. struct ci_power_info *pi = ci_get_pi(rdev);
  1120. u16 leakage_id, virtual_voltage_id;
  1121. u16 vddc, vddci;
  1122. int i;
  1123. pi->vddc_leakage.count = 0;
  1124. pi->vddci_leakage.count = 0;
  1125. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  1126. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1127. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1128. if (radeon_atom_get_voltage_evv(rdev, virtual_voltage_id, &vddc) != 0)
  1129. continue;
  1130. if (vddc != 0 && vddc != virtual_voltage_id) {
  1131. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1132. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1133. pi->vddc_leakage.count++;
  1134. }
  1135. }
  1136. } else if (radeon_atom_get_leakage_id_from_vbios(rdev, &leakage_id) == 0) {
  1137. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1138. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1139. if (radeon_atom_get_leakage_vddc_based_on_leakage_params(rdev, &vddc, &vddci,
  1140. virtual_voltage_id,
  1141. leakage_id) == 0) {
  1142. if (vddc != 0 && vddc != virtual_voltage_id) {
  1143. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1144. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1145. pi->vddc_leakage.count++;
  1146. }
  1147. if (vddci != 0 && vddci != virtual_voltage_id) {
  1148. pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
  1149. pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
  1150. pi->vddci_leakage.count++;
  1151. }
  1152. }
  1153. }
  1154. }
  1155. }
  1156. static void ci_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
  1157. {
  1158. struct ci_power_info *pi = ci_get_pi(rdev);
  1159. bool want_thermal_protection;
  1160. enum radeon_dpm_event_src dpm_event_src;
  1161. u32 tmp;
  1162. switch (sources) {
  1163. case 0:
  1164. default:
  1165. want_thermal_protection = false;
  1166. break;
  1167. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
  1168. want_thermal_protection = true;
  1169. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
  1170. break;
  1171. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  1172. want_thermal_protection = true;
  1173. dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
  1174. break;
  1175. case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  1176. (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  1177. want_thermal_protection = true;
  1178. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  1179. break;
  1180. }
  1181. if (want_thermal_protection) {
  1182. #if 0
  1183. /* XXX: need to figure out how to handle this properly */
  1184. tmp = RREG32_SMC(CG_THERMAL_CTRL);
  1185. tmp &= DPM_EVENT_SRC_MASK;
  1186. tmp |= DPM_EVENT_SRC(dpm_event_src);
  1187. WREG32_SMC(CG_THERMAL_CTRL, tmp);
  1188. #endif
  1189. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1190. if (pi->thermal_protection)
  1191. tmp &= ~THERMAL_PROTECTION_DIS;
  1192. else
  1193. tmp |= THERMAL_PROTECTION_DIS;
  1194. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1195. } else {
  1196. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1197. tmp |= THERMAL_PROTECTION_DIS;
  1198. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1199. }
  1200. }
  1201. static void ci_enable_auto_throttle_source(struct radeon_device *rdev,
  1202. enum radeon_dpm_auto_throttle_src source,
  1203. bool enable)
  1204. {
  1205. struct ci_power_info *pi = ci_get_pi(rdev);
  1206. if (enable) {
  1207. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  1208. pi->active_auto_throttle_sources |= 1 << source;
  1209. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  1210. }
  1211. } else {
  1212. if (pi->active_auto_throttle_sources & (1 << source)) {
  1213. pi->active_auto_throttle_sources &= ~(1 << source);
  1214. ci_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  1215. }
  1216. }
  1217. }
  1218. static void ci_enable_vr_hot_gpio_interrupt(struct radeon_device *rdev)
  1219. {
  1220. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1221. ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
  1222. }
  1223. static int ci_unfreeze_sclk_mclk_dpm(struct radeon_device *rdev)
  1224. {
  1225. struct ci_power_info *pi = ci_get_pi(rdev);
  1226. PPSMC_Result smc_result;
  1227. if (!pi->need_update_smu7_dpm_table)
  1228. return 0;
  1229. if ((!pi->sclk_dpm_key_disabled) &&
  1230. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1231. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
  1232. if (smc_result != PPSMC_Result_OK)
  1233. return -EINVAL;
  1234. }
  1235. if ((!pi->mclk_dpm_key_disabled) &&
  1236. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1237. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
  1238. if (smc_result != PPSMC_Result_OK)
  1239. return -EINVAL;
  1240. }
  1241. pi->need_update_smu7_dpm_table = 0;
  1242. return 0;
  1243. }
  1244. static int ci_enable_sclk_mclk_dpm(struct radeon_device *rdev, bool enable)
  1245. {
  1246. struct ci_power_info *pi = ci_get_pi(rdev);
  1247. PPSMC_Result smc_result;
  1248. if (enable) {
  1249. if (!pi->sclk_dpm_key_disabled) {
  1250. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Enable);
  1251. if (smc_result != PPSMC_Result_OK)
  1252. return -EINVAL;
  1253. }
  1254. if (!pi->mclk_dpm_key_disabled) {
  1255. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Enable);
  1256. if (smc_result != PPSMC_Result_OK)
  1257. return -EINVAL;
  1258. WREG32_P(MC_SEQ_CNTL_3, CAC_EN, ~CAC_EN);
  1259. WREG32_SMC(LCAC_MC0_CNTL, 0x05);
  1260. WREG32_SMC(LCAC_MC1_CNTL, 0x05);
  1261. WREG32_SMC(LCAC_CPL_CNTL, 0x100005);
  1262. udelay(10);
  1263. WREG32_SMC(LCAC_MC0_CNTL, 0x400005);
  1264. WREG32_SMC(LCAC_MC1_CNTL, 0x400005);
  1265. WREG32_SMC(LCAC_CPL_CNTL, 0x500005);
  1266. }
  1267. } else {
  1268. if (!pi->sclk_dpm_key_disabled) {
  1269. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_DPM_Disable);
  1270. if (smc_result != PPSMC_Result_OK)
  1271. return -EINVAL;
  1272. }
  1273. if (!pi->mclk_dpm_key_disabled) {
  1274. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_Disable);
  1275. if (smc_result != PPSMC_Result_OK)
  1276. return -EINVAL;
  1277. }
  1278. }
  1279. return 0;
  1280. }
  1281. static int ci_start_dpm(struct radeon_device *rdev)
  1282. {
  1283. struct ci_power_info *pi = ci_get_pi(rdev);
  1284. PPSMC_Result smc_result;
  1285. int ret;
  1286. u32 tmp;
  1287. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1288. tmp |= GLOBAL_PWRMGT_EN;
  1289. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1290. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1291. tmp |= DYNAMIC_PM_EN;
  1292. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1293. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
  1294. WREG32_P(BIF_LNCNT_RESET, 0, ~RESET_LNCNT_EN);
  1295. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Enable);
  1296. if (smc_result != PPSMC_Result_OK)
  1297. return -EINVAL;
  1298. ret = ci_enable_sclk_mclk_dpm(rdev, true);
  1299. if (ret)
  1300. return ret;
  1301. if (!pi->pcie_dpm_key_disabled) {
  1302. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Enable);
  1303. if (smc_result != PPSMC_Result_OK)
  1304. return -EINVAL;
  1305. }
  1306. return 0;
  1307. }
  1308. static int ci_freeze_sclk_mclk_dpm(struct radeon_device *rdev)
  1309. {
  1310. struct ci_power_info *pi = ci_get_pi(rdev);
  1311. PPSMC_Result smc_result;
  1312. if (!pi->need_update_smu7_dpm_table)
  1313. return 0;
  1314. if ((!pi->sclk_dpm_key_disabled) &&
  1315. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1316. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_SCLKDPM_FreezeLevel);
  1317. if (smc_result != PPSMC_Result_OK)
  1318. return -EINVAL;
  1319. }
  1320. if ((!pi->mclk_dpm_key_disabled) &&
  1321. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1322. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_MCLKDPM_FreezeLevel);
  1323. if (smc_result != PPSMC_Result_OK)
  1324. return -EINVAL;
  1325. }
  1326. return 0;
  1327. }
  1328. static int ci_stop_dpm(struct radeon_device *rdev)
  1329. {
  1330. struct ci_power_info *pi = ci_get_pi(rdev);
  1331. PPSMC_Result smc_result;
  1332. int ret;
  1333. u32 tmp;
  1334. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1335. tmp &= ~GLOBAL_PWRMGT_EN;
  1336. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1337. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1338. tmp &= ~DYNAMIC_PM_EN;
  1339. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1340. if (!pi->pcie_dpm_key_disabled) {
  1341. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_PCIeDPM_Disable);
  1342. if (smc_result != PPSMC_Result_OK)
  1343. return -EINVAL;
  1344. }
  1345. ret = ci_enable_sclk_mclk_dpm(rdev, false);
  1346. if (ret)
  1347. return ret;
  1348. smc_result = ci_send_msg_to_smc(rdev, PPSMC_MSG_Voltage_Cntl_Disable);
  1349. if (smc_result != PPSMC_Result_OK)
  1350. return -EINVAL;
  1351. return 0;
  1352. }
  1353. static void ci_enable_sclk_control(struct radeon_device *rdev, bool enable)
  1354. {
  1355. u32 tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1356. if (enable)
  1357. tmp &= ~SCLK_PWRMGT_OFF;
  1358. else
  1359. tmp |= SCLK_PWRMGT_OFF;
  1360. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1361. }
  1362. #if 0
  1363. static int ci_notify_hw_of_power_source(struct radeon_device *rdev,
  1364. bool ac_power)
  1365. {
  1366. struct ci_power_info *pi = ci_get_pi(rdev);
  1367. struct radeon_cac_tdp_table *cac_tdp_table =
  1368. rdev->pm.dpm.dyn_state.cac_tdp_table;
  1369. u32 power_limit;
  1370. if (ac_power)
  1371. power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  1372. else
  1373. power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
  1374. ci_set_power_limit(rdev, power_limit);
  1375. if (pi->caps_automatic_dc_transition) {
  1376. if (ac_power)
  1377. ci_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC);
  1378. else
  1379. ci_send_msg_to_smc(rdev, PPSMC_MSG_Remove_DC_Clamp);
  1380. }
  1381. return 0;
  1382. }
  1383. #endif
  1384. static PPSMC_Result ci_send_msg_to_smc(struct radeon_device *rdev, PPSMC_Msg msg)
  1385. {
  1386. u32 tmp;
  1387. int i;
  1388. if (!ci_is_smc_running(rdev))
  1389. return PPSMC_Result_Failed;
  1390. WREG32(SMC_MESSAGE_0, msg);
  1391. for (i = 0; i < rdev->usec_timeout; i++) {
  1392. tmp = RREG32(SMC_RESP_0);
  1393. if (tmp != 0)
  1394. break;
  1395. udelay(1);
  1396. }
  1397. tmp = RREG32(SMC_RESP_0);
  1398. return (PPSMC_Result)tmp;
  1399. }
  1400. static PPSMC_Result ci_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  1401. PPSMC_Msg msg, u32 parameter)
  1402. {
  1403. WREG32(SMC_MSG_ARG_0, parameter);
  1404. return ci_send_msg_to_smc(rdev, msg);
  1405. }
  1406. static PPSMC_Result ci_send_msg_to_smc_return_parameter(struct radeon_device *rdev,
  1407. PPSMC_Msg msg, u32 *parameter)
  1408. {
  1409. PPSMC_Result smc_result;
  1410. smc_result = ci_send_msg_to_smc(rdev, msg);
  1411. if ((smc_result == PPSMC_Result_OK) && parameter)
  1412. *parameter = RREG32(SMC_MSG_ARG_0);
  1413. return smc_result;
  1414. }
  1415. static int ci_dpm_force_state_sclk(struct radeon_device *rdev, u32 n)
  1416. {
  1417. struct ci_power_info *pi = ci_get_pi(rdev);
  1418. if (!pi->sclk_dpm_key_disabled) {
  1419. PPSMC_Result smc_result =
  1420. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SCLKDPM_SetEnabledMask, 1 << n);
  1421. if (smc_result != PPSMC_Result_OK)
  1422. return -EINVAL;
  1423. }
  1424. return 0;
  1425. }
  1426. static int ci_dpm_force_state_mclk(struct radeon_device *rdev, u32 n)
  1427. {
  1428. struct ci_power_info *pi = ci_get_pi(rdev);
  1429. if (!pi->mclk_dpm_key_disabled) {
  1430. PPSMC_Result smc_result =
  1431. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_MCLKDPM_SetEnabledMask, 1 << n);
  1432. if (smc_result != PPSMC_Result_OK)
  1433. return -EINVAL;
  1434. }
  1435. return 0;
  1436. }
  1437. static int ci_dpm_force_state_pcie(struct radeon_device *rdev, u32 n)
  1438. {
  1439. struct ci_power_info *pi = ci_get_pi(rdev);
  1440. if (!pi->pcie_dpm_key_disabled) {
  1441. PPSMC_Result smc_result =
  1442. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
  1443. if (smc_result != PPSMC_Result_OK)
  1444. return -EINVAL;
  1445. }
  1446. return 0;
  1447. }
  1448. static int ci_set_power_limit(struct radeon_device *rdev, u32 n)
  1449. {
  1450. struct ci_power_info *pi = ci_get_pi(rdev);
  1451. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
  1452. PPSMC_Result smc_result =
  1453. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_PkgPwrSetLimit, n);
  1454. if (smc_result != PPSMC_Result_OK)
  1455. return -EINVAL;
  1456. }
  1457. return 0;
  1458. }
  1459. static int ci_set_overdrive_target_tdp(struct radeon_device *rdev,
  1460. u32 target_tdp)
  1461. {
  1462. PPSMC_Result smc_result =
  1463. ci_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
  1464. if (smc_result != PPSMC_Result_OK)
  1465. return -EINVAL;
  1466. return 0;
  1467. }
  1468. #if 0
  1469. static int ci_set_boot_state(struct radeon_device *rdev)
  1470. {
  1471. return ci_enable_sclk_mclk_dpm(rdev, false);
  1472. }
  1473. #endif
  1474. static u32 ci_get_average_sclk_freq(struct radeon_device *rdev)
  1475. {
  1476. u32 sclk_freq;
  1477. PPSMC_Result smc_result =
  1478. ci_send_msg_to_smc_return_parameter(rdev,
  1479. PPSMC_MSG_API_GetSclkFrequency,
  1480. &sclk_freq);
  1481. if (smc_result != PPSMC_Result_OK)
  1482. sclk_freq = 0;
  1483. return sclk_freq;
  1484. }
  1485. static u32 ci_get_average_mclk_freq(struct radeon_device *rdev)
  1486. {
  1487. u32 mclk_freq;
  1488. PPSMC_Result smc_result =
  1489. ci_send_msg_to_smc_return_parameter(rdev,
  1490. PPSMC_MSG_API_GetMclkFrequency,
  1491. &mclk_freq);
  1492. if (smc_result != PPSMC_Result_OK)
  1493. mclk_freq = 0;
  1494. return mclk_freq;
  1495. }
  1496. static void ci_dpm_start_smc(struct radeon_device *rdev)
  1497. {
  1498. int i;
  1499. ci_program_jump_on_start(rdev);
  1500. ci_start_smc_clock(rdev);
  1501. ci_start_smc(rdev);
  1502. for (i = 0; i < rdev->usec_timeout; i++) {
  1503. if (RREG32_SMC(FIRMWARE_FLAGS) & INTERRUPTS_ENABLED)
  1504. break;
  1505. }
  1506. }
  1507. static void ci_dpm_stop_smc(struct radeon_device *rdev)
  1508. {
  1509. ci_reset_smc(rdev);
  1510. ci_stop_smc_clock(rdev);
  1511. }
  1512. static int ci_process_firmware_header(struct radeon_device *rdev)
  1513. {
  1514. struct ci_power_info *pi = ci_get_pi(rdev);
  1515. u32 tmp;
  1516. int ret;
  1517. ret = ci_read_smc_sram_dword(rdev,
  1518. SMU7_FIRMWARE_HEADER_LOCATION +
  1519. offsetof(SMU7_Firmware_Header, DpmTable),
  1520. &tmp, pi->sram_end);
  1521. if (ret)
  1522. return ret;
  1523. pi->dpm_table_start = tmp;
  1524. ret = ci_read_smc_sram_dword(rdev,
  1525. SMU7_FIRMWARE_HEADER_LOCATION +
  1526. offsetof(SMU7_Firmware_Header, SoftRegisters),
  1527. &tmp, pi->sram_end);
  1528. if (ret)
  1529. return ret;
  1530. pi->soft_regs_start = tmp;
  1531. ret = ci_read_smc_sram_dword(rdev,
  1532. SMU7_FIRMWARE_HEADER_LOCATION +
  1533. offsetof(SMU7_Firmware_Header, mcRegisterTable),
  1534. &tmp, pi->sram_end);
  1535. if (ret)
  1536. return ret;
  1537. pi->mc_reg_table_start = tmp;
  1538. ret = ci_read_smc_sram_dword(rdev,
  1539. SMU7_FIRMWARE_HEADER_LOCATION +
  1540. offsetof(SMU7_Firmware_Header, FanTable),
  1541. &tmp, pi->sram_end);
  1542. if (ret)
  1543. return ret;
  1544. pi->fan_table_start = tmp;
  1545. ret = ci_read_smc_sram_dword(rdev,
  1546. SMU7_FIRMWARE_HEADER_LOCATION +
  1547. offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
  1548. &tmp, pi->sram_end);
  1549. if (ret)
  1550. return ret;
  1551. pi->arb_table_start = tmp;
  1552. return 0;
  1553. }
  1554. static void ci_read_clock_registers(struct radeon_device *rdev)
  1555. {
  1556. struct ci_power_info *pi = ci_get_pi(rdev);
  1557. pi->clock_registers.cg_spll_func_cntl =
  1558. RREG32_SMC(CG_SPLL_FUNC_CNTL);
  1559. pi->clock_registers.cg_spll_func_cntl_2 =
  1560. RREG32_SMC(CG_SPLL_FUNC_CNTL_2);
  1561. pi->clock_registers.cg_spll_func_cntl_3 =
  1562. RREG32_SMC(CG_SPLL_FUNC_CNTL_3);
  1563. pi->clock_registers.cg_spll_func_cntl_4 =
  1564. RREG32_SMC(CG_SPLL_FUNC_CNTL_4);
  1565. pi->clock_registers.cg_spll_spread_spectrum =
  1566. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1567. pi->clock_registers.cg_spll_spread_spectrum_2 =
  1568. RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM_2);
  1569. pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  1570. pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  1571. pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  1572. pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  1573. pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  1574. pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  1575. pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  1576. pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  1577. pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  1578. }
  1579. static void ci_init_sclk_t(struct radeon_device *rdev)
  1580. {
  1581. struct ci_power_info *pi = ci_get_pi(rdev);
  1582. pi->low_sclk_interrupt_t = 0;
  1583. }
  1584. static void ci_enable_thermal_protection(struct radeon_device *rdev,
  1585. bool enable)
  1586. {
  1587. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1588. if (enable)
  1589. tmp &= ~THERMAL_PROTECTION_DIS;
  1590. else
  1591. tmp |= THERMAL_PROTECTION_DIS;
  1592. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1593. }
  1594. static void ci_enable_acpi_power_management(struct radeon_device *rdev)
  1595. {
  1596. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  1597. tmp |= STATIC_PM_EN;
  1598. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1599. }
  1600. #if 0
  1601. static int ci_enter_ulp_state(struct radeon_device *rdev)
  1602. {
  1603. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  1604. udelay(25000);
  1605. return 0;
  1606. }
  1607. static int ci_exit_ulp_state(struct radeon_device *rdev)
  1608. {
  1609. int i;
  1610. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  1611. udelay(7000);
  1612. for (i = 0; i < rdev->usec_timeout; i++) {
  1613. if (RREG32(SMC_RESP_0) == 1)
  1614. break;
  1615. udelay(1000);
  1616. }
  1617. return 0;
  1618. }
  1619. #endif
  1620. static int ci_notify_smc_display_change(struct radeon_device *rdev,
  1621. bool has_display)
  1622. {
  1623. PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  1624. return (ci_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
  1625. }
  1626. static int ci_enable_ds_master_switch(struct radeon_device *rdev,
  1627. bool enable)
  1628. {
  1629. struct ci_power_info *pi = ci_get_pi(rdev);
  1630. if (enable) {
  1631. if (pi->caps_sclk_ds) {
  1632. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
  1633. return -EINVAL;
  1634. } else {
  1635. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1636. return -EINVAL;
  1637. }
  1638. } else {
  1639. if (pi->caps_sclk_ds) {
  1640. if (ci_send_msg_to_smc(rdev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1641. return -EINVAL;
  1642. }
  1643. }
  1644. return 0;
  1645. }
  1646. static void ci_program_display_gap(struct radeon_device *rdev)
  1647. {
  1648. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1649. u32 pre_vbi_time_in_us;
  1650. u32 frame_time_in_us;
  1651. u32 ref_clock = rdev->clock.spll.reference_freq;
  1652. u32 refresh_rate = r600_dpm_get_vrefresh(rdev);
  1653. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  1654. tmp &= ~DISP_GAP_MASK;
  1655. if (rdev->pm.dpm.new_active_crtc_count > 0)
  1656. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  1657. else
  1658. tmp |= DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  1659. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1660. if (refresh_rate == 0)
  1661. refresh_rate = 60;
  1662. if (vblank_time == 0xffffffff)
  1663. vblank_time = 500;
  1664. frame_time_in_us = 1000000 / refresh_rate;
  1665. pre_vbi_time_in_us =
  1666. frame_time_in_us - 200 - vblank_time;
  1667. tmp = pre_vbi_time_in_us * (ref_clock / 100);
  1668. WREG32_SMC(CG_DISPLAY_GAP_CNTL2, tmp);
  1669. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
  1670. ci_write_smc_soft_register(rdev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
  1671. ci_notify_smc_display_change(rdev, (rdev->pm.dpm.new_active_crtc_count == 1));
  1672. }
  1673. static void ci_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
  1674. {
  1675. struct ci_power_info *pi = ci_get_pi(rdev);
  1676. u32 tmp;
  1677. if (enable) {
  1678. if (pi->caps_sclk_ss_support) {
  1679. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1680. tmp |= DYN_SPREAD_SPECTRUM_EN;
  1681. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1682. }
  1683. } else {
  1684. tmp = RREG32_SMC(CG_SPLL_SPREAD_SPECTRUM);
  1685. tmp &= ~SSEN;
  1686. WREG32_SMC(CG_SPLL_SPREAD_SPECTRUM, tmp);
  1687. tmp = RREG32_SMC(GENERAL_PWRMGT);
  1688. tmp &= ~DYN_SPREAD_SPECTRUM_EN;
  1689. WREG32_SMC(GENERAL_PWRMGT, tmp);
  1690. }
  1691. }
  1692. static void ci_program_sstp(struct radeon_device *rdev)
  1693. {
  1694. WREG32_SMC(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  1695. }
  1696. static void ci_enable_display_gap(struct radeon_device *rdev)
  1697. {
  1698. u32 tmp = RREG32_SMC(CG_DISPLAY_GAP_CNTL);
  1699. tmp &= ~(DISP_GAP_MASK | DISP_GAP_MCHG_MASK);
  1700. tmp |= (DISP_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  1701. DISP_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK));
  1702. WREG32_SMC(CG_DISPLAY_GAP_CNTL, tmp);
  1703. }
  1704. static void ci_program_vc(struct radeon_device *rdev)
  1705. {
  1706. u32 tmp;
  1707. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1708. tmp &= ~(RESET_SCLK_CNT | RESET_BUSY_CNT);
  1709. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1710. WREG32_SMC(CG_FTV_0, CISLANDS_VRC_DFLT0);
  1711. WREG32_SMC(CG_FTV_1, CISLANDS_VRC_DFLT1);
  1712. WREG32_SMC(CG_FTV_2, CISLANDS_VRC_DFLT2);
  1713. WREG32_SMC(CG_FTV_3, CISLANDS_VRC_DFLT3);
  1714. WREG32_SMC(CG_FTV_4, CISLANDS_VRC_DFLT4);
  1715. WREG32_SMC(CG_FTV_5, CISLANDS_VRC_DFLT5);
  1716. WREG32_SMC(CG_FTV_6, CISLANDS_VRC_DFLT6);
  1717. WREG32_SMC(CG_FTV_7, CISLANDS_VRC_DFLT7);
  1718. }
  1719. static void ci_clear_vc(struct radeon_device *rdev)
  1720. {
  1721. u32 tmp;
  1722. tmp = RREG32_SMC(SCLK_PWRMGT_CNTL);
  1723. tmp |= (RESET_SCLK_CNT | RESET_BUSY_CNT);
  1724. WREG32_SMC(SCLK_PWRMGT_CNTL, tmp);
  1725. WREG32_SMC(CG_FTV_0, 0);
  1726. WREG32_SMC(CG_FTV_1, 0);
  1727. WREG32_SMC(CG_FTV_2, 0);
  1728. WREG32_SMC(CG_FTV_3, 0);
  1729. WREG32_SMC(CG_FTV_4, 0);
  1730. WREG32_SMC(CG_FTV_5, 0);
  1731. WREG32_SMC(CG_FTV_6, 0);
  1732. WREG32_SMC(CG_FTV_7, 0);
  1733. }
  1734. static int ci_upload_firmware(struct radeon_device *rdev)
  1735. {
  1736. struct ci_power_info *pi = ci_get_pi(rdev);
  1737. int i, ret;
  1738. for (i = 0; i < rdev->usec_timeout; i++) {
  1739. if (RREG32_SMC(RCU_UC_EVENTS) & BOOT_SEQ_DONE)
  1740. break;
  1741. }
  1742. WREG32_SMC(SMC_SYSCON_MISC_CNTL, 1);
  1743. ci_stop_smc_clock(rdev);
  1744. ci_reset_smc(rdev);
  1745. ret = ci_load_smc_ucode(rdev, pi->sram_end);
  1746. return ret;
  1747. }
  1748. static int ci_get_svi2_voltage_table(struct radeon_device *rdev,
  1749. struct radeon_clock_voltage_dependency_table *voltage_dependency_table,
  1750. struct atom_voltage_table *voltage_table)
  1751. {
  1752. u32 i;
  1753. if (voltage_dependency_table == NULL)
  1754. return -EINVAL;
  1755. voltage_table->mask_low = 0;
  1756. voltage_table->phase_delay = 0;
  1757. voltage_table->count = voltage_dependency_table->count;
  1758. for (i = 0; i < voltage_table->count; i++) {
  1759. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  1760. voltage_table->entries[i].smio_low = 0;
  1761. }
  1762. return 0;
  1763. }
  1764. static int ci_construct_voltage_tables(struct radeon_device *rdev)
  1765. {
  1766. struct ci_power_info *pi = ci_get_pi(rdev);
  1767. int ret;
  1768. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1769. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
  1770. VOLTAGE_OBJ_GPIO_LUT,
  1771. &pi->vddc_voltage_table);
  1772. if (ret)
  1773. return ret;
  1774. } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1775. ret = ci_get_svi2_voltage_table(rdev,
  1776. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1777. &pi->vddc_voltage_table);
  1778. if (ret)
  1779. return ret;
  1780. }
  1781. if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
  1782. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDC,
  1783. &pi->vddc_voltage_table);
  1784. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1785. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
  1786. VOLTAGE_OBJ_GPIO_LUT,
  1787. &pi->vddci_voltage_table);
  1788. if (ret)
  1789. return ret;
  1790. } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1791. ret = ci_get_svi2_voltage_table(rdev,
  1792. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1793. &pi->vddci_voltage_table);
  1794. if (ret)
  1795. return ret;
  1796. }
  1797. if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
  1798. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_VDDCI,
  1799. &pi->vddci_voltage_table);
  1800. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1801. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
  1802. VOLTAGE_OBJ_GPIO_LUT,
  1803. &pi->mvdd_voltage_table);
  1804. if (ret)
  1805. return ret;
  1806. } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1807. ret = ci_get_svi2_voltage_table(rdev,
  1808. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1809. &pi->mvdd_voltage_table);
  1810. if (ret)
  1811. return ret;
  1812. }
  1813. if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
  1814. si_trim_voltage_table_to_fit_state_table(rdev, SMU7_MAX_LEVELS_MVDD,
  1815. &pi->mvdd_voltage_table);
  1816. return 0;
  1817. }
  1818. static void ci_populate_smc_voltage_table(struct radeon_device *rdev,
  1819. struct atom_voltage_table_entry *voltage_table,
  1820. SMU7_Discrete_VoltageLevel *smc_voltage_table)
  1821. {
  1822. int ret;
  1823. ret = ci_get_std_voltage_value_sidd(rdev, voltage_table,
  1824. &smc_voltage_table->StdVoltageHiSidd,
  1825. &smc_voltage_table->StdVoltageLoSidd);
  1826. if (ret) {
  1827. smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
  1828. smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
  1829. }
  1830. smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
  1831. smc_voltage_table->StdVoltageHiSidd =
  1832. cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
  1833. smc_voltage_table->StdVoltageLoSidd =
  1834. cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
  1835. }
  1836. static int ci_populate_smc_vddc_table(struct radeon_device *rdev,
  1837. SMU7_Discrete_DpmTable *table)
  1838. {
  1839. struct ci_power_info *pi = ci_get_pi(rdev);
  1840. unsigned int count;
  1841. table->VddcLevelCount = pi->vddc_voltage_table.count;
  1842. for (count = 0; count < table->VddcLevelCount; count++) {
  1843. ci_populate_smc_voltage_table(rdev,
  1844. &pi->vddc_voltage_table.entries[count],
  1845. &table->VddcLevel[count]);
  1846. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1847. table->VddcLevel[count].Smio |=
  1848. pi->vddc_voltage_table.entries[count].smio_low;
  1849. else
  1850. table->VddcLevel[count].Smio = 0;
  1851. }
  1852. table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
  1853. return 0;
  1854. }
  1855. static int ci_populate_smc_vddci_table(struct radeon_device *rdev,
  1856. SMU7_Discrete_DpmTable *table)
  1857. {
  1858. unsigned int count;
  1859. struct ci_power_info *pi = ci_get_pi(rdev);
  1860. table->VddciLevelCount = pi->vddci_voltage_table.count;
  1861. for (count = 0; count < table->VddciLevelCount; count++) {
  1862. ci_populate_smc_voltage_table(rdev,
  1863. &pi->vddci_voltage_table.entries[count],
  1864. &table->VddciLevel[count]);
  1865. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1866. table->VddciLevel[count].Smio |=
  1867. pi->vddci_voltage_table.entries[count].smio_low;
  1868. else
  1869. table->VddciLevel[count].Smio = 0;
  1870. }
  1871. table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
  1872. return 0;
  1873. }
  1874. static int ci_populate_smc_mvdd_table(struct radeon_device *rdev,
  1875. SMU7_Discrete_DpmTable *table)
  1876. {
  1877. struct ci_power_info *pi = ci_get_pi(rdev);
  1878. unsigned int count;
  1879. table->MvddLevelCount = pi->mvdd_voltage_table.count;
  1880. for (count = 0; count < table->MvddLevelCount; count++) {
  1881. ci_populate_smc_voltage_table(rdev,
  1882. &pi->mvdd_voltage_table.entries[count],
  1883. &table->MvddLevel[count]);
  1884. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1885. table->MvddLevel[count].Smio |=
  1886. pi->mvdd_voltage_table.entries[count].smio_low;
  1887. else
  1888. table->MvddLevel[count].Smio = 0;
  1889. }
  1890. table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
  1891. return 0;
  1892. }
  1893. static int ci_populate_smc_voltage_tables(struct radeon_device *rdev,
  1894. SMU7_Discrete_DpmTable *table)
  1895. {
  1896. int ret;
  1897. ret = ci_populate_smc_vddc_table(rdev, table);
  1898. if (ret)
  1899. return ret;
  1900. ret = ci_populate_smc_vddci_table(rdev, table);
  1901. if (ret)
  1902. return ret;
  1903. ret = ci_populate_smc_mvdd_table(rdev, table);
  1904. if (ret)
  1905. return ret;
  1906. return 0;
  1907. }
  1908. static int ci_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
  1909. SMU7_Discrete_VoltageLevel *voltage)
  1910. {
  1911. struct ci_power_info *pi = ci_get_pi(rdev);
  1912. u32 i = 0;
  1913. if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  1914. for (i = 0; i < rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
  1915. if (mclk <= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
  1916. voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
  1917. break;
  1918. }
  1919. }
  1920. if (i >= rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
  1921. return -EINVAL;
  1922. }
  1923. return -EINVAL;
  1924. }
  1925. static int ci_get_std_voltage_value_sidd(struct radeon_device *rdev,
  1926. struct atom_voltage_table_entry *voltage_table,
  1927. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
  1928. {
  1929. u16 v_index, idx;
  1930. bool voltage_found = false;
  1931. *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
  1932. *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
  1933. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  1934. return -EINVAL;
  1935. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  1936. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1937. if (voltage_table->value ==
  1938. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1939. voltage_found = true;
  1940. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1941. idx = v_index;
  1942. else
  1943. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1944. *std_voltage_lo_sidd =
  1945. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1946. *std_voltage_hi_sidd =
  1947. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1948. break;
  1949. }
  1950. }
  1951. if (!voltage_found) {
  1952. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  1953. if (voltage_table->value <=
  1954. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  1955. voltage_found = true;
  1956. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  1957. idx = v_index;
  1958. else
  1959. idx = rdev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  1960. *std_voltage_lo_sidd =
  1961. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  1962. *std_voltage_hi_sidd =
  1963. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  1964. break;
  1965. }
  1966. }
  1967. }
  1968. }
  1969. return 0;
  1970. }
  1971. static void ci_populate_phase_value_based_on_sclk(struct radeon_device *rdev,
  1972. const struct radeon_phase_shedding_limits_table *limits,
  1973. u32 sclk,
  1974. u32 *phase_shedding)
  1975. {
  1976. unsigned int i;
  1977. *phase_shedding = 1;
  1978. for (i = 0; i < limits->count; i++) {
  1979. if (sclk < limits->entries[i].sclk) {
  1980. *phase_shedding = i;
  1981. break;
  1982. }
  1983. }
  1984. }
  1985. static void ci_populate_phase_value_based_on_mclk(struct radeon_device *rdev,
  1986. const struct radeon_phase_shedding_limits_table *limits,
  1987. u32 mclk,
  1988. u32 *phase_shedding)
  1989. {
  1990. unsigned int i;
  1991. *phase_shedding = 1;
  1992. for (i = 0; i < limits->count; i++) {
  1993. if (mclk < limits->entries[i].mclk) {
  1994. *phase_shedding = i;
  1995. break;
  1996. }
  1997. }
  1998. }
  1999. static int ci_init_arb_table_index(struct radeon_device *rdev)
  2000. {
  2001. struct ci_power_info *pi = ci_get_pi(rdev);
  2002. u32 tmp;
  2003. int ret;
  2004. ret = ci_read_smc_sram_dword(rdev, pi->arb_table_start,
  2005. &tmp, pi->sram_end);
  2006. if (ret)
  2007. return ret;
  2008. tmp &= 0x00FFFFFF;
  2009. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  2010. return ci_write_smc_sram_dword(rdev, pi->arb_table_start,
  2011. tmp, pi->sram_end);
  2012. }
  2013. static int ci_get_dependency_volt_by_clk(struct radeon_device *rdev,
  2014. struct radeon_clock_voltage_dependency_table *allowed_clock_voltage_table,
  2015. u32 clock, u32 *voltage)
  2016. {
  2017. u32 i = 0;
  2018. if (allowed_clock_voltage_table->count == 0)
  2019. return -EINVAL;
  2020. for (i = 0; i < allowed_clock_voltage_table->count; i++) {
  2021. if (allowed_clock_voltage_table->entries[i].clk >= clock) {
  2022. *voltage = allowed_clock_voltage_table->entries[i].v;
  2023. return 0;
  2024. }
  2025. }
  2026. *voltage = allowed_clock_voltage_table->entries[i-1].v;
  2027. return 0;
  2028. }
  2029. static u8 ci_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
  2030. u32 sclk, u32 min_sclk_in_sr)
  2031. {
  2032. u32 i;
  2033. u32 tmp;
  2034. u32 min = (min_sclk_in_sr > CISLAND_MINIMUM_ENGINE_CLOCK) ?
  2035. min_sclk_in_sr : CISLAND_MINIMUM_ENGINE_CLOCK;
  2036. if (sclk < min)
  2037. return 0;
  2038. for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  2039. tmp = sclk / (1 << i);
  2040. if (tmp >= min || i == 0)
  2041. break;
  2042. }
  2043. return (u8)i;
  2044. }
  2045. static int ci_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
  2046. {
  2047. return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  2048. }
  2049. static int ci_reset_to_default(struct radeon_device *rdev)
  2050. {
  2051. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  2052. 0 : -EINVAL;
  2053. }
  2054. static int ci_force_switch_to_arb_f0(struct radeon_device *rdev)
  2055. {
  2056. u32 tmp;
  2057. tmp = (RREG32_SMC(SMC_SCRATCH9) & 0x0000ff00) >> 8;
  2058. if (tmp == MC_CG_ARB_FREQ_F0)
  2059. return 0;
  2060. return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
  2061. }
  2062. static void ci_register_patching_mc_arb(struct radeon_device *rdev,
  2063. const u32 engine_clock,
  2064. const u32 memory_clock,
  2065. u32 *dram_timimg2)
  2066. {
  2067. bool patch;
  2068. u32 tmp, tmp2;
  2069. tmp = RREG32(MC_SEQ_MISC0);
  2070. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  2071. if (patch &&
  2072. ((rdev->pdev->device == 0x67B0) ||
  2073. (rdev->pdev->device == 0x67B1))) {
  2074. if ((memory_clock > 100000) && (memory_clock <= 125000)) {
  2075. tmp2 = (((0x31 * engine_clock) / 125000) - 1) & 0xff;
  2076. *dram_timimg2 &= ~0x00ff0000;
  2077. *dram_timimg2 |= tmp2 << 16;
  2078. } else if ((memory_clock > 125000) && (memory_clock <= 137500)) {
  2079. tmp2 = (((0x36 * engine_clock) / 137500) - 1) & 0xff;
  2080. *dram_timimg2 &= ~0x00ff0000;
  2081. *dram_timimg2 |= tmp2 << 16;
  2082. }
  2083. }
  2084. }
  2085. static int ci_populate_memory_timing_parameters(struct radeon_device *rdev,
  2086. u32 sclk,
  2087. u32 mclk,
  2088. SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
  2089. {
  2090. u32 dram_timing;
  2091. u32 dram_timing2;
  2092. u32 burst_time;
  2093. radeon_atom_set_engine_dram_timings(rdev, sclk, mclk);
  2094. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  2095. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  2096. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  2097. ci_register_patching_mc_arb(rdev, sclk, mclk, &dram_timing2);
  2098. arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
  2099. arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
  2100. arb_regs->McArbBurstTime = (u8)burst_time;
  2101. return 0;
  2102. }
  2103. static int ci_do_program_memory_timing_parameters(struct radeon_device *rdev)
  2104. {
  2105. struct ci_power_info *pi = ci_get_pi(rdev);
  2106. SMU7_Discrete_MCArbDramTimingTable arb_regs;
  2107. u32 i, j;
  2108. int ret = 0;
  2109. memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
  2110. for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
  2111. for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
  2112. ret = ci_populate_memory_timing_parameters(rdev,
  2113. pi->dpm_table.sclk_table.dpm_levels[i].value,
  2114. pi->dpm_table.mclk_table.dpm_levels[j].value,
  2115. &arb_regs.entries[i][j]);
  2116. if (ret)
  2117. break;
  2118. }
  2119. }
  2120. if (ret == 0)
  2121. ret = ci_copy_bytes_to_smc(rdev,
  2122. pi->arb_table_start,
  2123. (u8 *)&arb_regs,
  2124. sizeof(SMU7_Discrete_MCArbDramTimingTable),
  2125. pi->sram_end);
  2126. return ret;
  2127. }
  2128. static int ci_program_memory_timing_parameters(struct radeon_device *rdev)
  2129. {
  2130. struct ci_power_info *pi = ci_get_pi(rdev);
  2131. if (pi->need_update_smu7_dpm_table == 0)
  2132. return 0;
  2133. return ci_do_program_memory_timing_parameters(rdev);
  2134. }
  2135. static void ci_populate_smc_initial_state(struct radeon_device *rdev,
  2136. struct radeon_ps *radeon_boot_state)
  2137. {
  2138. struct ci_ps *boot_state = ci_get_ps(radeon_boot_state);
  2139. struct ci_power_info *pi = ci_get_pi(rdev);
  2140. u32 level = 0;
  2141. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
  2142. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
  2143. boot_state->performance_levels[0].sclk) {
  2144. pi->smc_state_table.GraphicsBootLevel = level;
  2145. break;
  2146. }
  2147. }
  2148. for (level = 0; level < rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
  2149. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
  2150. boot_state->performance_levels[0].mclk) {
  2151. pi->smc_state_table.MemoryBootLevel = level;
  2152. break;
  2153. }
  2154. }
  2155. }
  2156. static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
  2157. {
  2158. u32 i;
  2159. u32 mask_value = 0;
  2160. for (i = dpm_table->count; i > 0; i--) {
  2161. mask_value = mask_value << 1;
  2162. if (dpm_table->dpm_levels[i-1].enabled)
  2163. mask_value |= 0x1;
  2164. else
  2165. mask_value &= 0xFFFFFFFE;
  2166. }
  2167. return mask_value;
  2168. }
  2169. static void ci_populate_smc_link_level(struct radeon_device *rdev,
  2170. SMU7_Discrete_DpmTable *table)
  2171. {
  2172. struct ci_power_info *pi = ci_get_pi(rdev);
  2173. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2174. u32 i;
  2175. for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
  2176. table->LinkLevel[i].PcieGenSpeed =
  2177. (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
  2178. table->LinkLevel[i].PcieLaneCount =
  2179. r600_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
  2180. table->LinkLevel[i].EnabledForActivity = 1;
  2181. table->LinkLevel[i].DownT = cpu_to_be32(5);
  2182. table->LinkLevel[i].UpT = cpu_to_be32(30);
  2183. }
  2184. pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
  2185. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  2186. ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
  2187. }
  2188. static int ci_populate_smc_uvd_level(struct radeon_device *rdev,
  2189. SMU7_Discrete_DpmTable *table)
  2190. {
  2191. u32 count;
  2192. struct atom_clock_dividers dividers;
  2193. int ret = -EINVAL;
  2194. table->UvdLevelCount =
  2195. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
  2196. for (count = 0; count < table->UvdLevelCount; count++) {
  2197. table->UvdLevel[count].VclkFrequency =
  2198. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
  2199. table->UvdLevel[count].DclkFrequency =
  2200. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
  2201. table->UvdLevel[count].MinVddc =
  2202. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2203. table->UvdLevel[count].MinVddcPhases = 1;
  2204. ret = radeon_atom_get_clock_dividers(rdev,
  2205. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2206. table->UvdLevel[count].VclkFrequency, false, &dividers);
  2207. if (ret)
  2208. return ret;
  2209. table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
  2210. ret = radeon_atom_get_clock_dividers(rdev,
  2211. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2212. table->UvdLevel[count].DclkFrequency, false, &dividers);
  2213. if (ret)
  2214. return ret;
  2215. table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
  2216. table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
  2217. table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
  2218. table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
  2219. }
  2220. return ret;
  2221. }
  2222. static int ci_populate_smc_vce_level(struct radeon_device *rdev,
  2223. SMU7_Discrete_DpmTable *table)
  2224. {
  2225. u32 count;
  2226. struct atom_clock_dividers dividers;
  2227. int ret = -EINVAL;
  2228. table->VceLevelCount =
  2229. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
  2230. for (count = 0; count < table->VceLevelCount; count++) {
  2231. table->VceLevel[count].Frequency =
  2232. rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
  2233. table->VceLevel[count].MinVoltage =
  2234. (u16)rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2235. table->VceLevel[count].MinPhases = 1;
  2236. ret = radeon_atom_get_clock_dividers(rdev,
  2237. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2238. table->VceLevel[count].Frequency, false, &dividers);
  2239. if (ret)
  2240. return ret;
  2241. table->VceLevel[count].Divider = (u8)dividers.post_divider;
  2242. table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
  2243. table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
  2244. }
  2245. return ret;
  2246. }
  2247. static int ci_populate_smc_acp_level(struct radeon_device *rdev,
  2248. SMU7_Discrete_DpmTable *table)
  2249. {
  2250. u32 count;
  2251. struct atom_clock_dividers dividers;
  2252. int ret = -EINVAL;
  2253. table->AcpLevelCount = (u8)
  2254. (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
  2255. for (count = 0; count < table->AcpLevelCount; count++) {
  2256. table->AcpLevel[count].Frequency =
  2257. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
  2258. table->AcpLevel[count].MinVoltage =
  2259. rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
  2260. table->AcpLevel[count].MinPhases = 1;
  2261. ret = radeon_atom_get_clock_dividers(rdev,
  2262. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2263. table->AcpLevel[count].Frequency, false, &dividers);
  2264. if (ret)
  2265. return ret;
  2266. table->AcpLevel[count].Divider = (u8)dividers.post_divider;
  2267. table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
  2268. table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
  2269. }
  2270. return ret;
  2271. }
  2272. static int ci_populate_smc_samu_level(struct radeon_device *rdev,
  2273. SMU7_Discrete_DpmTable *table)
  2274. {
  2275. u32 count;
  2276. struct atom_clock_dividers dividers;
  2277. int ret = -EINVAL;
  2278. table->SamuLevelCount =
  2279. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
  2280. for (count = 0; count < table->SamuLevelCount; count++) {
  2281. table->SamuLevel[count].Frequency =
  2282. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
  2283. table->SamuLevel[count].MinVoltage =
  2284. rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2285. table->SamuLevel[count].MinPhases = 1;
  2286. ret = radeon_atom_get_clock_dividers(rdev,
  2287. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2288. table->SamuLevel[count].Frequency, false, &dividers);
  2289. if (ret)
  2290. return ret;
  2291. table->SamuLevel[count].Divider = (u8)dividers.post_divider;
  2292. table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
  2293. table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
  2294. }
  2295. return ret;
  2296. }
  2297. static int ci_calculate_mclk_params(struct radeon_device *rdev,
  2298. u32 memory_clock,
  2299. SMU7_Discrete_MemoryLevel *mclk,
  2300. bool strobe_mode,
  2301. bool dll_state_on)
  2302. {
  2303. struct ci_power_info *pi = ci_get_pi(rdev);
  2304. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2305. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2306. u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
  2307. u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
  2308. u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
  2309. u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
  2310. u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
  2311. u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
  2312. u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
  2313. struct atom_mpll_param mpll_param;
  2314. int ret;
  2315. ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
  2316. if (ret)
  2317. return ret;
  2318. mpll_func_cntl &= ~BWCTRL_MASK;
  2319. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  2320. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  2321. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  2322. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  2323. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  2324. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  2325. if (pi->mem_gddr5) {
  2326. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  2327. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  2328. YCLK_POST_DIV(mpll_param.post_div);
  2329. }
  2330. if (pi->caps_mclk_ss_support) {
  2331. struct radeon_atom_ss ss;
  2332. u32 freq_nom;
  2333. u32 tmp;
  2334. u32 reference_clock = rdev->clock.mpll.reference_freq;
  2335. if (mpll_param.qdr == 1)
  2336. freq_nom = memory_clock * 4 * (1 << mpll_param.post_div);
  2337. else
  2338. freq_nom = memory_clock * 2 * (1 << mpll_param.post_div);
  2339. tmp = (freq_nom / reference_clock);
  2340. tmp = tmp * tmp;
  2341. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  2342. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  2343. u32 clks = reference_clock * 5 / ss.rate;
  2344. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  2345. mpll_ss1 &= ~CLKV_MASK;
  2346. mpll_ss1 |= CLKV(clkv);
  2347. mpll_ss2 &= ~CLKS_MASK;
  2348. mpll_ss2 |= CLKS(clks);
  2349. }
  2350. }
  2351. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  2352. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  2353. if (dll_state_on)
  2354. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  2355. else
  2356. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  2357. mclk->MclkFrequency = memory_clock;
  2358. mclk->MpllFuncCntl = mpll_func_cntl;
  2359. mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
  2360. mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
  2361. mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
  2362. mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
  2363. mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
  2364. mclk->DllCntl = dll_cntl;
  2365. mclk->MpllSs1 = mpll_ss1;
  2366. mclk->MpllSs2 = mpll_ss2;
  2367. return 0;
  2368. }
  2369. static int ci_populate_single_memory_level(struct radeon_device *rdev,
  2370. u32 memory_clock,
  2371. SMU7_Discrete_MemoryLevel *memory_level)
  2372. {
  2373. struct ci_power_info *pi = ci_get_pi(rdev);
  2374. int ret;
  2375. bool dll_state_on;
  2376. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
  2377. ret = ci_get_dependency_volt_by_clk(rdev,
  2378. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2379. memory_clock, &memory_level->MinVddc);
  2380. if (ret)
  2381. return ret;
  2382. }
  2383. if (rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
  2384. ret = ci_get_dependency_volt_by_clk(rdev,
  2385. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2386. memory_clock, &memory_level->MinVddci);
  2387. if (ret)
  2388. return ret;
  2389. }
  2390. if (rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
  2391. ret = ci_get_dependency_volt_by_clk(rdev,
  2392. &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  2393. memory_clock, &memory_level->MinMvdd);
  2394. if (ret)
  2395. return ret;
  2396. }
  2397. memory_level->MinVddcPhases = 1;
  2398. if (pi->vddc_phase_shed_control)
  2399. ci_populate_phase_value_based_on_mclk(rdev,
  2400. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2401. memory_clock,
  2402. &memory_level->MinVddcPhases);
  2403. memory_level->EnabledForThrottle = 1;
  2404. memory_level->UpH = 0;
  2405. memory_level->DownH = 100;
  2406. memory_level->VoltageDownH = 0;
  2407. memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
  2408. memory_level->StutterEnable = false;
  2409. memory_level->StrobeEnable = false;
  2410. memory_level->EdcReadEnable = false;
  2411. memory_level->EdcWriteEnable = false;
  2412. memory_level->RttEnable = false;
  2413. memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2414. if (pi->mclk_stutter_mode_threshold &&
  2415. (memory_clock <= pi->mclk_stutter_mode_threshold) &&
  2416. (pi->uvd_enabled == false) &&
  2417. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  2418. (rdev->pm.dpm.new_active_crtc_count <= 2))
  2419. memory_level->StutterEnable = true;
  2420. if (pi->mclk_strobe_mode_threshold &&
  2421. (memory_clock <= pi->mclk_strobe_mode_threshold))
  2422. memory_level->StrobeEnable = 1;
  2423. if (pi->mem_gddr5) {
  2424. memory_level->StrobeRatio =
  2425. si_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
  2426. if (pi->mclk_edc_enable_threshold &&
  2427. (memory_clock > pi->mclk_edc_enable_threshold))
  2428. memory_level->EdcReadEnable = true;
  2429. if (pi->mclk_edc_wr_enable_threshold &&
  2430. (memory_clock > pi->mclk_edc_wr_enable_threshold))
  2431. memory_level->EdcWriteEnable = true;
  2432. if (memory_level->StrobeEnable) {
  2433. if (si_get_mclk_frequency_ratio(memory_clock, true) >=
  2434. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  2435. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2436. else
  2437. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2438. } else {
  2439. dll_state_on = pi->dll_default_on;
  2440. }
  2441. } else {
  2442. memory_level->StrobeRatio = si_get_ddr3_mclk_frequency_ratio(memory_clock);
  2443. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2444. }
  2445. ret = ci_calculate_mclk_params(rdev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
  2446. if (ret)
  2447. return ret;
  2448. memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
  2449. memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
  2450. memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
  2451. memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
  2452. memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
  2453. memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
  2454. memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
  2455. memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
  2456. memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
  2457. memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
  2458. memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
  2459. memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
  2460. memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
  2461. memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
  2462. memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
  2463. return 0;
  2464. }
  2465. static int ci_populate_smc_acpi_level(struct radeon_device *rdev,
  2466. SMU7_Discrete_DpmTable *table)
  2467. {
  2468. struct ci_power_info *pi = ci_get_pi(rdev);
  2469. struct atom_clock_dividers dividers;
  2470. SMU7_Discrete_VoltageLevel voltage_level;
  2471. u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
  2472. u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
  2473. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2474. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2475. int ret;
  2476. table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
  2477. if (pi->acpi_vddc)
  2478. table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
  2479. else
  2480. table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
  2481. table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
  2482. table->ACPILevel.SclkFrequency = rdev->clock.spll.reference_freq;
  2483. ret = radeon_atom_get_clock_dividers(rdev,
  2484. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2485. table->ACPILevel.SclkFrequency, false, &dividers);
  2486. if (ret)
  2487. return ret;
  2488. table->ACPILevel.SclkDid = (u8)dividers.post_divider;
  2489. table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2490. table->ACPILevel.DeepSleepDivId = 0;
  2491. spll_func_cntl &= ~SPLL_PWRON;
  2492. spll_func_cntl |= SPLL_RESET;
  2493. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  2494. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  2495. table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
  2496. table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
  2497. table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
  2498. table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
  2499. table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2500. table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2501. table->ACPILevel.CcPwrDynRm = 0;
  2502. table->ACPILevel.CcPwrDynRm1 = 0;
  2503. table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
  2504. table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
  2505. table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
  2506. table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
  2507. table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
  2508. table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
  2509. table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
  2510. table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
  2511. table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
  2512. table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
  2513. table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
  2514. table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
  2515. table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
  2516. if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2517. if (pi->acpi_vddci)
  2518. table->MemoryACPILevel.MinVddci =
  2519. cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
  2520. else
  2521. table->MemoryACPILevel.MinVddci =
  2522. cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
  2523. }
  2524. if (ci_populate_mvdd_value(rdev, 0, &voltage_level))
  2525. table->MemoryACPILevel.MinMvdd = 0;
  2526. else
  2527. table->MemoryACPILevel.MinMvdd =
  2528. cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
  2529. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  2530. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  2531. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  2532. table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
  2533. table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
  2534. table->MemoryACPILevel.MpllAdFuncCntl =
  2535. cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
  2536. table->MemoryACPILevel.MpllDqFuncCntl =
  2537. cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
  2538. table->MemoryACPILevel.MpllFuncCntl =
  2539. cpu_to_be32(pi->clock_registers.mpll_func_cntl);
  2540. table->MemoryACPILevel.MpllFuncCntl_1 =
  2541. cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
  2542. table->MemoryACPILevel.MpllFuncCntl_2 =
  2543. cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
  2544. table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
  2545. table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
  2546. table->MemoryACPILevel.EnabledForThrottle = 0;
  2547. table->MemoryACPILevel.EnabledForActivity = 0;
  2548. table->MemoryACPILevel.UpH = 0;
  2549. table->MemoryACPILevel.DownH = 100;
  2550. table->MemoryACPILevel.VoltageDownH = 0;
  2551. table->MemoryACPILevel.ActivityLevel =
  2552. cpu_to_be16((u16)pi->mclk_activity_target);
  2553. table->MemoryACPILevel.StutterEnable = false;
  2554. table->MemoryACPILevel.StrobeEnable = false;
  2555. table->MemoryACPILevel.EdcReadEnable = false;
  2556. table->MemoryACPILevel.EdcWriteEnable = false;
  2557. table->MemoryACPILevel.RttEnable = false;
  2558. return 0;
  2559. }
  2560. static int ci_enable_ulv(struct radeon_device *rdev, bool enable)
  2561. {
  2562. struct ci_power_info *pi = ci_get_pi(rdev);
  2563. struct ci_ulv_parm *ulv = &pi->ulv;
  2564. if (ulv->supported) {
  2565. if (enable)
  2566. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  2567. 0 : -EINVAL;
  2568. else
  2569. return (ci_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  2570. 0 : -EINVAL;
  2571. }
  2572. return 0;
  2573. }
  2574. static int ci_populate_ulv_level(struct radeon_device *rdev,
  2575. SMU7_Discrete_Ulv *state)
  2576. {
  2577. struct ci_power_info *pi = ci_get_pi(rdev);
  2578. u16 ulv_voltage = rdev->pm.dpm.backbias_response_time;
  2579. state->CcPwrDynRm = 0;
  2580. state->CcPwrDynRm1 = 0;
  2581. if (ulv_voltage == 0) {
  2582. pi->ulv.supported = false;
  2583. return 0;
  2584. }
  2585. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  2586. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2587. state->VddcOffset = 0;
  2588. else
  2589. state->VddcOffset =
  2590. rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
  2591. } else {
  2592. if (ulv_voltage > rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2593. state->VddcOffsetVid = 0;
  2594. else
  2595. state->VddcOffsetVid = (u8)
  2596. ((rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
  2597. VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
  2598. }
  2599. state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
  2600. state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
  2601. state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
  2602. state->VddcOffset = cpu_to_be16(state->VddcOffset);
  2603. return 0;
  2604. }
  2605. static int ci_calculate_sclk_params(struct radeon_device *rdev,
  2606. u32 engine_clock,
  2607. SMU7_Discrete_GraphicsLevel *sclk)
  2608. {
  2609. struct ci_power_info *pi = ci_get_pi(rdev);
  2610. struct atom_clock_dividers dividers;
  2611. u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
  2612. u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
  2613. u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2614. u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2615. u32 reference_clock = rdev->clock.spll.reference_freq;
  2616. u32 reference_divider;
  2617. u32 fbdiv;
  2618. int ret;
  2619. ret = radeon_atom_get_clock_dividers(rdev,
  2620. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2621. engine_clock, false, &dividers);
  2622. if (ret)
  2623. return ret;
  2624. reference_divider = 1 + dividers.ref_div;
  2625. fbdiv = dividers.fb_div & 0x3FFFFFF;
  2626. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  2627. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  2628. spll_func_cntl_3 |= SPLL_DITHEN;
  2629. if (pi->caps_sclk_ss_support) {
  2630. struct radeon_atom_ss ss;
  2631. u32 vco_freq = engine_clock * dividers.post_div;
  2632. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  2633. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  2634. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  2635. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  2636. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  2637. cg_spll_spread_spectrum |= CLK_S(clk_s);
  2638. cg_spll_spread_spectrum |= SSEN;
  2639. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  2640. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  2641. }
  2642. }
  2643. sclk->SclkFrequency = engine_clock;
  2644. sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
  2645. sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
  2646. sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
  2647. sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
  2648. sclk->SclkDid = (u8)dividers.post_divider;
  2649. return 0;
  2650. }
  2651. static int ci_populate_single_graphic_level(struct radeon_device *rdev,
  2652. u32 engine_clock,
  2653. u16 sclk_activity_level_t,
  2654. SMU7_Discrete_GraphicsLevel *graphic_level)
  2655. {
  2656. struct ci_power_info *pi = ci_get_pi(rdev);
  2657. int ret;
  2658. ret = ci_calculate_sclk_params(rdev, engine_clock, graphic_level);
  2659. if (ret)
  2660. return ret;
  2661. ret = ci_get_dependency_volt_by_clk(rdev,
  2662. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2663. engine_clock, &graphic_level->MinVddc);
  2664. if (ret)
  2665. return ret;
  2666. graphic_level->SclkFrequency = engine_clock;
  2667. graphic_level->Flags = 0;
  2668. graphic_level->MinVddcPhases = 1;
  2669. if (pi->vddc_phase_shed_control)
  2670. ci_populate_phase_value_based_on_sclk(rdev,
  2671. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2672. engine_clock,
  2673. &graphic_level->MinVddcPhases);
  2674. graphic_level->ActivityLevel = sclk_activity_level_t;
  2675. graphic_level->CcPwrDynRm = 0;
  2676. graphic_level->CcPwrDynRm1 = 0;
  2677. graphic_level->EnabledForThrottle = 1;
  2678. graphic_level->UpH = 0;
  2679. graphic_level->DownH = 0;
  2680. graphic_level->VoltageDownH = 0;
  2681. graphic_level->PowerThrottle = 0;
  2682. if (pi->caps_sclk_ds)
  2683. graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(rdev,
  2684. engine_clock,
  2685. CISLAND_MINIMUM_ENGINE_CLOCK);
  2686. graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2687. graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
  2688. graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
  2689. graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
  2690. graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
  2691. graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
  2692. graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
  2693. graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
  2694. graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
  2695. graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
  2696. graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
  2697. graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
  2698. return 0;
  2699. }
  2700. static int ci_populate_all_graphic_levels(struct radeon_device *rdev)
  2701. {
  2702. struct ci_power_info *pi = ci_get_pi(rdev);
  2703. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2704. u32 level_array_address = pi->dpm_table_start +
  2705. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  2706. u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
  2707. SMU7_MAX_LEVELS_GRAPHICS;
  2708. SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
  2709. u32 i, ret;
  2710. memset(levels, 0, level_array_size);
  2711. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  2712. ret = ci_populate_single_graphic_level(rdev,
  2713. dpm_table->sclk_table.dpm_levels[i].value,
  2714. (u16)pi->activity_target[i],
  2715. &pi->smc_state_table.GraphicsLevel[i]);
  2716. if (ret)
  2717. return ret;
  2718. if (i > 1)
  2719. pi->smc_state_table.GraphicsLevel[i].DeepSleepDivId = 0;
  2720. if (i == (dpm_table->sclk_table.count - 1))
  2721. pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
  2722. PPSMC_DISPLAY_WATERMARK_HIGH;
  2723. }
  2724. pi->smc_state_table.GraphicsLevel[0].EnabledForActivity = 1;
  2725. pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
  2726. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2727. ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
  2728. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2729. (u8 *)levels, level_array_size,
  2730. pi->sram_end);
  2731. if (ret)
  2732. return ret;
  2733. return 0;
  2734. }
  2735. static int ci_populate_ulv_state(struct radeon_device *rdev,
  2736. SMU7_Discrete_Ulv *ulv_level)
  2737. {
  2738. return ci_populate_ulv_level(rdev, ulv_level);
  2739. }
  2740. static int ci_populate_all_memory_levels(struct radeon_device *rdev)
  2741. {
  2742. struct ci_power_info *pi = ci_get_pi(rdev);
  2743. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2744. u32 level_array_address = pi->dpm_table_start +
  2745. offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
  2746. u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
  2747. SMU7_MAX_LEVELS_MEMORY;
  2748. SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
  2749. u32 i, ret;
  2750. memset(levels, 0, level_array_size);
  2751. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  2752. if (dpm_table->mclk_table.dpm_levels[i].value == 0)
  2753. return -EINVAL;
  2754. ret = ci_populate_single_memory_level(rdev,
  2755. dpm_table->mclk_table.dpm_levels[i].value,
  2756. &pi->smc_state_table.MemoryLevel[i]);
  2757. if (ret)
  2758. return ret;
  2759. }
  2760. pi->smc_state_table.MemoryLevel[0].EnabledForActivity = 1;
  2761. if ((dpm_table->mclk_table.count >= 2) &&
  2762. ((rdev->pdev->device == 0x67B0) || (rdev->pdev->device == 0x67B1))) {
  2763. pi->smc_state_table.MemoryLevel[1].MinVddc =
  2764. pi->smc_state_table.MemoryLevel[0].MinVddc;
  2765. pi->smc_state_table.MemoryLevel[1].MinVddcPhases =
  2766. pi->smc_state_table.MemoryLevel[0].MinVddcPhases;
  2767. }
  2768. pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
  2769. pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
  2770. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2771. ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
  2772. pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
  2773. PPSMC_DISPLAY_WATERMARK_HIGH;
  2774. ret = ci_copy_bytes_to_smc(rdev, level_array_address,
  2775. (u8 *)levels, level_array_size,
  2776. pi->sram_end);
  2777. if (ret)
  2778. return ret;
  2779. return 0;
  2780. }
  2781. static void ci_reset_single_dpm_table(struct radeon_device *rdev,
  2782. struct ci_single_dpm_table* dpm_table,
  2783. u32 count)
  2784. {
  2785. u32 i;
  2786. dpm_table->count = count;
  2787. for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
  2788. dpm_table->dpm_levels[i].enabled = false;
  2789. }
  2790. static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
  2791. u32 index, u32 pcie_gen, u32 pcie_lanes)
  2792. {
  2793. dpm_table->dpm_levels[index].value = pcie_gen;
  2794. dpm_table->dpm_levels[index].param1 = pcie_lanes;
  2795. dpm_table->dpm_levels[index].enabled = true;
  2796. }
  2797. static int ci_setup_default_pcie_tables(struct radeon_device *rdev)
  2798. {
  2799. struct ci_power_info *pi = ci_get_pi(rdev);
  2800. if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
  2801. return -EINVAL;
  2802. if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
  2803. pi->pcie_gen_powersaving = pi->pcie_gen_performance;
  2804. pi->pcie_lane_powersaving = pi->pcie_lane_performance;
  2805. } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
  2806. pi->pcie_gen_performance = pi->pcie_gen_powersaving;
  2807. pi->pcie_lane_performance = pi->pcie_lane_powersaving;
  2808. }
  2809. ci_reset_single_dpm_table(rdev,
  2810. &pi->dpm_table.pcie_speed_table,
  2811. SMU7_MAX_LEVELS_LINK);
  2812. if (rdev->family == CHIP_BONAIRE)
  2813. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2814. pi->pcie_gen_powersaving.min,
  2815. pi->pcie_lane_powersaving.max);
  2816. else
  2817. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2818. pi->pcie_gen_powersaving.min,
  2819. pi->pcie_lane_powersaving.min);
  2820. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
  2821. pi->pcie_gen_performance.min,
  2822. pi->pcie_lane_performance.min);
  2823. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
  2824. pi->pcie_gen_powersaving.min,
  2825. pi->pcie_lane_powersaving.max);
  2826. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
  2827. pi->pcie_gen_performance.min,
  2828. pi->pcie_lane_performance.max);
  2829. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
  2830. pi->pcie_gen_powersaving.max,
  2831. pi->pcie_lane_powersaving.max);
  2832. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
  2833. pi->pcie_gen_performance.max,
  2834. pi->pcie_lane_performance.max);
  2835. pi->dpm_table.pcie_speed_table.count = 6;
  2836. return 0;
  2837. }
  2838. static int ci_setup_default_dpm_tables(struct radeon_device *rdev)
  2839. {
  2840. struct ci_power_info *pi = ci_get_pi(rdev);
  2841. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  2842. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2843. struct radeon_clock_voltage_dependency_table *allowed_mclk_table =
  2844. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  2845. struct radeon_cac_leakage_table *std_voltage_table =
  2846. &rdev->pm.dpm.dyn_state.cac_leakage_table;
  2847. u32 i;
  2848. if (allowed_sclk_vddc_table == NULL)
  2849. return -EINVAL;
  2850. if (allowed_sclk_vddc_table->count < 1)
  2851. return -EINVAL;
  2852. if (allowed_mclk_table == NULL)
  2853. return -EINVAL;
  2854. if (allowed_mclk_table->count < 1)
  2855. return -EINVAL;
  2856. memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
  2857. ci_reset_single_dpm_table(rdev,
  2858. &pi->dpm_table.sclk_table,
  2859. SMU7_MAX_LEVELS_GRAPHICS);
  2860. ci_reset_single_dpm_table(rdev,
  2861. &pi->dpm_table.mclk_table,
  2862. SMU7_MAX_LEVELS_MEMORY);
  2863. ci_reset_single_dpm_table(rdev,
  2864. &pi->dpm_table.vddc_table,
  2865. SMU7_MAX_LEVELS_VDDC);
  2866. ci_reset_single_dpm_table(rdev,
  2867. &pi->dpm_table.vddci_table,
  2868. SMU7_MAX_LEVELS_VDDCI);
  2869. ci_reset_single_dpm_table(rdev,
  2870. &pi->dpm_table.mvdd_table,
  2871. SMU7_MAX_LEVELS_MVDD);
  2872. pi->dpm_table.sclk_table.count = 0;
  2873. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2874. if ((i == 0) ||
  2875. (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
  2876. allowed_sclk_vddc_table->entries[i].clk)) {
  2877. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
  2878. allowed_sclk_vddc_table->entries[i].clk;
  2879. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled =
  2880. (i == 0) ? true : false;
  2881. pi->dpm_table.sclk_table.count++;
  2882. }
  2883. }
  2884. pi->dpm_table.mclk_table.count = 0;
  2885. for (i = 0; i < allowed_mclk_table->count; i++) {
  2886. if ((i == 0) ||
  2887. (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
  2888. allowed_mclk_table->entries[i].clk)) {
  2889. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
  2890. allowed_mclk_table->entries[i].clk;
  2891. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled =
  2892. (i == 0) ? true : false;
  2893. pi->dpm_table.mclk_table.count++;
  2894. }
  2895. }
  2896. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2897. pi->dpm_table.vddc_table.dpm_levels[i].value =
  2898. allowed_sclk_vddc_table->entries[i].v;
  2899. pi->dpm_table.vddc_table.dpm_levels[i].param1 =
  2900. std_voltage_table->entries[i].leakage;
  2901. pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
  2902. }
  2903. pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
  2904. allowed_mclk_table = &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  2905. if (allowed_mclk_table) {
  2906. for (i = 0; i < allowed_mclk_table->count; i++) {
  2907. pi->dpm_table.vddci_table.dpm_levels[i].value =
  2908. allowed_mclk_table->entries[i].v;
  2909. pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
  2910. }
  2911. pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
  2912. }
  2913. allowed_mclk_table = &rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
  2914. if (allowed_mclk_table) {
  2915. for (i = 0; i < allowed_mclk_table->count; i++) {
  2916. pi->dpm_table.mvdd_table.dpm_levels[i].value =
  2917. allowed_mclk_table->entries[i].v;
  2918. pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
  2919. }
  2920. pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
  2921. }
  2922. ci_setup_default_pcie_tables(rdev);
  2923. return 0;
  2924. }
  2925. static int ci_find_boot_level(struct ci_single_dpm_table *table,
  2926. u32 value, u32 *boot_level)
  2927. {
  2928. u32 i;
  2929. int ret = -EINVAL;
  2930. for(i = 0; i < table->count; i++) {
  2931. if (value == table->dpm_levels[i].value) {
  2932. *boot_level = i;
  2933. ret = 0;
  2934. }
  2935. }
  2936. return ret;
  2937. }
  2938. static int ci_init_smc_table(struct radeon_device *rdev)
  2939. {
  2940. struct ci_power_info *pi = ci_get_pi(rdev);
  2941. struct ci_ulv_parm *ulv = &pi->ulv;
  2942. struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
  2943. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  2944. int ret;
  2945. ret = ci_setup_default_dpm_tables(rdev);
  2946. if (ret)
  2947. return ret;
  2948. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
  2949. ci_populate_smc_voltage_tables(rdev, table);
  2950. ci_init_fps_limits(rdev);
  2951. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  2952. table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  2953. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  2954. table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  2955. if (pi->mem_gddr5)
  2956. table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  2957. if (ulv->supported) {
  2958. ret = ci_populate_ulv_state(rdev, &pi->smc_state_table.Ulv);
  2959. if (ret)
  2960. return ret;
  2961. WREG32_SMC(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  2962. }
  2963. ret = ci_populate_all_graphic_levels(rdev);
  2964. if (ret)
  2965. return ret;
  2966. ret = ci_populate_all_memory_levels(rdev);
  2967. if (ret)
  2968. return ret;
  2969. ci_populate_smc_link_level(rdev, table);
  2970. ret = ci_populate_smc_acpi_level(rdev, table);
  2971. if (ret)
  2972. return ret;
  2973. ret = ci_populate_smc_vce_level(rdev, table);
  2974. if (ret)
  2975. return ret;
  2976. ret = ci_populate_smc_acp_level(rdev, table);
  2977. if (ret)
  2978. return ret;
  2979. ret = ci_populate_smc_samu_level(rdev, table);
  2980. if (ret)
  2981. return ret;
  2982. ret = ci_do_program_memory_timing_parameters(rdev);
  2983. if (ret)
  2984. return ret;
  2985. ret = ci_populate_smc_uvd_level(rdev, table);
  2986. if (ret)
  2987. return ret;
  2988. table->UvdBootLevel = 0;
  2989. table->VceBootLevel = 0;
  2990. table->AcpBootLevel = 0;
  2991. table->SamuBootLevel = 0;
  2992. table->GraphicsBootLevel = 0;
  2993. table->MemoryBootLevel = 0;
  2994. ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
  2995. pi->vbios_boot_state.sclk_bootup_value,
  2996. (u32 *)&pi->smc_state_table.GraphicsBootLevel);
  2997. ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
  2998. pi->vbios_boot_state.mclk_bootup_value,
  2999. (u32 *)&pi->smc_state_table.MemoryBootLevel);
  3000. table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
  3001. table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
  3002. table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
  3003. ci_populate_smc_initial_state(rdev, radeon_boot_state);
  3004. ret = ci_populate_bapm_parameters_in_dpm_table(rdev);
  3005. if (ret)
  3006. return ret;
  3007. table->UVDInterval = 1;
  3008. table->VCEInterval = 1;
  3009. table->ACPInterval = 1;
  3010. table->SAMUInterval = 1;
  3011. table->GraphicsVoltageChangeEnable = 1;
  3012. table->GraphicsThermThrottleEnable = 1;
  3013. table->GraphicsInterval = 1;
  3014. table->VoltageInterval = 1;
  3015. table->ThermalInterval = 1;
  3016. table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
  3017. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  3018. table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
  3019. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  3020. table->MemoryVoltageChangeEnable = 1;
  3021. table->MemoryInterval = 1;
  3022. table->VoltageResponseTime = 0;
  3023. table->VddcVddciDelta = 4000;
  3024. table->PhaseResponseTime = 0;
  3025. table->MemoryThermThrottleEnable = 1;
  3026. table->PCIeBootLinkLevel = pi->dpm_table.pcie_speed_table.count - 1;
  3027. table->PCIeGenInterval = 1;
  3028. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
  3029. table->SVI2Enable = 1;
  3030. else
  3031. table->SVI2Enable = 0;
  3032. table->ThermGpio = 17;
  3033. table->SclkStepSize = 0x4000;
  3034. table->SystemFlags = cpu_to_be32(table->SystemFlags);
  3035. table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
  3036. table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
  3037. table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
  3038. table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
  3039. table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
  3040. table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
  3041. table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
  3042. table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
  3043. table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
  3044. table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
  3045. table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
  3046. table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
  3047. table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
  3048. ret = ci_copy_bytes_to_smc(rdev,
  3049. pi->dpm_table_start +
  3050. offsetof(SMU7_Discrete_DpmTable, SystemFlags),
  3051. (u8 *)&table->SystemFlags,
  3052. sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
  3053. pi->sram_end);
  3054. if (ret)
  3055. return ret;
  3056. return 0;
  3057. }
  3058. static void ci_trim_single_dpm_states(struct radeon_device *rdev,
  3059. struct ci_single_dpm_table *dpm_table,
  3060. u32 low_limit, u32 high_limit)
  3061. {
  3062. u32 i;
  3063. for (i = 0; i < dpm_table->count; i++) {
  3064. if ((dpm_table->dpm_levels[i].value < low_limit) ||
  3065. (dpm_table->dpm_levels[i].value > high_limit))
  3066. dpm_table->dpm_levels[i].enabled = false;
  3067. else
  3068. dpm_table->dpm_levels[i].enabled = true;
  3069. }
  3070. }
  3071. static void ci_trim_pcie_dpm_states(struct radeon_device *rdev,
  3072. u32 speed_low, u32 lanes_low,
  3073. u32 speed_high, u32 lanes_high)
  3074. {
  3075. struct ci_power_info *pi = ci_get_pi(rdev);
  3076. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  3077. u32 i, j;
  3078. for (i = 0; i < pcie_table->count; i++) {
  3079. if ((pcie_table->dpm_levels[i].value < speed_low) ||
  3080. (pcie_table->dpm_levels[i].param1 < lanes_low) ||
  3081. (pcie_table->dpm_levels[i].value > speed_high) ||
  3082. (pcie_table->dpm_levels[i].param1 > lanes_high))
  3083. pcie_table->dpm_levels[i].enabled = false;
  3084. else
  3085. pcie_table->dpm_levels[i].enabled = true;
  3086. }
  3087. for (i = 0; i < pcie_table->count; i++) {
  3088. if (pcie_table->dpm_levels[i].enabled) {
  3089. for (j = i + 1; j < pcie_table->count; j++) {
  3090. if (pcie_table->dpm_levels[j].enabled) {
  3091. if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
  3092. (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
  3093. pcie_table->dpm_levels[j].enabled = false;
  3094. }
  3095. }
  3096. }
  3097. }
  3098. }
  3099. static int ci_trim_dpm_states(struct radeon_device *rdev,
  3100. struct radeon_ps *radeon_state)
  3101. {
  3102. struct ci_ps *state = ci_get_ps(radeon_state);
  3103. struct ci_power_info *pi = ci_get_pi(rdev);
  3104. u32 high_limit_count;
  3105. if (state->performance_level_count < 1)
  3106. return -EINVAL;
  3107. if (state->performance_level_count == 1)
  3108. high_limit_count = 0;
  3109. else
  3110. high_limit_count = 1;
  3111. ci_trim_single_dpm_states(rdev,
  3112. &pi->dpm_table.sclk_table,
  3113. state->performance_levels[0].sclk,
  3114. state->performance_levels[high_limit_count].sclk);
  3115. ci_trim_single_dpm_states(rdev,
  3116. &pi->dpm_table.mclk_table,
  3117. state->performance_levels[0].mclk,
  3118. state->performance_levels[high_limit_count].mclk);
  3119. ci_trim_pcie_dpm_states(rdev,
  3120. state->performance_levels[0].pcie_gen,
  3121. state->performance_levels[0].pcie_lane,
  3122. state->performance_levels[high_limit_count].pcie_gen,
  3123. state->performance_levels[high_limit_count].pcie_lane);
  3124. return 0;
  3125. }
  3126. static int ci_apply_disp_minimum_voltage_request(struct radeon_device *rdev)
  3127. {
  3128. struct radeon_clock_voltage_dependency_table *disp_voltage_table =
  3129. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
  3130. struct radeon_clock_voltage_dependency_table *vddc_table =
  3131. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  3132. u32 requested_voltage = 0;
  3133. u32 i;
  3134. if (disp_voltage_table == NULL)
  3135. return -EINVAL;
  3136. if (!disp_voltage_table->count)
  3137. return -EINVAL;
  3138. for (i = 0; i < disp_voltage_table->count; i++) {
  3139. if (rdev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
  3140. requested_voltage = disp_voltage_table->entries[i].v;
  3141. }
  3142. for (i = 0; i < vddc_table->count; i++) {
  3143. if (requested_voltage <= vddc_table->entries[i].v) {
  3144. requested_voltage = vddc_table->entries[i].v;
  3145. return (ci_send_msg_to_smc_with_parameter(rdev,
  3146. PPSMC_MSG_VddC_Request,
  3147. requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
  3148. 0 : -EINVAL;
  3149. }
  3150. }
  3151. return -EINVAL;
  3152. }
  3153. static int ci_upload_dpm_level_enable_mask(struct radeon_device *rdev)
  3154. {
  3155. struct ci_power_info *pi = ci_get_pi(rdev);
  3156. PPSMC_Result result;
  3157. ci_apply_disp_minimum_voltage_request(rdev);
  3158. if (!pi->sclk_dpm_key_disabled) {
  3159. if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3160. result = ci_send_msg_to_smc_with_parameter(rdev,
  3161. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  3162. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3163. if (result != PPSMC_Result_OK)
  3164. return -EINVAL;
  3165. }
  3166. }
  3167. if (!pi->mclk_dpm_key_disabled) {
  3168. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3169. result = ci_send_msg_to_smc_with_parameter(rdev,
  3170. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3171. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3172. if (result != PPSMC_Result_OK)
  3173. return -EINVAL;
  3174. }
  3175. }
  3176. #if 0
  3177. if (!pi->pcie_dpm_key_disabled) {
  3178. if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3179. result = ci_send_msg_to_smc_with_parameter(rdev,
  3180. PPSMC_MSG_PCIeDPM_SetEnabledMask,
  3181. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3182. if (result != PPSMC_Result_OK)
  3183. return -EINVAL;
  3184. }
  3185. }
  3186. #endif
  3187. return 0;
  3188. }
  3189. static void ci_find_dpm_states_clocks_in_dpm_table(struct radeon_device *rdev,
  3190. struct radeon_ps *radeon_state)
  3191. {
  3192. struct ci_power_info *pi = ci_get_pi(rdev);
  3193. struct ci_ps *state = ci_get_ps(radeon_state);
  3194. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  3195. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3196. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  3197. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3198. u32 i;
  3199. pi->need_update_smu7_dpm_table = 0;
  3200. for (i = 0; i < sclk_table->count; i++) {
  3201. if (sclk == sclk_table->dpm_levels[i].value)
  3202. break;
  3203. }
  3204. if (i >= sclk_table->count) {
  3205. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
  3206. } else {
  3207. /* XXX The current code always reprogrammed the sclk levels,
  3208. * but we don't currently handle disp sclk requirements
  3209. * so just skip it.
  3210. */
  3211. if (CISLAND_MINIMUM_ENGINE_CLOCK != CISLAND_MINIMUM_ENGINE_CLOCK)
  3212. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
  3213. }
  3214. for (i = 0; i < mclk_table->count; i++) {
  3215. if (mclk == mclk_table->dpm_levels[i].value)
  3216. break;
  3217. }
  3218. if (i >= mclk_table->count)
  3219. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
  3220. if (rdev->pm.dpm.current_active_crtc_count !=
  3221. rdev->pm.dpm.new_active_crtc_count)
  3222. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
  3223. }
  3224. static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct radeon_device *rdev,
  3225. struct radeon_ps *radeon_state)
  3226. {
  3227. struct ci_power_info *pi = ci_get_pi(rdev);
  3228. struct ci_ps *state = ci_get_ps(radeon_state);
  3229. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3230. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3231. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  3232. int ret;
  3233. if (!pi->need_update_smu7_dpm_table)
  3234. return 0;
  3235. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
  3236. dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
  3237. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
  3238. dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
  3239. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
  3240. ret = ci_populate_all_graphic_levels(rdev);
  3241. if (ret)
  3242. return ret;
  3243. }
  3244. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
  3245. ret = ci_populate_all_memory_levels(rdev);
  3246. if (ret)
  3247. return ret;
  3248. }
  3249. return 0;
  3250. }
  3251. static int ci_enable_uvd_dpm(struct radeon_device *rdev, bool enable)
  3252. {
  3253. struct ci_power_info *pi = ci_get_pi(rdev);
  3254. const struct radeon_clock_and_voltage_limits *max_limits;
  3255. int i;
  3256. if (rdev->pm.dpm.ac_power)
  3257. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3258. else
  3259. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3260. if (enable) {
  3261. pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
  3262. for (i = rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3263. if (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3264. pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
  3265. if (!pi->caps_uvd_dpm)
  3266. break;
  3267. }
  3268. }
  3269. ci_send_msg_to_smc_with_parameter(rdev,
  3270. PPSMC_MSG_UVDDPM_SetEnabledMask,
  3271. pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
  3272. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  3273. pi->uvd_enabled = true;
  3274. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3275. ci_send_msg_to_smc_with_parameter(rdev,
  3276. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3277. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3278. }
  3279. } else {
  3280. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  3281. pi->uvd_enabled = false;
  3282. pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
  3283. ci_send_msg_to_smc_with_parameter(rdev,
  3284. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3285. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3286. }
  3287. }
  3288. return (ci_send_msg_to_smc(rdev, enable ?
  3289. PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
  3290. 0 : -EINVAL;
  3291. }
  3292. static int ci_enable_vce_dpm(struct radeon_device *rdev, bool enable)
  3293. {
  3294. struct ci_power_info *pi = ci_get_pi(rdev);
  3295. const struct radeon_clock_and_voltage_limits *max_limits;
  3296. int i;
  3297. if (rdev->pm.dpm.ac_power)
  3298. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3299. else
  3300. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3301. if (enable) {
  3302. pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
  3303. for (i = rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3304. if (rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3305. pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
  3306. if (!pi->caps_vce_dpm)
  3307. break;
  3308. }
  3309. }
  3310. ci_send_msg_to_smc_with_parameter(rdev,
  3311. PPSMC_MSG_VCEDPM_SetEnabledMask,
  3312. pi->dpm_level_enable_mask.vce_dpm_enable_mask);
  3313. }
  3314. return (ci_send_msg_to_smc(rdev, enable ?
  3315. PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
  3316. 0 : -EINVAL;
  3317. }
  3318. #if 0
  3319. static int ci_enable_samu_dpm(struct radeon_device *rdev, bool enable)
  3320. {
  3321. struct ci_power_info *pi = ci_get_pi(rdev);
  3322. const struct radeon_clock_and_voltage_limits *max_limits;
  3323. int i;
  3324. if (rdev->pm.dpm.ac_power)
  3325. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3326. else
  3327. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3328. if (enable) {
  3329. pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
  3330. for (i = rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3331. if (rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3332. pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
  3333. if (!pi->caps_samu_dpm)
  3334. break;
  3335. }
  3336. }
  3337. ci_send_msg_to_smc_with_parameter(rdev,
  3338. PPSMC_MSG_SAMUDPM_SetEnabledMask,
  3339. pi->dpm_level_enable_mask.samu_dpm_enable_mask);
  3340. }
  3341. return (ci_send_msg_to_smc(rdev, enable ?
  3342. PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
  3343. 0 : -EINVAL;
  3344. }
  3345. static int ci_enable_acp_dpm(struct radeon_device *rdev, bool enable)
  3346. {
  3347. struct ci_power_info *pi = ci_get_pi(rdev);
  3348. const struct radeon_clock_and_voltage_limits *max_limits;
  3349. int i;
  3350. if (rdev->pm.dpm.ac_power)
  3351. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3352. else
  3353. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3354. if (enable) {
  3355. pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
  3356. for (i = rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3357. if (rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3358. pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
  3359. if (!pi->caps_acp_dpm)
  3360. break;
  3361. }
  3362. }
  3363. ci_send_msg_to_smc_with_parameter(rdev,
  3364. PPSMC_MSG_ACPDPM_SetEnabledMask,
  3365. pi->dpm_level_enable_mask.acp_dpm_enable_mask);
  3366. }
  3367. return (ci_send_msg_to_smc(rdev, enable ?
  3368. PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
  3369. 0 : -EINVAL;
  3370. }
  3371. #endif
  3372. static int ci_update_uvd_dpm(struct radeon_device *rdev, bool gate)
  3373. {
  3374. struct ci_power_info *pi = ci_get_pi(rdev);
  3375. u32 tmp;
  3376. if (!gate) {
  3377. if (pi->caps_uvd_dpm ||
  3378. (rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
  3379. pi->smc_state_table.UvdBootLevel = 0;
  3380. else
  3381. pi->smc_state_table.UvdBootLevel =
  3382. rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
  3383. tmp = RREG32_SMC(DPM_TABLE_475);
  3384. tmp &= ~UvdBootLevel_MASK;
  3385. tmp |= UvdBootLevel(pi->smc_state_table.UvdBootLevel);
  3386. WREG32_SMC(DPM_TABLE_475, tmp);
  3387. }
  3388. return ci_enable_uvd_dpm(rdev, !gate);
  3389. }
  3390. static u8 ci_get_vce_boot_level(struct radeon_device *rdev)
  3391. {
  3392. u8 i;
  3393. u32 min_evclk = 30000; /* ??? */
  3394. struct radeon_vce_clock_voltage_dependency_table *table =
  3395. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  3396. for (i = 0; i < table->count; i++) {
  3397. if (table->entries[i].evclk >= min_evclk)
  3398. return i;
  3399. }
  3400. return table->count - 1;
  3401. }
  3402. static int ci_update_vce_dpm(struct radeon_device *rdev,
  3403. struct radeon_ps *radeon_new_state,
  3404. struct radeon_ps *radeon_current_state)
  3405. {
  3406. struct ci_power_info *pi = ci_get_pi(rdev);
  3407. int ret = 0;
  3408. u32 tmp;
  3409. if (radeon_current_state->evclk != radeon_new_state->evclk) {
  3410. if (radeon_new_state->evclk) {
  3411. /* turn the clocks on when encoding */
  3412. cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, false);
  3413. pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(rdev);
  3414. tmp = RREG32_SMC(DPM_TABLE_475);
  3415. tmp &= ~VceBootLevel_MASK;
  3416. tmp |= VceBootLevel(pi->smc_state_table.VceBootLevel);
  3417. WREG32_SMC(DPM_TABLE_475, tmp);
  3418. ret = ci_enable_vce_dpm(rdev, true);
  3419. } else {
  3420. /* turn the clocks off when not encoding */
  3421. cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, true);
  3422. ret = ci_enable_vce_dpm(rdev, false);
  3423. }
  3424. }
  3425. return ret;
  3426. }
  3427. #if 0
  3428. static int ci_update_samu_dpm(struct radeon_device *rdev, bool gate)
  3429. {
  3430. return ci_enable_samu_dpm(rdev, gate);
  3431. }
  3432. static int ci_update_acp_dpm(struct radeon_device *rdev, bool gate)
  3433. {
  3434. struct ci_power_info *pi = ci_get_pi(rdev);
  3435. u32 tmp;
  3436. if (!gate) {
  3437. pi->smc_state_table.AcpBootLevel = 0;
  3438. tmp = RREG32_SMC(DPM_TABLE_475);
  3439. tmp &= ~AcpBootLevel_MASK;
  3440. tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
  3441. WREG32_SMC(DPM_TABLE_475, tmp);
  3442. }
  3443. return ci_enable_acp_dpm(rdev, !gate);
  3444. }
  3445. #endif
  3446. static int ci_generate_dpm_level_enable_mask(struct radeon_device *rdev,
  3447. struct radeon_ps *radeon_state)
  3448. {
  3449. struct ci_power_info *pi = ci_get_pi(rdev);
  3450. int ret;
  3451. ret = ci_trim_dpm_states(rdev, radeon_state);
  3452. if (ret)
  3453. return ret;
  3454. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  3455. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
  3456. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  3457. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
  3458. pi->last_mclk_dpm_enable_mask =
  3459. pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3460. if (pi->uvd_enabled) {
  3461. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
  3462. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3463. }
  3464. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  3465. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
  3466. return 0;
  3467. }
  3468. static u32 ci_get_lowest_enabled_level(struct radeon_device *rdev,
  3469. u32 level_mask)
  3470. {
  3471. u32 level = 0;
  3472. while ((level_mask & (1 << level)) == 0)
  3473. level++;
  3474. return level;
  3475. }
  3476. int ci_dpm_force_performance_level(struct radeon_device *rdev,
  3477. enum radeon_dpm_forced_level level)
  3478. {
  3479. struct ci_power_info *pi = ci_get_pi(rdev);
  3480. u32 tmp, levels, i;
  3481. int ret;
  3482. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  3483. if ((!pi->pcie_dpm_key_disabled) &&
  3484. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3485. levels = 0;
  3486. tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  3487. while (tmp >>= 1)
  3488. levels++;
  3489. if (levels) {
  3490. ret = ci_dpm_force_state_pcie(rdev, level);
  3491. if (ret)
  3492. return ret;
  3493. for (i = 0; i < rdev->usec_timeout; i++) {
  3494. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3495. CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
  3496. if (tmp == levels)
  3497. break;
  3498. udelay(1);
  3499. }
  3500. }
  3501. }
  3502. if ((!pi->sclk_dpm_key_disabled) &&
  3503. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3504. levels = 0;
  3505. tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
  3506. while (tmp >>= 1)
  3507. levels++;
  3508. if (levels) {
  3509. ret = ci_dpm_force_state_sclk(rdev, levels);
  3510. if (ret)
  3511. return ret;
  3512. for (i = 0; i < rdev->usec_timeout; i++) {
  3513. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3514. CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
  3515. if (tmp == levels)
  3516. break;
  3517. udelay(1);
  3518. }
  3519. }
  3520. }
  3521. if ((!pi->mclk_dpm_key_disabled) &&
  3522. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3523. levels = 0;
  3524. tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3525. while (tmp >>= 1)
  3526. levels++;
  3527. if (levels) {
  3528. ret = ci_dpm_force_state_mclk(rdev, levels);
  3529. if (ret)
  3530. return ret;
  3531. for (i = 0; i < rdev->usec_timeout; i++) {
  3532. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3533. CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
  3534. if (tmp == levels)
  3535. break;
  3536. udelay(1);
  3537. }
  3538. }
  3539. }
  3540. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  3541. if ((!pi->sclk_dpm_key_disabled) &&
  3542. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3543. levels = ci_get_lowest_enabled_level(rdev,
  3544. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3545. ret = ci_dpm_force_state_sclk(rdev, levels);
  3546. if (ret)
  3547. return ret;
  3548. for (i = 0; i < rdev->usec_timeout; i++) {
  3549. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3550. CURR_SCLK_INDEX_MASK) >> CURR_SCLK_INDEX_SHIFT;
  3551. if (tmp == levels)
  3552. break;
  3553. udelay(1);
  3554. }
  3555. }
  3556. if ((!pi->mclk_dpm_key_disabled) &&
  3557. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3558. levels = ci_get_lowest_enabled_level(rdev,
  3559. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3560. ret = ci_dpm_force_state_mclk(rdev, levels);
  3561. if (ret)
  3562. return ret;
  3563. for (i = 0; i < rdev->usec_timeout; i++) {
  3564. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) &
  3565. CURR_MCLK_INDEX_MASK) >> CURR_MCLK_INDEX_SHIFT;
  3566. if (tmp == levels)
  3567. break;
  3568. udelay(1);
  3569. }
  3570. }
  3571. if ((!pi->pcie_dpm_key_disabled) &&
  3572. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3573. levels = ci_get_lowest_enabled_level(rdev,
  3574. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3575. ret = ci_dpm_force_state_pcie(rdev, levels);
  3576. if (ret)
  3577. return ret;
  3578. for (i = 0; i < rdev->usec_timeout; i++) {
  3579. tmp = (RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3580. CURR_PCIE_INDEX_MASK) >> CURR_PCIE_INDEX_SHIFT;
  3581. if (tmp == levels)
  3582. break;
  3583. udelay(1);
  3584. }
  3585. }
  3586. } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
  3587. if (!pi->pcie_dpm_key_disabled) {
  3588. PPSMC_Result smc_result;
  3589. smc_result = ci_send_msg_to_smc(rdev,
  3590. PPSMC_MSG_PCIeDPM_UnForceLevel);
  3591. if (smc_result != PPSMC_Result_OK)
  3592. return -EINVAL;
  3593. }
  3594. ret = ci_upload_dpm_level_enable_mask(rdev);
  3595. if (ret)
  3596. return ret;
  3597. }
  3598. rdev->pm.dpm.forced_level = level;
  3599. return 0;
  3600. }
  3601. static int ci_set_mc_special_registers(struct radeon_device *rdev,
  3602. struct ci_mc_reg_table *table)
  3603. {
  3604. struct ci_power_info *pi = ci_get_pi(rdev);
  3605. u8 i, j, k;
  3606. u32 temp_reg;
  3607. for (i = 0, j = table->last; i < table->last; i++) {
  3608. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3609. return -EINVAL;
  3610. switch(table->mc_reg_address[i].s1 << 2) {
  3611. case MC_SEQ_MISC1:
  3612. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  3613. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  3614. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3615. for (k = 0; k < table->num_entries; k++) {
  3616. table->mc_reg_table_entry[k].mc_data[j] =
  3617. ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  3618. }
  3619. j++;
  3620. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3621. return -EINVAL;
  3622. temp_reg = RREG32(MC_PMG_CMD_MRS);
  3623. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  3624. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3625. for (k = 0; k < table->num_entries; k++) {
  3626. table->mc_reg_table_entry[k].mc_data[j] =
  3627. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3628. if (!pi->mem_gddr5)
  3629. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  3630. }
  3631. j++;
  3632. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3633. return -EINVAL;
  3634. if (!pi->mem_gddr5) {
  3635. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
  3636. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
  3637. for (k = 0; k < table->num_entries; k++) {
  3638. table->mc_reg_table_entry[k].mc_data[j] =
  3639. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  3640. }
  3641. j++;
  3642. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3643. return -EINVAL;
  3644. }
  3645. break;
  3646. case MC_SEQ_RESERVE_M:
  3647. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  3648. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  3649. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3650. for (k = 0; k < table->num_entries; k++) {
  3651. table->mc_reg_table_entry[k].mc_data[j] =
  3652. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3653. }
  3654. j++;
  3655. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3656. return -EINVAL;
  3657. break;
  3658. default:
  3659. break;
  3660. }
  3661. }
  3662. table->last = j;
  3663. return 0;
  3664. }
  3665. static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  3666. {
  3667. bool result = true;
  3668. switch(in_reg) {
  3669. case MC_SEQ_RAS_TIMING >> 2:
  3670. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  3671. break;
  3672. case MC_SEQ_DLL_STBY >> 2:
  3673. *out_reg = MC_SEQ_DLL_STBY_LP >> 2;
  3674. break;
  3675. case MC_SEQ_G5PDX_CMD0 >> 2:
  3676. *out_reg = MC_SEQ_G5PDX_CMD0_LP >> 2;
  3677. break;
  3678. case MC_SEQ_G5PDX_CMD1 >> 2:
  3679. *out_reg = MC_SEQ_G5PDX_CMD1_LP >> 2;
  3680. break;
  3681. case MC_SEQ_G5PDX_CTRL >> 2:
  3682. *out_reg = MC_SEQ_G5PDX_CTRL_LP >> 2;
  3683. break;
  3684. case MC_SEQ_CAS_TIMING >> 2:
  3685. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  3686. break;
  3687. case MC_SEQ_MISC_TIMING >> 2:
  3688. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  3689. break;
  3690. case MC_SEQ_MISC_TIMING2 >> 2:
  3691. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  3692. break;
  3693. case MC_SEQ_PMG_DVS_CMD >> 2:
  3694. *out_reg = MC_SEQ_PMG_DVS_CMD_LP >> 2;
  3695. break;
  3696. case MC_SEQ_PMG_DVS_CTL >> 2:
  3697. *out_reg = MC_SEQ_PMG_DVS_CTL_LP >> 2;
  3698. break;
  3699. case MC_SEQ_RD_CTL_D0 >> 2:
  3700. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  3701. break;
  3702. case MC_SEQ_RD_CTL_D1 >> 2:
  3703. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  3704. break;
  3705. case MC_SEQ_WR_CTL_D0 >> 2:
  3706. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  3707. break;
  3708. case MC_SEQ_WR_CTL_D1 >> 2:
  3709. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  3710. break;
  3711. case MC_PMG_CMD_EMRS >> 2:
  3712. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  3713. break;
  3714. case MC_PMG_CMD_MRS >> 2:
  3715. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  3716. break;
  3717. case MC_PMG_CMD_MRS1 >> 2:
  3718. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  3719. break;
  3720. case MC_SEQ_PMG_TIMING >> 2:
  3721. *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
  3722. break;
  3723. case MC_PMG_CMD_MRS2 >> 2:
  3724. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
  3725. break;
  3726. case MC_SEQ_WR_CTL_2 >> 2:
  3727. *out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
  3728. break;
  3729. default:
  3730. result = false;
  3731. break;
  3732. }
  3733. return result;
  3734. }
  3735. static void ci_set_valid_flag(struct ci_mc_reg_table *table)
  3736. {
  3737. u8 i, j;
  3738. for (i = 0; i < table->last; i++) {
  3739. for (j = 1; j < table->num_entries; j++) {
  3740. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  3741. table->mc_reg_table_entry[j].mc_data[i]) {
  3742. table->valid_flag |= 1 << i;
  3743. break;
  3744. }
  3745. }
  3746. }
  3747. }
  3748. static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
  3749. {
  3750. u32 i;
  3751. u16 address;
  3752. for (i = 0; i < table->last; i++) {
  3753. table->mc_reg_address[i].s0 =
  3754. ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  3755. address : table->mc_reg_address[i].s1;
  3756. }
  3757. }
  3758. static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
  3759. struct ci_mc_reg_table *ci_table)
  3760. {
  3761. u8 i, j;
  3762. if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3763. return -EINVAL;
  3764. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  3765. return -EINVAL;
  3766. for (i = 0; i < table->last; i++)
  3767. ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  3768. ci_table->last = table->last;
  3769. for (i = 0; i < table->num_entries; i++) {
  3770. ci_table->mc_reg_table_entry[i].mclk_max =
  3771. table->mc_reg_table_entry[i].mclk_max;
  3772. for (j = 0; j < table->last; j++)
  3773. ci_table->mc_reg_table_entry[i].mc_data[j] =
  3774. table->mc_reg_table_entry[i].mc_data[j];
  3775. }
  3776. ci_table->num_entries = table->num_entries;
  3777. return 0;
  3778. }
  3779. static int ci_register_patching_mc_seq(struct radeon_device *rdev,
  3780. struct ci_mc_reg_table *table)
  3781. {
  3782. u8 i, k;
  3783. u32 tmp;
  3784. bool patch;
  3785. tmp = RREG32(MC_SEQ_MISC0);
  3786. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  3787. if (patch &&
  3788. ((rdev->pdev->device == 0x67B0) ||
  3789. (rdev->pdev->device == 0x67B1))) {
  3790. for (i = 0; i < table->last; i++) {
  3791. if (table->last >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3792. return -EINVAL;
  3793. switch(table->mc_reg_address[i].s1 >> 2) {
  3794. case MC_SEQ_MISC1:
  3795. for (k = 0; k < table->num_entries; k++) {
  3796. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3797. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3798. table->mc_reg_table_entry[k].mc_data[i] =
  3799. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFF8) |
  3800. 0x00000007;
  3801. }
  3802. break;
  3803. case MC_SEQ_WR_CTL_D0:
  3804. for (k = 0; k < table->num_entries; k++) {
  3805. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3806. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3807. table->mc_reg_table_entry[k].mc_data[i] =
  3808. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3809. 0x0000D0DD;
  3810. }
  3811. break;
  3812. case MC_SEQ_WR_CTL_D1:
  3813. for (k = 0; k < table->num_entries; k++) {
  3814. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3815. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3816. table->mc_reg_table_entry[k].mc_data[i] =
  3817. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3818. 0x0000D0DD;
  3819. }
  3820. break;
  3821. case MC_SEQ_WR_CTL_2:
  3822. for (k = 0; k < table->num_entries; k++) {
  3823. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3824. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3825. table->mc_reg_table_entry[k].mc_data[i] = 0;
  3826. }
  3827. break;
  3828. case MC_SEQ_CAS_TIMING:
  3829. for (k = 0; k < table->num_entries; k++) {
  3830. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3831. table->mc_reg_table_entry[k].mc_data[i] =
  3832. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3833. 0x000C0140;
  3834. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3835. table->mc_reg_table_entry[k].mc_data[i] =
  3836. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3837. 0x000C0150;
  3838. }
  3839. break;
  3840. case MC_SEQ_MISC_TIMING:
  3841. for (k = 0; k < table->num_entries; k++) {
  3842. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3843. table->mc_reg_table_entry[k].mc_data[i] =
  3844. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  3845. 0x00000030;
  3846. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3847. table->mc_reg_table_entry[k].mc_data[i] =
  3848. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  3849. 0x00000035;
  3850. }
  3851. break;
  3852. default:
  3853. break;
  3854. }
  3855. }
  3856. WREG32(MC_SEQ_IO_DEBUG_INDEX, 3);
  3857. tmp = RREG32(MC_SEQ_IO_DEBUG_DATA);
  3858. tmp = (tmp & 0xFFF8FFFF) | (1 << 16);
  3859. WREG32(MC_SEQ_IO_DEBUG_INDEX, 3);
  3860. WREG32(MC_SEQ_IO_DEBUG_DATA, tmp);
  3861. }
  3862. return 0;
  3863. }
  3864. static int ci_initialize_mc_reg_table(struct radeon_device *rdev)
  3865. {
  3866. struct ci_power_info *pi = ci_get_pi(rdev);
  3867. struct atom_mc_reg_table *table;
  3868. struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
  3869. u8 module_index = rv770_get_memory_module_index(rdev);
  3870. int ret;
  3871. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  3872. if (!table)
  3873. return -ENOMEM;
  3874. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  3875. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  3876. WREG32(MC_SEQ_DLL_STBY_LP, RREG32(MC_SEQ_DLL_STBY));
  3877. WREG32(MC_SEQ_G5PDX_CMD0_LP, RREG32(MC_SEQ_G5PDX_CMD0));
  3878. WREG32(MC_SEQ_G5PDX_CMD1_LP, RREG32(MC_SEQ_G5PDX_CMD1));
  3879. WREG32(MC_SEQ_G5PDX_CTRL_LP, RREG32(MC_SEQ_G5PDX_CTRL));
  3880. WREG32(MC_SEQ_PMG_DVS_CMD_LP, RREG32(MC_SEQ_PMG_DVS_CMD));
  3881. WREG32(MC_SEQ_PMG_DVS_CTL_LP, RREG32(MC_SEQ_PMG_DVS_CTL));
  3882. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  3883. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  3884. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  3885. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  3886. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  3887. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  3888. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  3889. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  3890. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  3891. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  3892. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  3893. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  3894. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  3895. if (ret)
  3896. goto init_mc_done;
  3897. ret = ci_copy_vbios_mc_reg_table(table, ci_table);
  3898. if (ret)
  3899. goto init_mc_done;
  3900. ci_set_s0_mc_reg_index(ci_table);
  3901. ret = ci_register_patching_mc_seq(rdev, ci_table);
  3902. if (ret)
  3903. goto init_mc_done;
  3904. ret = ci_set_mc_special_registers(rdev, ci_table);
  3905. if (ret)
  3906. goto init_mc_done;
  3907. ci_set_valid_flag(ci_table);
  3908. init_mc_done:
  3909. kfree(table);
  3910. return ret;
  3911. }
  3912. static int ci_populate_mc_reg_addresses(struct radeon_device *rdev,
  3913. SMU7_Discrete_MCRegisters *mc_reg_table)
  3914. {
  3915. struct ci_power_info *pi = ci_get_pi(rdev);
  3916. u32 i, j;
  3917. for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
  3918. if (pi->mc_reg_table.valid_flag & (1 << j)) {
  3919. if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3920. return -EINVAL;
  3921. mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
  3922. mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
  3923. i++;
  3924. }
  3925. }
  3926. mc_reg_table->last = (u8)i;
  3927. return 0;
  3928. }
  3929. static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
  3930. SMU7_Discrete_MCRegisterSet *data,
  3931. u32 num_entries, u32 valid_flag)
  3932. {
  3933. u32 i, j;
  3934. for (i = 0, j = 0; j < num_entries; j++) {
  3935. if (valid_flag & (1 << j)) {
  3936. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  3937. i++;
  3938. }
  3939. }
  3940. }
  3941. static void ci_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  3942. const u32 memory_clock,
  3943. SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
  3944. {
  3945. struct ci_power_info *pi = ci_get_pi(rdev);
  3946. u32 i = 0;
  3947. for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
  3948. if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  3949. break;
  3950. }
  3951. if ((i == pi->mc_reg_table.num_entries) && (i > 0))
  3952. --i;
  3953. ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
  3954. mc_reg_table_data, pi->mc_reg_table.last,
  3955. pi->mc_reg_table.valid_flag);
  3956. }
  3957. static void ci_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  3958. SMU7_Discrete_MCRegisters *mc_reg_table)
  3959. {
  3960. struct ci_power_info *pi = ci_get_pi(rdev);
  3961. u32 i;
  3962. for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
  3963. ci_convert_mc_reg_table_entry_to_smc(rdev,
  3964. pi->dpm_table.mclk_table.dpm_levels[i].value,
  3965. &mc_reg_table->data[i]);
  3966. }
  3967. static int ci_populate_initial_mc_reg_table(struct radeon_device *rdev)
  3968. {
  3969. struct ci_power_info *pi = ci_get_pi(rdev);
  3970. int ret;
  3971. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3972. ret = ci_populate_mc_reg_addresses(rdev, &pi->smc_mc_reg_table);
  3973. if (ret)
  3974. return ret;
  3975. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3976. return ci_copy_bytes_to_smc(rdev,
  3977. pi->mc_reg_table_start,
  3978. (u8 *)&pi->smc_mc_reg_table,
  3979. sizeof(SMU7_Discrete_MCRegisters),
  3980. pi->sram_end);
  3981. }
  3982. static int ci_update_and_upload_mc_reg_table(struct radeon_device *rdev)
  3983. {
  3984. struct ci_power_info *pi = ci_get_pi(rdev);
  3985. if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
  3986. return 0;
  3987. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  3988. ci_convert_mc_reg_table_to_smc(rdev, &pi->smc_mc_reg_table);
  3989. return ci_copy_bytes_to_smc(rdev,
  3990. pi->mc_reg_table_start +
  3991. offsetof(SMU7_Discrete_MCRegisters, data[0]),
  3992. (u8 *)&pi->smc_mc_reg_table.data[0],
  3993. sizeof(SMU7_Discrete_MCRegisterSet) *
  3994. pi->dpm_table.mclk_table.count,
  3995. pi->sram_end);
  3996. }
  3997. static void ci_enable_voltage_control(struct radeon_device *rdev)
  3998. {
  3999. u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
  4000. tmp |= VOLT_PWRMGT_EN;
  4001. WREG32_SMC(GENERAL_PWRMGT, tmp);
  4002. }
  4003. static enum radeon_pcie_gen ci_get_maximum_link_speed(struct radeon_device *rdev,
  4004. struct radeon_ps *radeon_state)
  4005. {
  4006. struct ci_ps *state = ci_get_ps(radeon_state);
  4007. int i;
  4008. u16 pcie_speed, max_speed = 0;
  4009. for (i = 0; i < state->performance_level_count; i++) {
  4010. pcie_speed = state->performance_levels[i].pcie_gen;
  4011. if (max_speed < pcie_speed)
  4012. max_speed = pcie_speed;
  4013. }
  4014. return max_speed;
  4015. }
  4016. static u16 ci_get_current_pcie_speed(struct radeon_device *rdev)
  4017. {
  4018. u32 speed_cntl = 0;
  4019. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  4020. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  4021. return (u16)speed_cntl;
  4022. }
  4023. static int ci_get_current_pcie_lane_number(struct radeon_device *rdev)
  4024. {
  4025. u32 link_width = 0;
  4026. link_width = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL) & LC_LINK_WIDTH_RD_MASK;
  4027. link_width >>= LC_LINK_WIDTH_RD_SHIFT;
  4028. switch (link_width) {
  4029. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  4030. return 1;
  4031. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  4032. return 2;
  4033. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  4034. return 4;
  4035. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  4036. return 8;
  4037. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  4038. /* not actually supported */
  4039. return 12;
  4040. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  4041. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  4042. default:
  4043. return 16;
  4044. }
  4045. }
  4046. static void ci_request_link_speed_change_before_state_change(struct radeon_device *rdev,
  4047. struct radeon_ps *radeon_new_state,
  4048. struct radeon_ps *radeon_current_state)
  4049. {
  4050. struct ci_power_info *pi = ci_get_pi(rdev);
  4051. enum radeon_pcie_gen target_link_speed =
  4052. ci_get_maximum_link_speed(rdev, radeon_new_state);
  4053. enum radeon_pcie_gen current_link_speed;
  4054. if (pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
  4055. current_link_speed = ci_get_maximum_link_speed(rdev, radeon_current_state);
  4056. else
  4057. current_link_speed = pi->force_pcie_gen;
  4058. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  4059. pi->pspp_notify_required = false;
  4060. if (target_link_speed > current_link_speed) {
  4061. switch (target_link_speed) {
  4062. #ifdef CONFIG_ACPI
  4063. case RADEON_PCIE_GEN3:
  4064. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  4065. break;
  4066. pi->force_pcie_gen = RADEON_PCIE_GEN2;
  4067. if (current_link_speed == RADEON_PCIE_GEN2)
  4068. break;
  4069. case RADEON_PCIE_GEN2:
  4070. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  4071. break;
  4072. #endif
  4073. default:
  4074. pi->force_pcie_gen = ci_get_current_pcie_speed(rdev);
  4075. break;
  4076. }
  4077. } else {
  4078. if (target_link_speed < current_link_speed)
  4079. pi->pspp_notify_required = true;
  4080. }
  4081. }
  4082. static void ci_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
  4083. struct radeon_ps *radeon_new_state,
  4084. struct radeon_ps *radeon_current_state)
  4085. {
  4086. struct ci_power_info *pi = ci_get_pi(rdev);
  4087. enum radeon_pcie_gen target_link_speed =
  4088. ci_get_maximum_link_speed(rdev, radeon_new_state);
  4089. u8 request;
  4090. if (pi->pspp_notify_required) {
  4091. if (target_link_speed == RADEON_PCIE_GEN3)
  4092. request = PCIE_PERF_REQ_PECI_GEN3;
  4093. else if (target_link_speed == RADEON_PCIE_GEN2)
  4094. request = PCIE_PERF_REQ_PECI_GEN2;
  4095. else
  4096. request = PCIE_PERF_REQ_PECI_GEN1;
  4097. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  4098. (ci_get_current_pcie_speed(rdev) > 0))
  4099. return;
  4100. #ifdef CONFIG_ACPI
  4101. radeon_acpi_pcie_performance_request(rdev, request, false);
  4102. #endif
  4103. }
  4104. }
  4105. static int ci_set_private_data_variables_based_on_pptable(struct radeon_device *rdev)
  4106. {
  4107. struct ci_power_info *pi = ci_get_pi(rdev);
  4108. struct radeon_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  4109. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  4110. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddc_table =
  4111. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  4112. struct radeon_clock_voltage_dependency_table *allowed_mclk_vddci_table =
  4113. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  4114. if (allowed_sclk_vddc_table == NULL)
  4115. return -EINVAL;
  4116. if (allowed_sclk_vddc_table->count < 1)
  4117. return -EINVAL;
  4118. if (allowed_mclk_vddc_table == NULL)
  4119. return -EINVAL;
  4120. if (allowed_mclk_vddc_table->count < 1)
  4121. return -EINVAL;
  4122. if (allowed_mclk_vddci_table == NULL)
  4123. return -EINVAL;
  4124. if (allowed_mclk_vddci_table->count < 1)
  4125. return -EINVAL;
  4126. pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
  4127. pi->max_vddc_in_pp_table =
  4128. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4129. pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
  4130. pi->max_vddci_in_pp_table =
  4131. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4132. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
  4133. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4134. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
  4135. allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4136. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
  4137. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4138. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
  4139. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4140. return 0;
  4141. }
  4142. static void ci_patch_with_vddc_leakage(struct radeon_device *rdev, u16 *vddc)
  4143. {
  4144. struct ci_power_info *pi = ci_get_pi(rdev);
  4145. struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
  4146. u32 leakage_index;
  4147. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4148. if (leakage_table->leakage_id[leakage_index] == *vddc) {
  4149. *vddc = leakage_table->actual_voltage[leakage_index];
  4150. break;
  4151. }
  4152. }
  4153. }
  4154. static void ci_patch_with_vddci_leakage(struct radeon_device *rdev, u16 *vddci)
  4155. {
  4156. struct ci_power_info *pi = ci_get_pi(rdev);
  4157. struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
  4158. u32 leakage_index;
  4159. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4160. if (leakage_table->leakage_id[leakage_index] == *vddci) {
  4161. *vddci = leakage_table->actual_voltage[leakage_index];
  4162. break;
  4163. }
  4164. }
  4165. }
  4166. static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  4167. struct radeon_clock_voltage_dependency_table *table)
  4168. {
  4169. u32 i;
  4170. if (table) {
  4171. for (i = 0; i < table->count; i++)
  4172. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  4173. }
  4174. }
  4175. static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct radeon_device *rdev,
  4176. struct radeon_clock_voltage_dependency_table *table)
  4177. {
  4178. u32 i;
  4179. if (table) {
  4180. for (i = 0; i < table->count; i++)
  4181. ci_patch_with_vddci_leakage(rdev, &table->entries[i].v);
  4182. }
  4183. }
  4184. static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  4185. struct radeon_vce_clock_voltage_dependency_table *table)
  4186. {
  4187. u32 i;
  4188. if (table) {
  4189. for (i = 0; i < table->count; i++)
  4190. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  4191. }
  4192. }
  4193. static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct radeon_device *rdev,
  4194. struct radeon_uvd_clock_voltage_dependency_table *table)
  4195. {
  4196. u32 i;
  4197. if (table) {
  4198. for (i = 0; i < table->count; i++)
  4199. ci_patch_with_vddc_leakage(rdev, &table->entries[i].v);
  4200. }
  4201. }
  4202. static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct radeon_device *rdev,
  4203. struct radeon_phase_shedding_limits_table *table)
  4204. {
  4205. u32 i;
  4206. if (table) {
  4207. for (i = 0; i < table->count; i++)
  4208. ci_patch_with_vddc_leakage(rdev, &table->entries[i].voltage);
  4209. }
  4210. }
  4211. static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct radeon_device *rdev,
  4212. struct radeon_clock_and_voltage_limits *table)
  4213. {
  4214. if (table) {
  4215. ci_patch_with_vddc_leakage(rdev, (u16 *)&table->vddc);
  4216. ci_patch_with_vddci_leakage(rdev, (u16 *)&table->vddci);
  4217. }
  4218. }
  4219. static void ci_patch_cac_leakage_table_with_vddc_leakage(struct radeon_device *rdev,
  4220. struct radeon_cac_leakage_table *table)
  4221. {
  4222. u32 i;
  4223. if (table) {
  4224. for (i = 0; i < table->count; i++)
  4225. ci_patch_with_vddc_leakage(rdev, &table->entries[i].vddc);
  4226. }
  4227. }
  4228. static void ci_patch_dependency_tables_with_leakage(struct radeon_device *rdev)
  4229. {
  4230. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4231. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  4232. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4233. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  4234. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4235. &rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
  4236. ci_patch_clock_voltage_dependency_table_with_vddci_leakage(rdev,
  4237. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  4238. ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4239. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
  4240. ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4241. &rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
  4242. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4243. &rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
  4244. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(rdev,
  4245. &rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
  4246. ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(rdev,
  4247. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table);
  4248. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  4249. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  4250. ci_patch_clock_voltage_limits_with_vddc_leakage(rdev,
  4251. &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
  4252. ci_patch_cac_leakage_table_with_vddc_leakage(rdev,
  4253. &rdev->pm.dpm.dyn_state.cac_leakage_table);
  4254. }
  4255. static void ci_get_memory_type(struct radeon_device *rdev)
  4256. {
  4257. struct ci_power_info *pi = ci_get_pi(rdev);
  4258. u32 tmp;
  4259. tmp = RREG32(MC_SEQ_MISC0);
  4260. if (((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT) ==
  4261. MC_SEQ_MISC0_GDDR5_VALUE)
  4262. pi->mem_gddr5 = true;
  4263. else
  4264. pi->mem_gddr5 = false;
  4265. }
  4266. static void ci_update_current_ps(struct radeon_device *rdev,
  4267. struct radeon_ps *rps)
  4268. {
  4269. struct ci_ps *new_ps = ci_get_ps(rps);
  4270. struct ci_power_info *pi = ci_get_pi(rdev);
  4271. pi->current_rps = *rps;
  4272. pi->current_ps = *new_ps;
  4273. pi->current_rps.ps_priv = &pi->current_ps;
  4274. }
  4275. static void ci_update_requested_ps(struct radeon_device *rdev,
  4276. struct radeon_ps *rps)
  4277. {
  4278. struct ci_ps *new_ps = ci_get_ps(rps);
  4279. struct ci_power_info *pi = ci_get_pi(rdev);
  4280. pi->requested_rps = *rps;
  4281. pi->requested_ps = *new_ps;
  4282. pi->requested_rps.ps_priv = &pi->requested_ps;
  4283. }
  4284. int ci_dpm_pre_set_power_state(struct radeon_device *rdev)
  4285. {
  4286. struct ci_power_info *pi = ci_get_pi(rdev);
  4287. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  4288. struct radeon_ps *new_ps = &requested_ps;
  4289. ci_update_requested_ps(rdev, new_ps);
  4290. ci_apply_state_adjust_rules(rdev, &pi->requested_rps);
  4291. return 0;
  4292. }
  4293. void ci_dpm_post_set_power_state(struct radeon_device *rdev)
  4294. {
  4295. struct ci_power_info *pi = ci_get_pi(rdev);
  4296. struct radeon_ps *new_ps = &pi->requested_rps;
  4297. ci_update_current_ps(rdev, new_ps);
  4298. }
  4299. void ci_dpm_setup_asic(struct radeon_device *rdev)
  4300. {
  4301. int r;
  4302. r = ci_mc_load_microcode(rdev);
  4303. if (r)
  4304. DRM_ERROR("Failed to load MC firmware!\n");
  4305. ci_read_clock_registers(rdev);
  4306. ci_get_memory_type(rdev);
  4307. ci_enable_acpi_power_management(rdev);
  4308. ci_init_sclk_t(rdev);
  4309. }
  4310. int ci_dpm_enable(struct radeon_device *rdev)
  4311. {
  4312. struct ci_power_info *pi = ci_get_pi(rdev);
  4313. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  4314. int ret;
  4315. if (ci_is_smc_running(rdev))
  4316. return -EINVAL;
  4317. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  4318. ci_enable_voltage_control(rdev);
  4319. ret = ci_construct_voltage_tables(rdev);
  4320. if (ret) {
  4321. DRM_ERROR("ci_construct_voltage_tables failed\n");
  4322. return ret;
  4323. }
  4324. }
  4325. if (pi->caps_dynamic_ac_timing) {
  4326. ret = ci_initialize_mc_reg_table(rdev);
  4327. if (ret)
  4328. pi->caps_dynamic_ac_timing = false;
  4329. }
  4330. if (pi->dynamic_ss)
  4331. ci_enable_spread_spectrum(rdev, true);
  4332. if (pi->thermal_protection)
  4333. ci_enable_thermal_protection(rdev, true);
  4334. ci_program_sstp(rdev);
  4335. ci_enable_display_gap(rdev);
  4336. ci_program_vc(rdev);
  4337. ret = ci_upload_firmware(rdev);
  4338. if (ret) {
  4339. DRM_ERROR("ci_upload_firmware failed\n");
  4340. return ret;
  4341. }
  4342. ret = ci_process_firmware_header(rdev);
  4343. if (ret) {
  4344. DRM_ERROR("ci_process_firmware_header failed\n");
  4345. return ret;
  4346. }
  4347. ret = ci_initial_switch_from_arb_f0_to_f1(rdev);
  4348. if (ret) {
  4349. DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
  4350. return ret;
  4351. }
  4352. ret = ci_init_smc_table(rdev);
  4353. if (ret) {
  4354. DRM_ERROR("ci_init_smc_table failed\n");
  4355. return ret;
  4356. }
  4357. ret = ci_init_arb_table_index(rdev);
  4358. if (ret) {
  4359. DRM_ERROR("ci_init_arb_table_index failed\n");
  4360. return ret;
  4361. }
  4362. if (pi->caps_dynamic_ac_timing) {
  4363. ret = ci_populate_initial_mc_reg_table(rdev);
  4364. if (ret) {
  4365. DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
  4366. return ret;
  4367. }
  4368. }
  4369. ret = ci_populate_pm_base(rdev);
  4370. if (ret) {
  4371. DRM_ERROR("ci_populate_pm_base failed\n");
  4372. return ret;
  4373. }
  4374. ci_dpm_start_smc(rdev);
  4375. ci_enable_vr_hot_gpio_interrupt(rdev);
  4376. ret = ci_notify_smc_display_change(rdev, false);
  4377. if (ret) {
  4378. DRM_ERROR("ci_notify_smc_display_change failed\n");
  4379. return ret;
  4380. }
  4381. ci_enable_sclk_control(rdev, true);
  4382. ret = ci_enable_ulv(rdev, true);
  4383. if (ret) {
  4384. DRM_ERROR("ci_enable_ulv failed\n");
  4385. return ret;
  4386. }
  4387. ret = ci_enable_ds_master_switch(rdev, true);
  4388. if (ret) {
  4389. DRM_ERROR("ci_enable_ds_master_switch failed\n");
  4390. return ret;
  4391. }
  4392. ret = ci_start_dpm(rdev);
  4393. if (ret) {
  4394. DRM_ERROR("ci_start_dpm failed\n");
  4395. return ret;
  4396. }
  4397. ret = ci_enable_didt(rdev, true);
  4398. if (ret) {
  4399. DRM_ERROR("ci_enable_didt failed\n");
  4400. return ret;
  4401. }
  4402. ret = ci_enable_smc_cac(rdev, true);
  4403. if (ret) {
  4404. DRM_ERROR("ci_enable_smc_cac failed\n");
  4405. return ret;
  4406. }
  4407. ret = ci_enable_power_containment(rdev, true);
  4408. if (ret) {
  4409. DRM_ERROR("ci_enable_power_containment failed\n");
  4410. return ret;
  4411. }
  4412. ret = ci_power_control_set_level(rdev);
  4413. if (ret) {
  4414. DRM_ERROR("ci_power_control_set_level failed\n");
  4415. return ret;
  4416. }
  4417. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  4418. ret = ci_enable_thermal_based_sclk_dpm(rdev, true);
  4419. if (ret) {
  4420. DRM_ERROR("ci_enable_thermal_based_sclk_dpm failed\n");
  4421. return ret;
  4422. }
  4423. ci_thermal_start_thermal_controller(rdev);
  4424. ci_update_current_ps(rdev, boot_ps);
  4425. return 0;
  4426. }
  4427. static int ci_set_temperature_range(struct radeon_device *rdev)
  4428. {
  4429. int ret;
  4430. ret = ci_thermal_enable_alert(rdev, false);
  4431. if (ret)
  4432. return ret;
  4433. ret = ci_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  4434. if (ret)
  4435. return ret;
  4436. ret = ci_thermal_enable_alert(rdev, true);
  4437. if (ret)
  4438. return ret;
  4439. return ret;
  4440. }
  4441. int ci_dpm_late_enable(struct radeon_device *rdev)
  4442. {
  4443. int ret;
  4444. ret = ci_set_temperature_range(rdev);
  4445. if (ret)
  4446. return ret;
  4447. ci_dpm_powergate_uvd(rdev, true);
  4448. return 0;
  4449. }
  4450. void ci_dpm_disable(struct radeon_device *rdev)
  4451. {
  4452. struct ci_power_info *pi = ci_get_pi(rdev);
  4453. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  4454. ci_dpm_powergate_uvd(rdev, false);
  4455. if (!ci_is_smc_running(rdev))
  4456. return;
  4457. ci_thermal_stop_thermal_controller(rdev);
  4458. if (pi->thermal_protection)
  4459. ci_enable_thermal_protection(rdev, false);
  4460. ci_enable_power_containment(rdev, false);
  4461. ci_enable_smc_cac(rdev, false);
  4462. ci_enable_didt(rdev, false);
  4463. ci_enable_spread_spectrum(rdev, false);
  4464. ci_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  4465. ci_stop_dpm(rdev);
  4466. ci_enable_ds_master_switch(rdev, false);
  4467. ci_enable_ulv(rdev, false);
  4468. ci_clear_vc(rdev);
  4469. ci_reset_to_default(rdev);
  4470. ci_dpm_stop_smc(rdev);
  4471. ci_force_switch_to_arb_f0(rdev);
  4472. ci_enable_thermal_based_sclk_dpm(rdev, false);
  4473. ci_update_current_ps(rdev, boot_ps);
  4474. }
  4475. int ci_dpm_set_power_state(struct radeon_device *rdev)
  4476. {
  4477. struct ci_power_info *pi = ci_get_pi(rdev);
  4478. struct radeon_ps *new_ps = &pi->requested_rps;
  4479. struct radeon_ps *old_ps = &pi->current_rps;
  4480. int ret;
  4481. ci_find_dpm_states_clocks_in_dpm_table(rdev, new_ps);
  4482. if (pi->pcie_performance_request)
  4483. ci_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
  4484. ret = ci_freeze_sclk_mclk_dpm(rdev);
  4485. if (ret) {
  4486. DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
  4487. return ret;
  4488. }
  4489. ret = ci_populate_and_upload_sclk_mclk_dpm_levels(rdev, new_ps);
  4490. if (ret) {
  4491. DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
  4492. return ret;
  4493. }
  4494. ret = ci_generate_dpm_level_enable_mask(rdev, new_ps);
  4495. if (ret) {
  4496. DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
  4497. return ret;
  4498. }
  4499. ret = ci_update_vce_dpm(rdev, new_ps, old_ps);
  4500. if (ret) {
  4501. DRM_ERROR("ci_update_vce_dpm failed\n");
  4502. return ret;
  4503. }
  4504. ret = ci_update_sclk_t(rdev);
  4505. if (ret) {
  4506. DRM_ERROR("ci_update_sclk_t failed\n");
  4507. return ret;
  4508. }
  4509. if (pi->caps_dynamic_ac_timing) {
  4510. ret = ci_update_and_upload_mc_reg_table(rdev);
  4511. if (ret) {
  4512. DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
  4513. return ret;
  4514. }
  4515. }
  4516. ret = ci_program_memory_timing_parameters(rdev);
  4517. if (ret) {
  4518. DRM_ERROR("ci_program_memory_timing_parameters failed\n");
  4519. return ret;
  4520. }
  4521. ret = ci_unfreeze_sclk_mclk_dpm(rdev);
  4522. if (ret) {
  4523. DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
  4524. return ret;
  4525. }
  4526. ret = ci_upload_dpm_level_enable_mask(rdev);
  4527. if (ret) {
  4528. DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
  4529. return ret;
  4530. }
  4531. if (pi->pcie_performance_request)
  4532. ci_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
  4533. return 0;
  4534. }
  4535. #if 0
  4536. void ci_dpm_reset_asic(struct radeon_device *rdev)
  4537. {
  4538. ci_set_boot_state(rdev);
  4539. }
  4540. #endif
  4541. void ci_dpm_display_configuration_changed(struct radeon_device *rdev)
  4542. {
  4543. ci_program_display_gap(rdev);
  4544. }
  4545. union power_info {
  4546. struct _ATOM_POWERPLAY_INFO info;
  4547. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  4548. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  4549. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  4550. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  4551. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  4552. };
  4553. union pplib_clock_info {
  4554. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  4555. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  4556. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  4557. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  4558. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  4559. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  4560. };
  4561. union pplib_power_state {
  4562. struct _ATOM_PPLIB_STATE v1;
  4563. struct _ATOM_PPLIB_STATE_V2 v2;
  4564. };
  4565. static void ci_parse_pplib_non_clock_info(struct radeon_device *rdev,
  4566. struct radeon_ps *rps,
  4567. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  4568. u8 table_rev)
  4569. {
  4570. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  4571. rps->class = le16_to_cpu(non_clock_info->usClassification);
  4572. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  4573. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  4574. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  4575. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  4576. } else {
  4577. rps->vclk = 0;
  4578. rps->dclk = 0;
  4579. }
  4580. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  4581. rdev->pm.dpm.boot_ps = rps;
  4582. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  4583. rdev->pm.dpm.uvd_ps = rps;
  4584. }
  4585. static void ci_parse_pplib_clock_info(struct radeon_device *rdev,
  4586. struct radeon_ps *rps, int index,
  4587. union pplib_clock_info *clock_info)
  4588. {
  4589. struct ci_power_info *pi = ci_get_pi(rdev);
  4590. struct ci_ps *ps = ci_get_ps(rps);
  4591. struct ci_pl *pl = &ps->performance_levels[index];
  4592. ps->performance_level_count = index + 1;
  4593. pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4594. pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4595. pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4596. pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4597. pl->pcie_gen = r600_get_pcie_gen_support(rdev,
  4598. pi->sys_pcie_mask,
  4599. pi->vbios_boot_state.pcie_gen_bootup_value,
  4600. clock_info->ci.ucPCIEGen);
  4601. pl->pcie_lane = r600_get_pcie_lane_support(rdev,
  4602. pi->vbios_boot_state.pcie_lane_bootup_value,
  4603. le16_to_cpu(clock_info->ci.usPCIELane));
  4604. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  4605. pi->acpi_pcie_gen = pl->pcie_gen;
  4606. }
  4607. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  4608. pi->ulv.supported = true;
  4609. pi->ulv.pl = *pl;
  4610. pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
  4611. }
  4612. /* patch up boot state */
  4613. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  4614. pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
  4615. pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
  4616. pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
  4617. pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
  4618. }
  4619. switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  4620. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  4621. pi->use_pcie_powersaving_levels = true;
  4622. if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
  4623. pi->pcie_gen_powersaving.max = pl->pcie_gen;
  4624. if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
  4625. pi->pcie_gen_powersaving.min = pl->pcie_gen;
  4626. if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
  4627. pi->pcie_lane_powersaving.max = pl->pcie_lane;
  4628. if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
  4629. pi->pcie_lane_powersaving.min = pl->pcie_lane;
  4630. break;
  4631. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  4632. pi->use_pcie_performance_levels = true;
  4633. if (pi->pcie_gen_performance.max < pl->pcie_gen)
  4634. pi->pcie_gen_performance.max = pl->pcie_gen;
  4635. if (pi->pcie_gen_performance.min > pl->pcie_gen)
  4636. pi->pcie_gen_performance.min = pl->pcie_gen;
  4637. if (pi->pcie_lane_performance.max < pl->pcie_lane)
  4638. pi->pcie_lane_performance.max = pl->pcie_lane;
  4639. if (pi->pcie_lane_performance.min > pl->pcie_lane)
  4640. pi->pcie_lane_performance.min = pl->pcie_lane;
  4641. break;
  4642. default:
  4643. break;
  4644. }
  4645. }
  4646. static int ci_parse_power_table(struct radeon_device *rdev)
  4647. {
  4648. struct radeon_mode_info *mode_info = &rdev->mode_info;
  4649. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  4650. union pplib_power_state *power_state;
  4651. int i, j, k, non_clock_array_index, clock_array_index;
  4652. union pplib_clock_info *clock_info;
  4653. struct _StateArray *state_array;
  4654. struct _ClockInfoArray *clock_info_array;
  4655. struct _NonClockInfoArray *non_clock_info_array;
  4656. union power_info *power_info;
  4657. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  4658. u16 data_offset;
  4659. u8 frev, crev;
  4660. u8 *power_state_offset;
  4661. struct ci_ps *ps;
  4662. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  4663. &frev, &crev, &data_offset))
  4664. return -EINVAL;
  4665. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  4666. state_array = (struct _StateArray *)
  4667. (mode_info->atom_context->bios + data_offset +
  4668. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  4669. clock_info_array = (struct _ClockInfoArray *)
  4670. (mode_info->atom_context->bios + data_offset +
  4671. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  4672. non_clock_info_array = (struct _NonClockInfoArray *)
  4673. (mode_info->atom_context->bios + data_offset +
  4674. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  4675. rdev->pm.dpm.ps = kcalloc(state_array->ucNumEntries,
  4676. sizeof(struct radeon_ps),
  4677. GFP_KERNEL);
  4678. if (!rdev->pm.dpm.ps)
  4679. return -ENOMEM;
  4680. power_state_offset = (u8 *)state_array->states;
  4681. rdev->pm.dpm.num_ps = 0;
  4682. for (i = 0; i < state_array->ucNumEntries; i++) {
  4683. u8 *idx;
  4684. power_state = (union pplib_power_state *)power_state_offset;
  4685. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  4686. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  4687. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  4688. if (!rdev->pm.power_state[i].clock_info)
  4689. return -EINVAL;
  4690. ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
  4691. if (ps == NULL)
  4692. return -ENOMEM;
  4693. rdev->pm.dpm.ps[i].ps_priv = ps;
  4694. ci_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  4695. non_clock_info,
  4696. non_clock_info_array->ucEntrySize);
  4697. k = 0;
  4698. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  4699. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  4700. clock_array_index = idx[j];
  4701. if (clock_array_index >= clock_info_array->ucNumEntries)
  4702. continue;
  4703. if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
  4704. break;
  4705. clock_info = (union pplib_clock_info *)
  4706. ((u8 *)&clock_info_array->clockInfo[0] +
  4707. (clock_array_index * clock_info_array->ucEntrySize));
  4708. ci_parse_pplib_clock_info(rdev,
  4709. &rdev->pm.dpm.ps[i], k,
  4710. clock_info);
  4711. k++;
  4712. }
  4713. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  4714. rdev->pm.dpm.num_ps = i + 1;
  4715. }
  4716. /* fill in the vce power states */
  4717. for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
  4718. u32 sclk, mclk;
  4719. clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
  4720. clock_info = (union pplib_clock_info *)
  4721. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  4722. sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4723. sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4724. mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4725. mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4726. rdev->pm.dpm.vce_states[i].sclk = sclk;
  4727. rdev->pm.dpm.vce_states[i].mclk = mclk;
  4728. }
  4729. return 0;
  4730. }
  4731. static int ci_get_vbios_boot_values(struct radeon_device *rdev,
  4732. struct ci_vbios_boot_state *boot_state)
  4733. {
  4734. struct radeon_mode_info *mode_info = &rdev->mode_info;
  4735. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  4736. ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
  4737. u8 frev, crev;
  4738. u16 data_offset;
  4739. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  4740. &frev, &crev, &data_offset)) {
  4741. firmware_info =
  4742. (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
  4743. data_offset);
  4744. boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
  4745. boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
  4746. boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
  4747. boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(rdev);
  4748. boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(rdev);
  4749. boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
  4750. boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
  4751. return 0;
  4752. }
  4753. return -EINVAL;
  4754. }
  4755. void ci_dpm_fini(struct radeon_device *rdev)
  4756. {
  4757. int i;
  4758. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  4759. kfree(rdev->pm.dpm.ps[i].ps_priv);
  4760. }
  4761. kfree(rdev->pm.dpm.ps);
  4762. kfree(rdev->pm.dpm.priv);
  4763. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  4764. r600_free_extended_power_table(rdev);
  4765. }
  4766. int ci_dpm_init(struct radeon_device *rdev)
  4767. {
  4768. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  4769. SMU7_Discrete_DpmTable *dpm_table;
  4770. struct radeon_gpio_rec gpio;
  4771. u16 data_offset, size;
  4772. u8 frev, crev;
  4773. struct ci_power_info *pi;
  4774. enum pci_bus_speed speed_cap = PCI_SPEED_UNKNOWN;
  4775. struct pci_dev *root = rdev->pdev->bus->self;
  4776. int ret;
  4777. pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
  4778. if (pi == NULL)
  4779. return -ENOMEM;
  4780. rdev->pm.dpm.priv = pi;
  4781. if (!pci_is_root_bus(rdev->pdev->bus))
  4782. speed_cap = pcie_get_speed_cap(root);
  4783. if (speed_cap == PCI_SPEED_UNKNOWN) {
  4784. pi->sys_pcie_mask = 0;
  4785. } else {
  4786. if (speed_cap == PCIE_SPEED_8_0GT)
  4787. pi->sys_pcie_mask = RADEON_PCIE_SPEED_25 |
  4788. RADEON_PCIE_SPEED_50 |
  4789. RADEON_PCIE_SPEED_80;
  4790. else if (speed_cap == PCIE_SPEED_5_0GT)
  4791. pi->sys_pcie_mask = RADEON_PCIE_SPEED_25 |
  4792. RADEON_PCIE_SPEED_50;
  4793. else
  4794. pi->sys_pcie_mask = RADEON_PCIE_SPEED_25;
  4795. }
  4796. pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  4797. pi->pcie_gen_performance.max = RADEON_PCIE_GEN1;
  4798. pi->pcie_gen_performance.min = RADEON_PCIE_GEN3;
  4799. pi->pcie_gen_powersaving.max = RADEON_PCIE_GEN1;
  4800. pi->pcie_gen_powersaving.min = RADEON_PCIE_GEN3;
  4801. pi->pcie_lane_performance.max = 0;
  4802. pi->pcie_lane_performance.min = 16;
  4803. pi->pcie_lane_powersaving.max = 0;
  4804. pi->pcie_lane_powersaving.min = 16;
  4805. ret = ci_get_vbios_boot_values(rdev, &pi->vbios_boot_state);
  4806. if (ret) {
  4807. ci_dpm_fini(rdev);
  4808. return ret;
  4809. }
  4810. ret = r600_get_platform_caps(rdev);
  4811. if (ret) {
  4812. ci_dpm_fini(rdev);
  4813. return ret;
  4814. }
  4815. ret = r600_parse_extended_power_table(rdev);
  4816. if (ret) {
  4817. ci_dpm_fini(rdev);
  4818. return ret;
  4819. }
  4820. ret = ci_parse_power_table(rdev);
  4821. if (ret) {
  4822. ci_dpm_fini(rdev);
  4823. return ret;
  4824. }
  4825. pi->dll_default_on = false;
  4826. pi->sram_end = SMC_RAM_END;
  4827. pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
  4828. pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
  4829. pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
  4830. pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
  4831. pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
  4832. pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
  4833. pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
  4834. pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
  4835. pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
  4836. pi->sclk_dpm_key_disabled = 0;
  4837. pi->mclk_dpm_key_disabled = 0;
  4838. pi->pcie_dpm_key_disabled = 0;
  4839. pi->thermal_sclk_dpm_enabled = 0;
  4840. /* mclk dpm is unstable on some R7 260X cards with the old mc ucode */
  4841. if ((rdev->pdev->device == 0x6658) &&
  4842. (rdev->mc_fw->size == (BONAIRE_MC_UCODE_SIZE * 4))) {
  4843. pi->mclk_dpm_key_disabled = 1;
  4844. }
  4845. pi->caps_sclk_ds = true;
  4846. pi->mclk_strobe_mode_threshold = 40000;
  4847. pi->mclk_stutter_mode_threshold = 40000;
  4848. pi->mclk_edc_enable_threshold = 40000;
  4849. pi->mclk_edc_wr_enable_threshold = 40000;
  4850. ci_initialize_powertune_defaults(rdev);
  4851. pi->caps_fps = false;
  4852. pi->caps_sclk_throttle_low_notification = false;
  4853. pi->caps_uvd_dpm = true;
  4854. pi->caps_vce_dpm = true;
  4855. ci_get_leakage_voltages(rdev);
  4856. ci_patch_dependency_tables_with_leakage(rdev);
  4857. ci_set_private_data_variables_based_on_pptable(rdev);
  4858. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  4859. kcalloc(4,
  4860. sizeof(struct radeon_clock_voltage_dependency_entry),
  4861. GFP_KERNEL);
  4862. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  4863. ci_dpm_fini(rdev);
  4864. return -ENOMEM;
  4865. }
  4866. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  4867. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  4868. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  4869. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  4870. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  4871. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  4872. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  4873. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  4874. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  4875. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  4876. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  4877. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  4878. rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  4879. rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  4880. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  4881. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  4882. if (rdev->family == CHIP_HAWAII) {
  4883. pi->thermal_temp_setting.temperature_low = 94500;
  4884. pi->thermal_temp_setting.temperature_high = 95000;
  4885. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4886. } else {
  4887. pi->thermal_temp_setting.temperature_low = 99500;
  4888. pi->thermal_temp_setting.temperature_high = 100000;
  4889. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4890. }
  4891. pi->uvd_enabled = false;
  4892. dpm_table = &pi->smc_state_table;
  4893. gpio = radeon_atombios_lookup_gpio(rdev, VDDC_VRHOT_GPIO_PINID);
  4894. if (gpio.valid) {
  4895. dpm_table->VRHotGpio = gpio.shift;
  4896. rdev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  4897. } else {
  4898. dpm_table->VRHotGpio = CISLANDS_UNUSED_GPIO_PIN;
  4899. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  4900. }
  4901. gpio = radeon_atombios_lookup_gpio(rdev, PP_AC_DC_SWITCH_GPIO_PINID);
  4902. if (gpio.valid) {
  4903. dpm_table->AcDcGpio = gpio.shift;
  4904. rdev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  4905. } else {
  4906. dpm_table->AcDcGpio = CISLANDS_UNUSED_GPIO_PIN;
  4907. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  4908. }
  4909. gpio = radeon_atombios_lookup_gpio(rdev, VDDC_PCC_GPIO_PINID);
  4910. if (gpio.valid) {
  4911. u32 tmp = RREG32_SMC(CNB_PWRMGT_CNTL);
  4912. switch (gpio.shift) {
  4913. case 0:
  4914. tmp &= ~GNB_SLOW_MODE_MASK;
  4915. tmp |= GNB_SLOW_MODE(1);
  4916. break;
  4917. case 1:
  4918. tmp &= ~GNB_SLOW_MODE_MASK;
  4919. tmp |= GNB_SLOW_MODE(2);
  4920. break;
  4921. case 2:
  4922. tmp |= GNB_SLOW;
  4923. break;
  4924. case 3:
  4925. tmp |= FORCE_NB_PS1;
  4926. break;
  4927. case 4:
  4928. tmp |= DPM_ENABLED;
  4929. break;
  4930. default:
  4931. DRM_DEBUG("Invalid PCC GPIO: %u!\n", gpio.shift);
  4932. break;
  4933. }
  4934. WREG32_SMC(CNB_PWRMGT_CNTL, tmp);
  4935. }
  4936. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4937. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4938. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  4939. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
  4940. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4941. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
  4942. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4943. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
  4944. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
  4945. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4946. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
  4947. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4948. else
  4949. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
  4950. }
  4951. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
  4952. if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
  4953. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  4954. else if (radeon_atom_is_voltage_gpio(rdev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
  4955. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  4956. else
  4957. rdev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
  4958. }
  4959. pi->vddc_phase_shed_control = true;
  4960. #if defined(CONFIG_ACPI)
  4961. pi->pcie_performance_request =
  4962. radeon_acpi_is_pcie_performance_request_supported(rdev);
  4963. #else
  4964. pi->pcie_performance_request = false;
  4965. #endif
  4966. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  4967. &frev, &crev, &data_offset)) {
  4968. pi->caps_sclk_ss_support = true;
  4969. pi->caps_mclk_ss_support = true;
  4970. pi->dynamic_ss = true;
  4971. } else {
  4972. pi->caps_sclk_ss_support = false;
  4973. pi->caps_mclk_ss_support = false;
  4974. pi->dynamic_ss = true;
  4975. }
  4976. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  4977. pi->thermal_protection = true;
  4978. else
  4979. pi->thermal_protection = false;
  4980. pi->caps_dynamic_ac_timing = true;
  4981. pi->uvd_power_gated = false;
  4982. /* make sure dc limits are valid */
  4983. if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  4984. (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  4985. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  4986. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  4987. pi->fan_ctrl_is_in_default_mode = true;
  4988. return 0;
  4989. }
  4990. void ci_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  4991. struct seq_file *m)
  4992. {
  4993. struct ci_power_info *pi = ci_get_pi(rdev);
  4994. struct radeon_ps *rps = &pi->current_rps;
  4995. u32 sclk = ci_get_average_sclk_freq(rdev);
  4996. u32 mclk = ci_get_average_mclk_freq(rdev);
  4997. seq_printf(m, "uvd %sabled\n", pi->uvd_enabled ? "en" : "dis");
  4998. seq_printf(m, "vce %sabled\n", rps->vce_active ? "en" : "dis");
  4999. seq_printf(m, "power level avg sclk: %u mclk: %u\n",
  5000. sclk, mclk);
  5001. }
  5002. void ci_dpm_print_power_state(struct radeon_device *rdev,
  5003. struct radeon_ps *rps)
  5004. {
  5005. struct ci_ps *ps = ci_get_ps(rps);
  5006. struct ci_pl *pl;
  5007. int i;
  5008. r600_dpm_print_class_info(rps->class, rps->class2);
  5009. r600_dpm_print_cap_info(rps->caps);
  5010. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  5011. for (i = 0; i < ps->performance_level_count; i++) {
  5012. pl = &ps->performance_levels[i];
  5013. printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
  5014. i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
  5015. }
  5016. r600_dpm_print_ps_status(rdev, rps);
  5017. }
  5018. u32 ci_dpm_get_current_sclk(struct radeon_device *rdev)
  5019. {
  5020. u32 sclk = ci_get_average_sclk_freq(rdev);
  5021. return sclk;
  5022. }
  5023. u32 ci_dpm_get_current_mclk(struct radeon_device *rdev)
  5024. {
  5025. u32 mclk = ci_get_average_mclk_freq(rdev);
  5026. return mclk;
  5027. }
  5028. u32 ci_dpm_get_sclk(struct radeon_device *rdev, bool low)
  5029. {
  5030. struct ci_power_info *pi = ci_get_pi(rdev);
  5031. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  5032. if (low)
  5033. return requested_state->performance_levels[0].sclk;
  5034. else
  5035. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  5036. }
  5037. u32 ci_dpm_get_mclk(struct radeon_device *rdev, bool low)
  5038. {
  5039. struct ci_power_info *pi = ci_get_pi(rdev);
  5040. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  5041. if (low)
  5042. return requested_state->performance_levels[0].mclk;
  5043. else
  5044. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  5045. }