cik.c 280 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include <drm/drmP.h>
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_audio.h"
  31. #include "cikd.h"
  32. #include "atom.h"
  33. #include "cik_blit_shaders.h"
  34. #include "radeon_ucode.h"
  35. #include "clearstate_ci.h"
  36. #define SH_MEM_CONFIG_GFX_DEFAULT \
  37. ALIGNMENT_MODE(SH_MEM_ALIGNMENT_MODE_UNALIGNED)
  38. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  39. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  40. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  41. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  42. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  43. MODULE_FIRMWARE("radeon/BONAIRE_mc2.bin");
  44. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  45. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  46. MODULE_FIRMWARE("radeon/BONAIRE_smc.bin");
  47. MODULE_FIRMWARE("radeon/bonaire_pfp.bin");
  48. MODULE_FIRMWARE("radeon/bonaire_me.bin");
  49. MODULE_FIRMWARE("radeon/bonaire_ce.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_mec.bin");
  51. MODULE_FIRMWARE("radeon/bonaire_mc.bin");
  52. MODULE_FIRMWARE("radeon/bonaire_rlc.bin");
  53. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  54. MODULE_FIRMWARE("radeon/bonaire_smc.bin");
  55. MODULE_FIRMWARE("radeon/bonaire_k_smc.bin");
  56. MODULE_FIRMWARE("radeon/HAWAII_pfp.bin");
  57. MODULE_FIRMWARE("radeon/HAWAII_me.bin");
  58. MODULE_FIRMWARE("radeon/HAWAII_ce.bin");
  59. MODULE_FIRMWARE("radeon/HAWAII_mec.bin");
  60. MODULE_FIRMWARE("radeon/HAWAII_mc.bin");
  61. MODULE_FIRMWARE("radeon/HAWAII_mc2.bin");
  62. MODULE_FIRMWARE("radeon/HAWAII_rlc.bin");
  63. MODULE_FIRMWARE("radeon/HAWAII_sdma.bin");
  64. MODULE_FIRMWARE("radeon/HAWAII_smc.bin");
  65. MODULE_FIRMWARE("radeon/hawaii_pfp.bin");
  66. MODULE_FIRMWARE("radeon/hawaii_me.bin");
  67. MODULE_FIRMWARE("radeon/hawaii_ce.bin");
  68. MODULE_FIRMWARE("radeon/hawaii_mec.bin");
  69. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  70. MODULE_FIRMWARE("radeon/hawaii_rlc.bin");
  71. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  72. MODULE_FIRMWARE("radeon/hawaii_smc.bin");
  73. MODULE_FIRMWARE("radeon/hawaii_k_smc.bin");
  74. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  75. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  76. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  77. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  78. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  79. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  80. MODULE_FIRMWARE("radeon/kaveri_pfp.bin");
  81. MODULE_FIRMWARE("radeon/kaveri_me.bin");
  82. MODULE_FIRMWARE("radeon/kaveri_ce.bin");
  83. MODULE_FIRMWARE("radeon/kaveri_mec.bin");
  84. MODULE_FIRMWARE("radeon/kaveri_mec2.bin");
  85. MODULE_FIRMWARE("radeon/kaveri_rlc.bin");
  86. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  87. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  88. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  89. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  90. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  91. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  92. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  93. MODULE_FIRMWARE("radeon/kabini_pfp.bin");
  94. MODULE_FIRMWARE("radeon/kabini_me.bin");
  95. MODULE_FIRMWARE("radeon/kabini_ce.bin");
  96. MODULE_FIRMWARE("radeon/kabini_mec.bin");
  97. MODULE_FIRMWARE("radeon/kabini_rlc.bin");
  98. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  99. MODULE_FIRMWARE("radeon/MULLINS_pfp.bin");
  100. MODULE_FIRMWARE("radeon/MULLINS_me.bin");
  101. MODULE_FIRMWARE("radeon/MULLINS_ce.bin");
  102. MODULE_FIRMWARE("radeon/MULLINS_mec.bin");
  103. MODULE_FIRMWARE("radeon/MULLINS_rlc.bin");
  104. MODULE_FIRMWARE("radeon/MULLINS_sdma.bin");
  105. MODULE_FIRMWARE("radeon/mullins_pfp.bin");
  106. MODULE_FIRMWARE("radeon/mullins_me.bin");
  107. MODULE_FIRMWARE("radeon/mullins_ce.bin");
  108. MODULE_FIRMWARE("radeon/mullins_mec.bin");
  109. MODULE_FIRMWARE("radeon/mullins_rlc.bin");
  110. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  111. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  112. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  113. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  114. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  115. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  116. extern void sumo_rlc_fini(struct radeon_device *rdev);
  117. extern int sumo_rlc_init(struct radeon_device *rdev);
  118. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  119. extern void si_rlc_reset(struct radeon_device *rdev);
  120. extern void si_init_uvd_internal_cg(struct radeon_device *rdev);
  121. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh);
  122. extern int cik_sdma_resume(struct radeon_device *rdev);
  123. extern void cik_sdma_enable(struct radeon_device *rdev, bool enable);
  124. extern void cik_sdma_fini(struct radeon_device *rdev);
  125. extern void vce_v2_0_enable_mgcg(struct radeon_device *rdev, bool enable);
  126. static void cik_rlc_stop(struct radeon_device *rdev);
  127. static void cik_pcie_gen3_enable(struct radeon_device *rdev);
  128. static void cik_program_aspm(struct radeon_device *rdev);
  129. static void cik_init_pg(struct radeon_device *rdev);
  130. static void cik_init_cg(struct radeon_device *rdev);
  131. static void cik_fini_pg(struct radeon_device *rdev);
  132. static void cik_fini_cg(struct radeon_device *rdev);
  133. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  134. bool enable);
  135. /**
  136. * cik_get_allowed_info_register - fetch the register for the info ioctl
  137. *
  138. * @rdev: radeon_device pointer
  139. * @reg: register offset in bytes
  140. * @val: register value
  141. *
  142. * Returns 0 for success or -EINVAL for an invalid register
  143. *
  144. */
  145. int cik_get_allowed_info_register(struct radeon_device *rdev,
  146. u32 reg, u32 *val)
  147. {
  148. switch (reg) {
  149. case GRBM_STATUS:
  150. case GRBM_STATUS2:
  151. case GRBM_STATUS_SE0:
  152. case GRBM_STATUS_SE1:
  153. case GRBM_STATUS_SE2:
  154. case GRBM_STATUS_SE3:
  155. case SRBM_STATUS:
  156. case SRBM_STATUS2:
  157. case (SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET):
  158. case (SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET):
  159. case UVD_STATUS:
  160. /* TODO VCE */
  161. *val = RREG32(reg);
  162. return 0;
  163. default:
  164. return -EINVAL;
  165. }
  166. }
  167. /*
  168. * Indirect registers accessor
  169. */
  170. u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
  171. {
  172. unsigned long flags;
  173. u32 r;
  174. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  175. WREG32(CIK_DIDT_IND_INDEX, (reg));
  176. r = RREG32(CIK_DIDT_IND_DATA);
  177. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  178. return r;
  179. }
  180. void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  181. {
  182. unsigned long flags;
  183. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  184. WREG32(CIK_DIDT_IND_INDEX, (reg));
  185. WREG32(CIK_DIDT_IND_DATA, (v));
  186. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  187. }
  188. /* get temperature in millidegrees */
  189. int ci_get_temp(struct radeon_device *rdev)
  190. {
  191. u32 temp;
  192. int actual_temp = 0;
  193. temp = (RREG32_SMC(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  194. CTF_TEMP_SHIFT;
  195. if (temp & 0x200)
  196. actual_temp = 255;
  197. else
  198. actual_temp = temp & 0x1ff;
  199. actual_temp = actual_temp * 1000;
  200. return actual_temp;
  201. }
  202. /* get temperature in millidegrees */
  203. int kv_get_temp(struct radeon_device *rdev)
  204. {
  205. u32 temp;
  206. int actual_temp = 0;
  207. temp = RREG32_SMC(0xC0300E0C);
  208. if (temp)
  209. actual_temp = (temp / 8) - 49;
  210. else
  211. actual_temp = 0;
  212. actual_temp = actual_temp * 1000;
  213. return actual_temp;
  214. }
  215. /*
  216. * Indirect registers accessor
  217. */
  218. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  219. {
  220. unsigned long flags;
  221. u32 r;
  222. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  223. WREG32(PCIE_INDEX, reg);
  224. (void)RREG32(PCIE_INDEX);
  225. r = RREG32(PCIE_DATA);
  226. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  227. return r;
  228. }
  229. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  230. {
  231. unsigned long flags;
  232. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  233. WREG32(PCIE_INDEX, reg);
  234. (void)RREG32(PCIE_INDEX);
  235. WREG32(PCIE_DATA, v);
  236. (void)RREG32(PCIE_DATA);
  237. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  238. }
  239. static const u32 spectre_rlc_save_restore_register_list[] =
  240. {
  241. (0x0e00 << 16) | (0xc12c >> 2),
  242. 0x00000000,
  243. (0x0e00 << 16) | (0xc140 >> 2),
  244. 0x00000000,
  245. (0x0e00 << 16) | (0xc150 >> 2),
  246. 0x00000000,
  247. (0x0e00 << 16) | (0xc15c >> 2),
  248. 0x00000000,
  249. (0x0e00 << 16) | (0xc168 >> 2),
  250. 0x00000000,
  251. (0x0e00 << 16) | (0xc170 >> 2),
  252. 0x00000000,
  253. (0x0e00 << 16) | (0xc178 >> 2),
  254. 0x00000000,
  255. (0x0e00 << 16) | (0xc204 >> 2),
  256. 0x00000000,
  257. (0x0e00 << 16) | (0xc2b4 >> 2),
  258. 0x00000000,
  259. (0x0e00 << 16) | (0xc2b8 >> 2),
  260. 0x00000000,
  261. (0x0e00 << 16) | (0xc2bc >> 2),
  262. 0x00000000,
  263. (0x0e00 << 16) | (0xc2c0 >> 2),
  264. 0x00000000,
  265. (0x0e00 << 16) | (0x8228 >> 2),
  266. 0x00000000,
  267. (0x0e00 << 16) | (0x829c >> 2),
  268. 0x00000000,
  269. (0x0e00 << 16) | (0x869c >> 2),
  270. 0x00000000,
  271. (0x0600 << 16) | (0x98f4 >> 2),
  272. 0x00000000,
  273. (0x0e00 << 16) | (0x98f8 >> 2),
  274. 0x00000000,
  275. (0x0e00 << 16) | (0x9900 >> 2),
  276. 0x00000000,
  277. (0x0e00 << 16) | (0xc260 >> 2),
  278. 0x00000000,
  279. (0x0e00 << 16) | (0x90e8 >> 2),
  280. 0x00000000,
  281. (0x0e00 << 16) | (0x3c000 >> 2),
  282. 0x00000000,
  283. (0x0e00 << 16) | (0x3c00c >> 2),
  284. 0x00000000,
  285. (0x0e00 << 16) | (0x8c1c >> 2),
  286. 0x00000000,
  287. (0x0e00 << 16) | (0x9700 >> 2),
  288. 0x00000000,
  289. (0x0e00 << 16) | (0xcd20 >> 2),
  290. 0x00000000,
  291. (0x4e00 << 16) | (0xcd20 >> 2),
  292. 0x00000000,
  293. (0x5e00 << 16) | (0xcd20 >> 2),
  294. 0x00000000,
  295. (0x6e00 << 16) | (0xcd20 >> 2),
  296. 0x00000000,
  297. (0x7e00 << 16) | (0xcd20 >> 2),
  298. 0x00000000,
  299. (0x8e00 << 16) | (0xcd20 >> 2),
  300. 0x00000000,
  301. (0x9e00 << 16) | (0xcd20 >> 2),
  302. 0x00000000,
  303. (0xae00 << 16) | (0xcd20 >> 2),
  304. 0x00000000,
  305. (0xbe00 << 16) | (0xcd20 >> 2),
  306. 0x00000000,
  307. (0x0e00 << 16) | (0x89bc >> 2),
  308. 0x00000000,
  309. (0x0e00 << 16) | (0x8900 >> 2),
  310. 0x00000000,
  311. 0x3,
  312. (0x0e00 << 16) | (0xc130 >> 2),
  313. 0x00000000,
  314. (0x0e00 << 16) | (0xc134 >> 2),
  315. 0x00000000,
  316. (0x0e00 << 16) | (0xc1fc >> 2),
  317. 0x00000000,
  318. (0x0e00 << 16) | (0xc208 >> 2),
  319. 0x00000000,
  320. (0x0e00 << 16) | (0xc264 >> 2),
  321. 0x00000000,
  322. (0x0e00 << 16) | (0xc268 >> 2),
  323. 0x00000000,
  324. (0x0e00 << 16) | (0xc26c >> 2),
  325. 0x00000000,
  326. (0x0e00 << 16) | (0xc270 >> 2),
  327. 0x00000000,
  328. (0x0e00 << 16) | (0xc274 >> 2),
  329. 0x00000000,
  330. (0x0e00 << 16) | (0xc278 >> 2),
  331. 0x00000000,
  332. (0x0e00 << 16) | (0xc27c >> 2),
  333. 0x00000000,
  334. (0x0e00 << 16) | (0xc280 >> 2),
  335. 0x00000000,
  336. (0x0e00 << 16) | (0xc284 >> 2),
  337. 0x00000000,
  338. (0x0e00 << 16) | (0xc288 >> 2),
  339. 0x00000000,
  340. (0x0e00 << 16) | (0xc28c >> 2),
  341. 0x00000000,
  342. (0x0e00 << 16) | (0xc290 >> 2),
  343. 0x00000000,
  344. (0x0e00 << 16) | (0xc294 >> 2),
  345. 0x00000000,
  346. (0x0e00 << 16) | (0xc298 >> 2),
  347. 0x00000000,
  348. (0x0e00 << 16) | (0xc29c >> 2),
  349. 0x00000000,
  350. (0x0e00 << 16) | (0xc2a0 >> 2),
  351. 0x00000000,
  352. (0x0e00 << 16) | (0xc2a4 >> 2),
  353. 0x00000000,
  354. (0x0e00 << 16) | (0xc2a8 >> 2),
  355. 0x00000000,
  356. (0x0e00 << 16) | (0xc2ac >> 2),
  357. 0x00000000,
  358. (0x0e00 << 16) | (0xc2b0 >> 2),
  359. 0x00000000,
  360. (0x0e00 << 16) | (0x301d0 >> 2),
  361. 0x00000000,
  362. (0x0e00 << 16) | (0x30238 >> 2),
  363. 0x00000000,
  364. (0x0e00 << 16) | (0x30250 >> 2),
  365. 0x00000000,
  366. (0x0e00 << 16) | (0x30254 >> 2),
  367. 0x00000000,
  368. (0x0e00 << 16) | (0x30258 >> 2),
  369. 0x00000000,
  370. (0x0e00 << 16) | (0x3025c >> 2),
  371. 0x00000000,
  372. (0x4e00 << 16) | (0xc900 >> 2),
  373. 0x00000000,
  374. (0x5e00 << 16) | (0xc900 >> 2),
  375. 0x00000000,
  376. (0x6e00 << 16) | (0xc900 >> 2),
  377. 0x00000000,
  378. (0x7e00 << 16) | (0xc900 >> 2),
  379. 0x00000000,
  380. (0x8e00 << 16) | (0xc900 >> 2),
  381. 0x00000000,
  382. (0x9e00 << 16) | (0xc900 >> 2),
  383. 0x00000000,
  384. (0xae00 << 16) | (0xc900 >> 2),
  385. 0x00000000,
  386. (0xbe00 << 16) | (0xc900 >> 2),
  387. 0x00000000,
  388. (0x4e00 << 16) | (0xc904 >> 2),
  389. 0x00000000,
  390. (0x5e00 << 16) | (0xc904 >> 2),
  391. 0x00000000,
  392. (0x6e00 << 16) | (0xc904 >> 2),
  393. 0x00000000,
  394. (0x7e00 << 16) | (0xc904 >> 2),
  395. 0x00000000,
  396. (0x8e00 << 16) | (0xc904 >> 2),
  397. 0x00000000,
  398. (0x9e00 << 16) | (0xc904 >> 2),
  399. 0x00000000,
  400. (0xae00 << 16) | (0xc904 >> 2),
  401. 0x00000000,
  402. (0xbe00 << 16) | (0xc904 >> 2),
  403. 0x00000000,
  404. (0x4e00 << 16) | (0xc908 >> 2),
  405. 0x00000000,
  406. (0x5e00 << 16) | (0xc908 >> 2),
  407. 0x00000000,
  408. (0x6e00 << 16) | (0xc908 >> 2),
  409. 0x00000000,
  410. (0x7e00 << 16) | (0xc908 >> 2),
  411. 0x00000000,
  412. (0x8e00 << 16) | (0xc908 >> 2),
  413. 0x00000000,
  414. (0x9e00 << 16) | (0xc908 >> 2),
  415. 0x00000000,
  416. (0xae00 << 16) | (0xc908 >> 2),
  417. 0x00000000,
  418. (0xbe00 << 16) | (0xc908 >> 2),
  419. 0x00000000,
  420. (0x4e00 << 16) | (0xc90c >> 2),
  421. 0x00000000,
  422. (0x5e00 << 16) | (0xc90c >> 2),
  423. 0x00000000,
  424. (0x6e00 << 16) | (0xc90c >> 2),
  425. 0x00000000,
  426. (0x7e00 << 16) | (0xc90c >> 2),
  427. 0x00000000,
  428. (0x8e00 << 16) | (0xc90c >> 2),
  429. 0x00000000,
  430. (0x9e00 << 16) | (0xc90c >> 2),
  431. 0x00000000,
  432. (0xae00 << 16) | (0xc90c >> 2),
  433. 0x00000000,
  434. (0xbe00 << 16) | (0xc90c >> 2),
  435. 0x00000000,
  436. (0x4e00 << 16) | (0xc910 >> 2),
  437. 0x00000000,
  438. (0x5e00 << 16) | (0xc910 >> 2),
  439. 0x00000000,
  440. (0x6e00 << 16) | (0xc910 >> 2),
  441. 0x00000000,
  442. (0x7e00 << 16) | (0xc910 >> 2),
  443. 0x00000000,
  444. (0x8e00 << 16) | (0xc910 >> 2),
  445. 0x00000000,
  446. (0x9e00 << 16) | (0xc910 >> 2),
  447. 0x00000000,
  448. (0xae00 << 16) | (0xc910 >> 2),
  449. 0x00000000,
  450. (0xbe00 << 16) | (0xc910 >> 2),
  451. 0x00000000,
  452. (0x0e00 << 16) | (0xc99c >> 2),
  453. 0x00000000,
  454. (0x0e00 << 16) | (0x9834 >> 2),
  455. 0x00000000,
  456. (0x0000 << 16) | (0x30f00 >> 2),
  457. 0x00000000,
  458. (0x0001 << 16) | (0x30f00 >> 2),
  459. 0x00000000,
  460. (0x0000 << 16) | (0x30f04 >> 2),
  461. 0x00000000,
  462. (0x0001 << 16) | (0x30f04 >> 2),
  463. 0x00000000,
  464. (0x0000 << 16) | (0x30f08 >> 2),
  465. 0x00000000,
  466. (0x0001 << 16) | (0x30f08 >> 2),
  467. 0x00000000,
  468. (0x0000 << 16) | (0x30f0c >> 2),
  469. 0x00000000,
  470. (0x0001 << 16) | (0x30f0c >> 2),
  471. 0x00000000,
  472. (0x0600 << 16) | (0x9b7c >> 2),
  473. 0x00000000,
  474. (0x0e00 << 16) | (0x8a14 >> 2),
  475. 0x00000000,
  476. (0x0e00 << 16) | (0x8a18 >> 2),
  477. 0x00000000,
  478. (0x0600 << 16) | (0x30a00 >> 2),
  479. 0x00000000,
  480. (0x0e00 << 16) | (0x8bf0 >> 2),
  481. 0x00000000,
  482. (0x0e00 << 16) | (0x8bcc >> 2),
  483. 0x00000000,
  484. (0x0e00 << 16) | (0x8b24 >> 2),
  485. 0x00000000,
  486. (0x0e00 << 16) | (0x30a04 >> 2),
  487. 0x00000000,
  488. (0x0600 << 16) | (0x30a10 >> 2),
  489. 0x00000000,
  490. (0x0600 << 16) | (0x30a14 >> 2),
  491. 0x00000000,
  492. (0x0600 << 16) | (0x30a18 >> 2),
  493. 0x00000000,
  494. (0x0600 << 16) | (0x30a2c >> 2),
  495. 0x00000000,
  496. (0x0e00 << 16) | (0xc700 >> 2),
  497. 0x00000000,
  498. (0x0e00 << 16) | (0xc704 >> 2),
  499. 0x00000000,
  500. (0x0e00 << 16) | (0xc708 >> 2),
  501. 0x00000000,
  502. (0x0e00 << 16) | (0xc768 >> 2),
  503. 0x00000000,
  504. (0x0400 << 16) | (0xc770 >> 2),
  505. 0x00000000,
  506. (0x0400 << 16) | (0xc774 >> 2),
  507. 0x00000000,
  508. (0x0400 << 16) | (0xc778 >> 2),
  509. 0x00000000,
  510. (0x0400 << 16) | (0xc77c >> 2),
  511. 0x00000000,
  512. (0x0400 << 16) | (0xc780 >> 2),
  513. 0x00000000,
  514. (0x0400 << 16) | (0xc784 >> 2),
  515. 0x00000000,
  516. (0x0400 << 16) | (0xc788 >> 2),
  517. 0x00000000,
  518. (0x0400 << 16) | (0xc78c >> 2),
  519. 0x00000000,
  520. (0x0400 << 16) | (0xc798 >> 2),
  521. 0x00000000,
  522. (0x0400 << 16) | (0xc79c >> 2),
  523. 0x00000000,
  524. (0x0400 << 16) | (0xc7a0 >> 2),
  525. 0x00000000,
  526. (0x0400 << 16) | (0xc7a4 >> 2),
  527. 0x00000000,
  528. (0x0400 << 16) | (0xc7a8 >> 2),
  529. 0x00000000,
  530. (0x0400 << 16) | (0xc7ac >> 2),
  531. 0x00000000,
  532. (0x0400 << 16) | (0xc7b0 >> 2),
  533. 0x00000000,
  534. (0x0400 << 16) | (0xc7b4 >> 2),
  535. 0x00000000,
  536. (0x0e00 << 16) | (0x9100 >> 2),
  537. 0x00000000,
  538. (0x0e00 << 16) | (0x3c010 >> 2),
  539. 0x00000000,
  540. (0x0e00 << 16) | (0x92a8 >> 2),
  541. 0x00000000,
  542. (0x0e00 << 16) | (0x92ac >> 2),
  543. 0x00000000,
  544. (0x0e00 << 16) | (0x92b4 >> 2),
  545. 0x00000000,
  546. (0x0e00 << 16) | (0x92b8 >> 2),
  547. 0x00000000,
  548. (0x0e00 << 16) | (0x92bc >> 2),
  549. 0x00000000,
  550. (0x0e00 << 16) | (0x92c0 >> 2),
  551. 0x00000000,
  552. (0x0e00 << 16) | (0x92c4 >> 2),
  553. 0x00000000,
  554. (0x0e00 << 16) | (0x92c8 >> 2),
  555. 0x00000000,
  556. (0x0e00 << 16) | (0x92cc >> 2),
  557. 0x00000000,
  558. (0x0e00 << 16) | (0x92d0 >> 2),
  559. 0x00000000,
  560. (0x0e00 << 16) | (0x8c00 >> 2),
  561. 0x00000000,
  562. (0x0e00 << 16) | (0x8c04 >> 2),
  563. 0x00000000,
  564. (0x0e00 << 16) | (0x8c20 >> 2),
  565. 0x00000000,
  566. (0x0e00 << 16) | (0x8c38 >> 2),
  567. 0x00000000,
  568. (0x0e00 << 16) | (0x8c3c >> 2),
  569. 0x00000000,
  570. (0x0e00 << 16) | (0xae00 >> 2),
  571. 0x00000000,
  572. (0x0e00 << 16) | (0x9604 >> 2),
  573. 0x00000000,
  574. (0x0e00 << 16) | (0xac08 >> 2),
  575. 0x00000000,
  576. (0x0e00 << 16) | (0xac0c >> 2),
  577. 0x00000000,
  578. (0x0e00 << 16) | (0xac10 >> 2),
  579. 0x00000000,
  580. (0x0e00 << 16) | (0xac14 >> 2),
  581. 0x00000000,
  582. (0x0e00 << 16) | (0xac58 >> 2),
  583. 0x00000000,
  584. (0x0e00 << 16) | (0xac68 >> 2),
  585. 0x00000000,
  586. (0x0e00 << 16) | (0xac6c >> 2),
  587. 0x00000000,
  588. (0x0e00 << 16) | (0xac70 >> 2),
  589. 0x00000000,
  590. (0x0e00 << 16) | (0xac74 >> 2),
  591. 0x00000000,
  592. (0x0e00 << 16) | (0xac78 >> 2),
  593. 0x00000000,
  594. (0x0e00 << 16) | (0xac7c >> 2),
  595. 0x00000000,
  596. (0x0e00 << 16) | (0xac80 >> 2),
  597. 0x00000000,
  598. (0x0e00 << 16) | (0xac84 >> 2),
  599. 0x00000000,
  600. (0x0e00 << 16) | (0xac88 >> 2),
  601. 0x00000000,
  602. (0x0e00 << 16) | (0xac8c >> 2),
  603. 0x00000000,
  604. (0x0e00 << 16) | (0x970c >> 2),
  605. 0x00000000,
  606. (0x0e00 << 16) | (0x9714 >> 2),
  607. 0x00000000,
  608. (0x0e00 << 16) | (0x9718 >> 2),
  609. 0x00000000,
  610. (0x0e00 << 16) | (0x971c >> 2),
  611. 0x00000000,
  612. (0x0e00 << 16) | (0x31068 >> 2),
  613. 0x00000000,
  614. (0x4e00 << 16) | (0x31068 >> 2),
  615. 0x00000000,
  616. (0x5e00 << 16) | (0x31068 >> 2),
  617. 0x00000000,
  618. (0x6e00 << 16) | (0x31068 >> 2),
  619. 0x00000000,
  620. (0x7e00 << 16) | (0x31068 >> 2),
  621. 0x00000000,
  622. (0x8e00 << 16) | (0x31068 >> 2),
  623. 0x00000000,
  624. (0x9e00 << 16) | (0x31068 >> 2),
  625. 0x00000000,
  626. (0xae00 << 16) | (0x31068 >> 2),
  627. 0x00000000,
  628. (0xbe00 << 16) | (0x31068 >> 2),
  629. 0x00000000,
  630. (0x0e00 << 16) | (0xcd10 >> 2),
  631. 0x00000000,
  632. (0x0e00 << 16) | (0xcd14 >> 2),
  633. 0x00000000,
  634. (0x0e00 << 16) | (0x88b0 >> 2),
  635. 0x00000000,
  636. (0x0e00 << 16) | (0x88b4 >> 2),
  637. 0x00000000,
  638. (0x0e00 << 16) | (0x88b8 >> 2),
  639. 0x00000000,
  640. (0x0e00 << 16) | (0x88bc >> 2),
  641. 0x00000000,
  642. (0x0400 << 16) | (0x89c0 >> 2),
  643. 0x00000000,
  644. (0x0e00 << 16) | (0x88c4 >> 2),
  645. 0x00000000,
  646. (0x0e00 << 16) | (0x88c8 >> 2),
  647. 0x00000000,
  648. (0x0e00 << 16) | (0x88d0 >> 2),
  649. 0x00000000,
  650. (0x0e00 << 16) | (0x88d4 >> 2),
  651. 0x00000000,
  652. (0x0e00 << 16) | (0x88d8 >> 2),
  653. 0x00000000,
  654. (0x0e00 << 16) | (0x8980 >> 2),
  655. 0x00000000,
  656. (0x0e00 << 16) | (0x30938 >> 2),
  657. 0x00000000,
  658. (0x0e00 << 16) | (0x3093c >> 2),
  659. 0x00000000,
  660. (0x0e00 << 16) | (0x30940 >> 2),
  661. 0x00000000,
  662. (0x0e00 << 16) | (0x89a0 >> 2),
  663. 0x00000000,
  664. (0x0e00 << 16) | (0x30900 >> 2),
  665. 0x00000000,
  666. (0x0e00 << 16) | (0x30904 >> 2),
  667. 0x00000000,
  668. (0x0e00 << 16) | (0x89b4 >> 2),
  669. 0x00000000,
  670. (0x0e00 << 16) | (0x3c210 >> 2),
  671. 0x00000000,
  672. (0x0e00 << 16) | (0x3c214 >> 2),
  673. 0x00000000,
  674. (0x0e00 << 16) | (0x3c218 >> 2),
  675. 0x00000000,
  676. (0x0e00 << 16) | (0x8904 >> 2),
  677. 0x00000000,
  678. 0x5,
  679. (0x0e00 << 16) | (0x8c28 >> 2),
  680. (0x0e00 << 16) | (0x8c2c >> 2),
  681. (0x0e00 << 16) | (0x8c30 >> 2),
  682. (0x0e00 << 16) | (0x8c34 >> 2),
  683. (0x0e00 << 16) | (0x9600 >> 2),
  684. };
  685. static const u32 kalindi_rlc_save_restore_register_list[] =
  686. {
  687. (0x0e00 << 16) | (0xc12c >> 2),
  688. 0x00000000,
  689. (0x0e00 << 16) | (0xc140 >> 2),
  690. 0x00000000,
  691. (0x0e00 << 16) | (0xc150 >> 2),
  692. 0x00000000,
  693. (0x0e00 << 16) | (0xc15c >> 2),
  694. 0x00000000,
  695. (0x0e00 << 16) | (0xc168 >> 2),
  696. 0x00000000,
  697. (0x0e00 << 16) | (0xc170 >> 2),
  698. 0x00000000,
  699. (0x0e00 << 16) | (0xc204 >> 2),
  700. 0x00000000,
  701. (0x0e00 << 16) | (0xc2b4 >> 2),
  702. 0x00000000,
  703. (0x0e00 << 16) | (0xc2b8 >> 2),
  704. 0x00000000,
  705. (0x0e00 << 16) | (0xc2bc >> 2),
  706. 0x00000000,
  707. (0x0e00 << 16) | (0xc2c0 >> 2),
  708. 0x00000000,
  709. (0x0e00 << 16) | (0x8228 >> 2),
  710. 0x00000000,
  711. (0x0e00 << 16) | (0x829c >> 2),
  712. 0x00000000,
  713. (0x0e00 << 16) | (0x869c >> 2),
  714. 0x00000000,
  715. (0x0600 << 16) | (0x98f4 >> 2),
  716. 0x00000000,
  717. (0x0e00 << 16) | (0x98f8 >> 2),
  718. 0x00000000,
  719. (0x0e00 << 16) | (0x9900 >> 2),
  720. 0x00000000,
  721. (0x0e00 << 16) | (0xc260 >> 2),
  722. 0x00000000,
  723. (0x0e00 << 16) | (0x90e8 >> 2),
  724. 0x00000000,
  725. (0x0e00 << 16) | (0x3c000 >> 2),
  726. 0x00000000,
  727. (0x0e00 << 16) | (0x3c00c >> 2),
  728. 0x00000000,
  729. (0x0e00 << 16) | (0x8c1c >> 2),
  730. 0x00000000,
  731. (0x0e00 << 16) | (0x9700 >> 2),
  732. 0x00000000,
  733. (0x0e00 << 16) | (0xcd20 >> 2),
  734. 0x00000000,
  735. (0x4e00 << 16) | (0xcd20 >> 2),
  736. 0x00000000,
  737. (0x5e00 << 16) | (0xcd20 >> 2),
  738. 0x00000000,
  739. (0x6e00 << 16) | (0xcd20 >> 2),
  740. 0x00000000,
  741. (0x7e00 << 16) | (0xcd20 >> 2),
  742. 0x00000000,
  743. (0x0e00 << 16) | (0x89bc >> 2),
  744. 0x00000000,
  745. (0x0e00 << 16) | (0x8900 >> 2),
  746. 0x00000000,
  747. 0x3,
  748. (0x0e00 << 16) | (0xc130 >> 2),
  749. 0x00000000,
  750. (0x0e00 << 16) | (0xc134 >> 2),
  751. 0x00000000,
  752. (0x0e00 << 16) | (0xc1fc >> 2),
  753. 0x00000000,
  754. (0x0e00 << 16) | (0xc208 >> 2),
  755. 0x00000000,
  756. (0x0e00 << 16) | (0xc264 >> 2),
  757. 0x00000000,
  758. (0x0e00 << 16) | (0xc268 >> 2),
  759. 0x00000000,
  760. (0x0e00 << 16) | (0xc26c >> 2),
  761. 0x00000000,
  762. (0x0e00 << 16) | (0xc270 >> 2),
  763. 0x00000000,
  764. (0x0e00 << 16) | (0xc274 >> 2),
  765. 0x00000000,
  766. (0x0e00 << 16) | (0xc28c >> 2),
  767. 0x00000000,
  768. (0x0e00 << 16) | (0xc290 >> 2),
  769. 0x00000000,
  770. (0x0e00 << 16) | (0xc294 >> 2),
  771. 0x00000000,
  772. (0x0e00 << 16) | (0xc298 >> 2),
  773. 0x00000000,
  774. (0x0e00 << 16) | (0xc2a0 >> 2),
  775. 0x00000000,
  776. (0x0e00 << 16) | (0xc2a4 >> 2),
  777. 0x00000000,
  778. (0x0e00 << 16) | (0xc2a8 >> 2),
  779. 0x00000000,
  780. (0x0e00 << 16) | (0xc2ac >> 2),
  781. 0x00000000,
  782. (0x0e00 << 16) | (0x301d0 >> 2),
  783. 0x00000000,
  784. (0x0e00 << 16) | (0x30238 >> 2),
  785. 0x00000000,
  786. (0x0e00 << 16) | (0x30250 >> 2),
  787. 0x00000000,
  788. (0x0e00 << 16) | (0x30254 >> 2),
  789. 0x00000000,
  790. (0x0e00 << 16) | (0x30258 >> 2),
  791. 0x00000000,
  792. (0x0e00 << 16) | (0x3025c >> 2),
  793. 0x00000000,
  794. (0x4e00 << 16) | (0xc900 >> 2),
  795. 0x00000000,
  796. (0x5e00 << 16) | (0xc900 >> 2),
  797. 0x00000000,
  798. (0x6e00 << 16) | (0xc900 >> 2),
  799. 0x00000000,
  800. (0x7e00 << 16) | (0xc900 >> 2),
  801. 0x00000000,
  802. (0x4e00 << 16) | (0xc904 >> 2),
  803. 0x00000000,
  804. (0x5e00 << 16) | (0xc904 >> 2),
  805. 0x00000000,
  806. (0x6e00 << 16) | (0xc904 >> 2),
  807. 0x00000000,
  808. (0x7e00 << 16) | (0xc904 >> 2),
  809. 0x00000000,
  810. (0x4e00 << 16) | (0xc908 >> 2),
  811. 0x00000000,
  812. (0x5e00 << 16) | (0xc908 >> 2),
  813. 0x00000000,
  814. (0x6e00 << 16) | (0xc908 >> 2),
  815. 0x00000000,
  816. (0x7e00 << 16) | (0xc908 >> 2),
  817. 0x00000000,
  818. (0x4e00 << 16) | (0xc90c >> 2),
  819. 0x00000000,
  820. (0x5e00 << 16) | (0xc90c >> 2),
  821. 0x00000000,
  822. (0x6e00 << 16) | (0xc90c >> 2),
  823. 0x00000000,
  824. (0x7e00 << 16) | (0xc90c >> 2),
  825. 0x00000000,
  826. (0x4e00 << 16) | (0xc910 >> 2),
  827. 0x00000000,
  828. (0x5e00 << 16) | (0xc910 >> 2),
  829. 0x00000000,
  830. (0x6e00 << 16) | (0xc910 >> 2),
  831. 0x00000000,
  832. (0x7e00 << 16) | (0xc910 >> 2),
  833. 0x00000000,
  834. (0x0e00 << 16) | (0xc99c >> 2),
  835. 0x00000000,
  836. (0x0e00 << 16) | (0x9834 >> 2),
  837. 0x00000000,
  838. (0x0000 << 16) | (0x30f00 >> 2),
  839. 0x00000000,
  840. (0x0000 << 16) | (0x30f04 >> 2),
  841. 0x00000000,
  842. (0x0000 << 16) | (0x30f08 >> 2),
  843. 0x00000000,
  844. (0x0000 << 16) | (0x30f0c >> 2),
  845. 0x00000000,
  846. (0x0600 << 16) | (0x9b7c >> 2),
  847. 0x00000000,
  848. (0x0e00 << 16) | (0x8a14 >> 2),
  849. 0x00000000,
  850. (0x0e00 << 16) | (0x8a18 >> 2),
  851. 0x00000000,
  852. (0x0600 << 16) | (0x30a00 >> 2),
  853. 0x00000000,
  854. (0x0e00 << 16) | (0x8bf0 >> 2),
  855. 0x00000000,
  856. (0x0e00 << 16) | (0x8bcc >> 2),
  857. 0x00000000,
  858. (0x0e00 << 16) | (0x8b24 >> 2),
  859. 0x00000000,
  860. (0x0e00 << 16) | (0x30a04 >> 2),
  861. 0x00000000,
  862. (0x0600 << 16) | (0x30a10 >> 2),
  863. 0x00000000,
  864. (0x0600 << 16) | (0x30a14 >> 2),
  865. 0x00000000,
  866. (0x0600 << 16) | (0x30a18 >> 2),
  867. 0x00000000,
  868. (0x0600 << 16) | (0x30a2c >> 2),
  869. 0x00000000,
  870. (0x0e00 << 16) | (0xc700 >> 2),
  871. 0x00000000,
  872. (0x0e00 << 16) | (0xc704 >> 2),
  873. 0x00000000,
  874. (0x0e00 << 16) | (0xc708 >> 2),
  875. 0x00000000,
  876. (0x0e00 << 16) | (0xc768 >> 2),
  877. 0x00000000,
  878. (0x0400 << 16) | (0xc770 >> 2),
  879. 0x00000000,
  880. (0x0400 << 16) | (0xc774 >> 2),
  881. 0x00000000,
  882. (0x0400 << 16) | (0xc798 >> 2),
  883. 0x00000000,
  884. (0x0400 << 16) | (0xc79c >> 2),
  885. 0x00000000,
  886. (0x0e00 << 16) | (0x9100 >> 2),
  887. 0x00000000,
  888. (0x0e00 << 16) | (0x3c010 >> 2),
  889. 0x00000000,
  890. (0x0e00 << 16) | (0x8c00 >> 2),
  891. 0x00000000,
  892. (0x0e00 << 16) | (0x8c04 >> 2),
  893. 0x00000000,
  894. (0x0e00 << 16) | (0x8c20 >> 2),
  895. 0x00000000,
  896. (0x0e00 << 16) | (0x8c38 >> 2),
  897. 0x00000000,
  898. (0x0e00 << 16) | (0x8c3c >> 2),
  899. 0x00000000,
  900. (0x0e00 << 16) | (0xae00 >> 2),
  901. 0x00000000,
  902. (0x0e00 << 16) | (0x9604 >> 2),
  903. 0x00000000,
  904. (0x0e00 << 16) | (0xac08 >> 2),
  905. 0x00000000,
  906. (0x0e00 << 16) | (0xac0c >> 2),
  907. 0x00000000,
  908. (0x0e00 << 16) | (0xac10 >> 2),
  909. 0x00000000,
  910. (0x0e00 << 16) | (0xac14 >> 2),
  911. 0x00000000,
  912. (0x0e00 << 16) | (0xac58 >> 2),
  913. 0x00000000,
  914. (0x0e00 << 16) | (0xac68 >> 2),
  915. 0x00000000,
  916. (0x0e00 << 16) | (0xac6c >> 2),
  917. 0x00000000,
  918. (0x0e00 << 16) | (0xac70 >> 2),
  919. 0x00000000,
  920. (0x0e00 << 16) | (0xac74 >> 2),
  921. 0x00000000,
  922. (0x0e00 << 16) | (0xac78 >> 2),
  923. 0x00000000,
  924. (0x0e00 << 16) | (0xac7c >> 2),
  925. 0x00000000,
  926. (0x0e00 << 16) | (0xac80 >> 2),
  927. 0x00000000,
  928. (0x0e00 << 16) | (0xac84 >> 2),
  929. 0x00000000,
  930. (0x0e00 << 16) | (0xac88 >> 2),
  931. 0x00000000,
  932. (0x0e00 << 16) | (0xac8c >> 2),
  933. 0x00000000,
  934. (0x0e00 << 16) | (0x970c >> 2),
  935. 0x00000000,
  936. (0x0e00 << 16) | (0x9714 >> 2),
  937. 0x00000000,
  938. (0x0e00 << 16) | (0x9718 >> 2),
  939. 0x00000000,
  940. (0x0e00 << 16) | (0x971c >> 2),
  941. 0x00000000,
  942. (0x0e00 << 16) | (0x31068 >> 2),
  943. 0x00000000,
  944. (0x4e00 << 16) | (0x31068 >> 2),
  945. 0x00000000,
  946. (0x5e00 << 16) | (0x31068 >> 2),
  947. 0x00000000,
  948. (0x6e00 << 16) | (0x31068 >> 2),
  949. 0x00000000,
  950. (0x7e00 << 16) | (0x31068 >> 2),
  951. 0x00000000,
  952. (0x0e00 << 16) | (0xcd10 >> 2),
  953. 0x00000000,
  954. (0x0e00 << 16) | (0xcd14 >> 2),
  955. 0x00000000,
  956. (0x0e00 << 16) | (0x88b0 >> 2),
  957. 0x00000000,
  958. (0x0e00 << 16) | (0x88b4 >> 2),
  959. 0x00000000,
  960. (0x0e00 << 16) | (0x88b8 >> 2),
  961. 0x00000000,
  962. (0x0e00 << 16) | (0x88bc >> 2),
  963. 0x00000000,
  964. (0x0400 << 16) | (0x89c0 >> 2),
  965. 0x00000000,
  966. (0x0e00 << 16) | (0x88c4 >> 2),
  967. 0x00000000,
  968. (0x0e00 << 16) | (0x88c8 >> 2),
  969. 0x00000000,
  970. (0x0e00 << 16) | (0x88d0 >> 2),
  971. 0x00000000,
  972. (0x0e00 << 16) | (0x88d4 >> 2),
  973. 0x00000000,
  974. (0x0e00 << 16) | (0x88d8 >> 2),
  975. 0x00000000,
  976. (0x0e00 << 16) | (0x8980 >> 2),
  977. 0x00000000,
  978. (0x0e00 << 16) | (0x30938 >> 2),
  979. 0x00000000,
  980. (0x0e00 << 16) | (0x3093c >> 2),
  981. 0x00000000,
  982. (0x0e00 << 16) | (0x30940 >> 2),
  983. 0x00000000,
  984. (0x0e00 << 16) | (0x89a0 >> 2),
  985. 0x00000000,
  986. (0x0e00 << 16) | (0x30900 >> 2),
  987. 0x00000000,
  988. (0x0e00 << 16) | (0x30904 >> 2),
  989. 0x00000000,
  990. (0x0e00 << 16) | (0x89b4 >> 2),
  991. 0x00000000,
  992. (0x0e00 << 16) | (0x3e1fc >> 2),
  993. 0x00000000,
  994. (0x0e00 << 16) | (0x3c210 >> 2),
  995. 0x00000000,
  996. (0x0e00 << 16) | (0x3c214 >> 2),
  997. 0x00000000,
  998. (0x0e00 << 16) | (0x3c218 >> 2),
  999. 0x00000000,
  1000. (0x0e00 << 16) | (0x8904 >> 2),
  1001. 0x00000000,
  1002. 0x5,
  1003. (0x0e00 << 16) | (0x8c28 >> 2),
  1004. (0x0e00 << 16) | (0x8c2c >> 2),
  1005. (0x0e00 << 16) | (0x8c30 >> 2),
  1006. (0x0e00 << 16) | (0x8c34 >> 2),
  1007. (0x0e00 << 16) | (0x9600 >> 2),
  1008. };
  1009. static const u32 bonaire_golden_spm_registers[] =
  1010. {
  1011. 0x30800, 0xe0ffffff, 0xe0000000
  1012. };
  1013. static const u32 bonaire_golden_common_registers[] =
  1014. {
  1015. 0xc770, 0xffffffff, 0x00000800,
  1016. 0xc774, 0xffffffff, 0x00000800,
  1017. 0xc798, 0xffffffff, 0x00007fbf,
  1018. 0xc79c, 0xffffffff, 0x00007faf
  1019. };
  1020. static const u32 bonaire_golden_registers[] =
  1021. {
  1022. 0x3354, 0x00000333, 0x00000333,
  1023. 0x3350, 0x000c0fc0, 0x00040200,
  1024. 0x9a10, 0x00010000, 0x00058208,
  1025. 0x3c000, 0xffff1fff, 0x00140000,
  1026. 0x3c200, 0xfdfc0fff, 0x00000100,
  1027. 0x3c234, 0x40000000, 0x40000200,
  1028. 0x9830, 0xffffffff, 0x00000000,
  1029. 0x9834, 0xf00fffff, 0x00000400,
  1030. 0x9838, 0x0002021c, 0x00020200,
  1031. 0xc78, 0x00000080, 0x00000000,
  1032. 0x5bb0, 0x000000f0, 0x00000070,
  1033. 0x5bc0, 0xf0311fff, 0x80300000,
  1034. 0x98f8, 0x73773777, 0x12010001,
  1035. 0x350c, 0x00810000, 0x408af000,
  1036. 0x7030, 0x31000111, 0x00000011,
  1037. 0x2f48, 0x73773777, 0x12010001,
  1038. 0x220c, 0x00007fb6, 0x0021a1b1,
  1039. 0x2210, 0x00007fb6, 0x002021b1,
  1040. 0x2180, 0x00007fb6, 0x00002191,
  1041. 0x2218, 0x00007fb6, 0x002121b1,
  1042. 0x221c, 0x00007fb6, 0x002021b1,
  1043. 0x21dc, 0x00007fb6, 0x00002191,
  1044. 0x21e0, 0x00007fb6, 0x00002191,
  1045. 0x3628, 0x0000003f, 0x0000000a,
  1046. 0x362c, 0x0000003f, 0x0000000a,
  1047. 0x2ae4, 0x00073ffe, 0x000022a2,
  1048. 0x240c, 0x000007ff, 0x00000000,
  1049. 0x8a14, 0xf000003f, 0x00000007,
  1050. 0x8bf0, 0x00002001, 0x00000001,
  1051. 0x8b24, 0xffffffff, 0x00ffffff,
  1052. 0x30a04, 0x0000ff0f, 0x00000000,
  1053. 0x28a4c, 0x07ffffff, 0x06000000,
  1054. 0x4d8, 0x00000fff, 0x00000100,
  1055. 0x3e78, 0x00000001, 0x00000002,
  1056. 0x9100, 0x03000000, 0x0362c688,
  1057. 0x8c00, 0x000000ff, 0x00000001,
  1058. 0xe40, 0x00001fff, 0x00001fff,
  1059. 0x9060, 0x0000007f, 0x00000020,
  1060. 0x9508, 0x00010000, 0x00010000,
  1061. 0xac14, 0x000003ff, 0x000000f3,
  1062. 0xac0c, 0xffffffff, 0x00001032
  1063. };
  1064. static const u32 bonaire_mgcg_cgcg_init[] =
  1065. {
  1066. 0xc420, 0xffffffff, 0xfffffffc,
  1067. 0x30800, 0xffffffff, 0xe0000000,
  1068. 0x3c2a0, 0xffffffff, 0x00000100,
  1069. 0x3c208, 0xffffffff, 0x00000100,
  1070. 0x3c2c0, 0xffffffff, 0xc0000100,
  1071. 0x3c2c8, 0xffffffff, 0xc0000100,
  1072. 0x3c2c4, 0xffffffff, 0xc0000100,
  1073. 0x55e4, 0xffffffff, 0x00600100,
  1074. 0x3c280, 0xffffffff, 0x00000100,
  1075. 0x3c214, 0xffffffff, 0x06000100,
  1076. 0x3c220, 0xffffffff, 0x00000100,
  1077. 0x3c218, 0xffffffff, 0x06000100,
  1078. 0x3c204, 0xffffffff, 0x00000100,
  1079. 0x3c2e0, 0xffffffff, 0x00000100,
  1080. 0x3c224, 0xffffffff, 0x00000100,
  1081. 0x3c200, 0xffffffff, 0x00000100,
  1082. 0x3c230, 0xffffffff, 0x00000100,
  1083. 0x3c234, 0xffffffff, 0x00000100,
  1084. 0x3c250, 0xffffffff, 0x00000100,
  1085. 0x3c254, 0xffffffff, 0x00000100,
  1086. 0x3c258, 0xffffffff, 0x00000100,
  1087. 0x3c25c, 0xffffffff, 0x00000100,
  1088. 0x3c260, 0xffffffff, 0x00000100,
  1089. 0x3c27c, 0xffffffff, 0x00000100,
  1090. 0x3c278, 0xffffffff, 0x00000100,
  1091. 0x3c210, 0xffffffff, 0x06000100,
  1092. 0x3c290, 0xffffffff, 0x00000100,
  1093. 0x3c274, 0xffffffff, 0x00000100,
  1094. 0x3c2b4, 0xffffffff, 0x00000100,
  1095. 0x3c2b0, 0xffffffff, 0x00000100,
  1096. 0x3c270, 0xffffffff, 0x00000100,
  1097. 0x30800, 0xffffffff, 0xe0000000,
  1098. 0x3c020, 0xffffffff, 0x00010000,
  1099. 0x3c024, 0xffffffff, 0x00030002,
  1100. 0x3c028, 0xffffffff, 0x00040007,
  1101. 0x3c02c, 0xffffffff, 0x00060005,
  1102. 0x3c030, 0xffffffff, 0x00090008,
  1103. 0x3c034, 0xffffffff, 0x00010000,
  1104. 0x3c038, 0xffffffff, 0x00030002,
  1105. 0x3c03c, 0xffffffff, 0x00040007,
  1106. 0x3c040, 0xffffffff, 0x00060005,
  1107. 0x3c044, 0xffffffff, 0x00090008,
  1108. 0x3c048, 0xffffffff, 0x00010000,
  1109. 0x3c04c, 0xffffffff, 0x00030002,
  1110. 0x3c050, 0xffffffff, 0x00040007,
  1111. 0x3c054, 0xffffffff, 0x00060005,
  1112. 0x3c058, 0xffffffff, 0x00090008,
  1113. 0x3c05c, 0xffffffff, 0x00010000,
  1114. 0x3c060, 0xffffffff, 0x00030002,
  1115. 0x3c064, 0xffffffff, 0x00040007,
  1116. 0x3c068, 0xffffffff, 0x00060005,
  1117. 0x3c06c, 0xffffffff, 0x00090008,
  1118. 0x3c070, 0xffffffff, 0x00010000,
  1119. 0x3c074, 0xffffffff, 0x00030002,
  1120. 0x3c078, 0xffffffff, 0x00040007,
  1121. 0x3c07c, 0xffffffff, 0x00060005,
  1122. 0x3c080, 0xffffffff, 0x00090008,
  1123. 0x3c084, 0xffffffff, 0x00010000,
  1124. 0x3c088, 0xffffffff, 0x00030002,
  1125. 0x3c08c, 0xffffffff, 0x00040007,
  1126. 0x3c090, 0xffffffff, 0x00060005,
  1127. 0x3c094, 0xffffffff, 0x00090008,
  1128. 0x3c098, 0xffffffff, 0x00010000,
  1129. 0x3c09c, 0xffffffff, 0x00030002,
  1130. 0x3c0a0, 0xffffffff, 0x00040007,
  1131. 0x3c0a4, 0xffffffff, 0x00060005,
  1132. 0x3c0a8, 0xffffffff, 0x00090008,
  1133. 0x3c000, 0xffffffff, 0x96e00200,
  1134. 0x8708, 0xffffffff, 0x00900100,
  1135. 0xc424, 0xffffffff, 0x0020003f,
  1136. 0x38, 0xffffffff, 0x0140001c,
  1137. 0x3c, 0x000f0000, 0x000f0000,
  1138. 0x220, 0xffffffff, 0xC060000C,
  1139. 0x224, 0xc0000fff, 0x00000100,
  1140. 0xf90, 0xffffffff, 0x00000100,
  1141. 0xf98, 0x00000101, 0x00000000,
  1142. 0x20a8, 0xffffffff, 0x00000104,
  1143. 0x55e4, 0xff000fff, 0x00000100,
  1144. 0x30cc, 0xc0000fff, 0x00000104,
  1145. 0xc1e4, 0x00000001, 0x00000001,
  1146. 0xd00c, 0xff000ff0, 0x00000100,
  1147. 0xd80c, 0xff000ff0, 0x00000100
  1148. };
  1149. static const u32 spectre_golden_spm_registers[] =
  1150. {
  1151. 0x30800, 0xe0ffffff, 0xe0000000
  1152. };
  1153. static const u32 spectre_golden_common_registers[] =
  1154. {
  1155. 0xc770, 0xffffffff, 0x00000800,
  1156. 0xc774, 0xffffffff, 0x00000800,
  1157. 0xc798, 0xffffffff, 0x00007fbf,
  1158. 0xc79c, 0xffffffff, 0x00007faf
  1159. };
  1160. static const u32 spectre_golden_registers[] =
  1161. {
  1162. 0x3c000, 0xffff1fff, 0x96940200,
  1163. 0x3c00c, 0xffff0001, 0xff000000,
  1164. 0x3c200, 0xfffc0fff, 0x00000100,
  1165. 0x6ed8, 0x00010101, 0x00010000,
  1166. 0x9834, 0xf00fffff, 0x00000400,
  1167. 0x9838, 0xfffffffc, 0x00020200,
  1168. 0x5bb0, 0x000000f0, 0x00000070,
  1169. 0x5bc0, 0xf0311fff, 0x80300000,
  1170. 0x98f8, 0x73773777, 0x12010001,
  1171. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1172. 0x2f48, 0x73773777, 0x12010001,
  1173. 0x8a14, 0xf000003f, 0x00000007,
  1174. 0x8b24, 0xffffffff, 0x00ffffff,
  1175. 0x28350, 0x3f3f3fff, 0x00000082,
  1176. 0x28354, 0x0000003f, 0x00000000,
  1177. 0x3e78, 0x00000001, 0x00000002,
  1178. 0x913c, 0xffff03df, 0x00000004,
  1179. 0xc768, 0x00000008, 0x00000008,
  1180. 0x8c00, 0x000008ff, 0x00000800,
  1181. 0x9508, 0x00010000, 0x00010000,
  1182. 0xac0c, 0xffffffff, 0x54763210,
  1183. 0x214f8, 0x01ff01ff, 0x00000002,
  1184. 0x21498, 0x007ff800, 0x00200000,
  1185. 0x2015c, 0xffffffff, 0x00000f40,
  1186. 0x30934, 0xffffffff, 0x00000001
  1187. };
  1188. static const u32 spectre_mgcg_cgcg_init[] =
  1189. {
  1190. 0xc420, 0xffffffff, 0xfffffffc,
  1191. 0x30800, 0xffffffff, 0xe0000000,
  1192. 0x3c2a0, 0xffffffff, 0x00000100,
  1193. 0x3c208, 0xffffffff, 0x00000100,
  1194. 0x3c2c0, 0xffffffff, 0x00000100,
  1195. 0x3c2c8, 0xffffffff, 0x00000100,
  1196. 0x3c2c4, 0xffffffff, 0x00000100,
  1197. 0x55e4, 0xffffffff, 0x00600100,
  1198. 0x3c280, 0xffffffff, 0x00000100,
  1199. 0x3c214, 0xffffffff, 0x06000100,
  1200. 0x3c220, 0xffffffff, 0x00000100,
  1201. 0x3c218, 0xffffffff, 0x06000100,
  1202. 0x3c204, 0xffffffff, 0x00000100,
  1203. 0x3c2e0, 0xffffffff, 0x00000100,
  1204. 0x3c224, 0xffffffff, 0x00000100,
  1205. 0x3c200, 0xffffffff, 0x00000100,
  1206. 0x3c230, 0xffffffff, 0x00000100,
  1207. 0x3c234, 0xffffffff, 0x00000100,
  1208. 0x3c250, 0xffffffff, 0x00000100,
  1209. 0x3c254, 0xffffffff, 0x00000100,
  1210. 0x3c258, 0xffffffff, 0x00000100,
  1211. 0x3c25c, 0xffffffff, 0x00000100,
  1212. 0x3c260, 0xffffffff, 0x00000100,
  1213. 0x3c27c, 0xffffffff, 0x00000100,
  1214. 0x3c278, 0xffffffff, 0x00000100,
  1215. 0x3c210, 0xffffffff, 0x06000100,
  1216. 0x3c290, 0xffffffff, 0x00000100,
  1217. 0x3c274, 0xffffffff, 0x00000100,
  1218. 0x3c2b4, 0xffffffff, 0x00000100,
  1219. 0x3c2b0, 0xffffffff, 0x00000100,
  1220. 0x3c270, 0xffffffff, 0x00000100,
  1221. 0x30800, 0xffffffff, 0xe0000000,
  1222. 0x3c020, 0xffffffff, 0x00010000,
  1223. 0x3c024, 0xffffffff, 0x00030002,
  1224. 0x3c028, 0xffffffff, 0x00040007,
  1225. 0x3c02c, 0xffffffff, 0x00060005,
  1226. 0x3c030, 0xffffffff, 0x00090008,
  1227. 0x3c034, 0xffffffff, 0x00010000,
  1228. 0x3c038, 0xffffffff, 0x00030002,
  1229. 0x3c03c, 0xffffffff, 0x00040007,
  1230. 0x3c040, 0xffffffff, 0x00060005,
  1231. 0x3c044, 0xffffffff, 0x00090008,
  1232. 0x3c048, 0xffffffff, 0x00010000,
  1233. 0x3c04c, 0xffffffff, 0x00030002,
  1234. 0x3c050, 0xffffffff, 0x00040007,
  1235. 0x3c054, 0xffffffff, 0x00060005,
  1236. 0x3c058, 0xffffffff, 0x00090008,
  1237. 0x3c05c, 0xffffffff, 0x00010000,
  1238. 0x3c060, 0xffffffff, 0x00030002,
  1239. 0x3c064, 0xffffffff, 0x00040007,
  1240. 0x3c068, 0xffffffff, 0x00060005,
  1241. 0x3c06c, 0xffffffff, 0x00090008,
  1242. 0x3c070, 0xffffffff, 0x00010000,
  1243. 0x3c074, 0xffffffff, 0x00030002,
  1244. 0x3c078, 0xffffffff, 0x00040007,
  1245. 0x3c07c, 0xffffffff, 0x00060005,
  1246. 0x3c080, 0xffffffff, 0x00090008,
  1247. 0x3c084, 0xffffffff, 0x00010000,
  1248. 0x3c088, 0xffffffff, 0x00030002,
  1249. 0x3c08c, 0xffffffff, 0x00040007,
  1250. 0x3c090, 0xffffffff, 0x00060005,
  1251. 0x3c094, 0xffffffff, 0x00090008,
  1252. 0x3c098, 0xffffffff, 0x00010000,
  1253. 0x3c09c, 0xffffffff, 0x00030002,
  1254. 0x3c0a0, 0xffffffff, 0x00040007,
  1255. 0x3c0a4, 0xffffffff, 0x00060005,
  1256. 0x3c0a8, 0xffffffff, 0x00090008,
  1257. 0x3c0ac, 0xffffffff, 0x00010000,
  1258. 0x3c0b0, 0xffffffff, 0x00030002,
  1259. 0x3c0b4, 0xffffffff, 0x00040007,
  1260. 0x3c0b8, 0xffffffff, 0x00060005,
  1261. 0x3c0bc, 0xffffffff, 0x00090008,
  1262. 0x3c000, 0xffffffff, 0x96e00200,
  1263. 0x8708, 0xffffffff, 0x00900100,
  1264. 0xc424, 0xffffffff, 0x0020003f,
  1265. 0x38, 0xffffffff, 0x0140001c,
  1266. 0x3c, 0x000f0000, 0x000f0000,
  1267. 0x220, 0xffffffff, 0xC060000C,
  1268. 0x224, 0xc0000fff, 0x00000100,
  1269. 0xf90, 0xffffffff, 0x00000100,
  1270. 0xf98, 0x00000101, 0x00000000,
  1271. 0x20a8, 0xffffffff, 0x00000104,
  1272. 0x55e4, 0xff000fff, 0x00000100,
  1273. 0x30cc, 0xc0000fff, 0x00000104,
  1274. 0xc1e4, 0x00000001, 0x00000001,
  1275. 0xd00c, 0xff000ff0, 0x00000100,
  1276. 0xd80c, 0xff000ff0, 0x00000100
  1277. };
  1278. static const u32 kalindi_golden_spm_registers[] =
  1279. {
  1280. 0x30800, 0xe0ffffff, 0xe0000000
  1281. };
  1282. static const u32 kalindi_golden_common_registers[] =
  1283. {
  1284. 0xc770, 0xffffffff, 0x00000800,
  1285. 0xc774, 0xffffffff, 0x00000800,
  1286. 0xc798, 0xffffffff, 0x00007fbf,
  1287. 0xc79c, 0xffffffff, 0x00007faf
  1288. };
  1289. static const u32 kalindi_golden_registers[] =
  1290. {
  1291. 0x3c000, 0xffffdfff, 0x6e944040,
  1292. 0x55e4, 0xff607fff, 0xfc000100,
  1293. 0x3c220, 0xff000fff, 0x00000100,
  1294. 0x3c224, 0xff000fff, 0x00000100,
  1295. 0x3c200, 0xfffc0fff, 0x00000100,
  1296. 0x6ed8, 0x00010101, 0x00010000,
  1297. 0x9830, 0xffffffff, 0x00000000,
  1298. 0x9834, 0xf00fffff, 0x00000400,
  1299. 0x5bb0, 0x000000f0, 0x00000070,
  1300. 0x5bc0, 0xf0311fff, 0x80300000,
  1301. 0x98f8, 0x73773777, 0x12010001,
  1302. 0x98fc, 0xffffffff, 0x00000010,
  1303. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1304. 0x8030, 0x00001f0f, 0x0000100a,
  1305. 0x2f48, 0x73773777, 0x12010001,
  1306. 0x2408, 0x000fffff, 0x000c007f,
  1307. 0x8a14, 0xf000003f, 0x00000007,
  1308. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  1309. 0x30a04, 0x0000ff0f, 0x00000000,
  1310. 0x28a4c, 0x07ffffff, 0x06000000,
  1311. 0x4d8, 0x00000fff, 0x00000100,
  1312. 0x3e78, 0x00000001, 0x00000002,
  1313. 0xc768, 0x00000008, 0x00000008,
  1314. 0x8c00, 0x000000ff, 0x00000003,
  1315. 0x214f8, 0x01ff01ff, 0x00000002,
  1316. 0x21498, 0x007ff800, 0x00200000,
  1317. 0x2015c, 0xffffffff, 0x00000f40,
  1318. 0x88c4, 0x001f3ae3, 0x00000082,
  1319. 0x88d4, 0x0000001f, 0x00000010,
  1320. 0x30934, 0xffffffff, 0x00000000
  1321. };
  1322. static const u32 kalindi_mgcg_cgcg_init[] =
  1323. {
  1324. 0xc420, 0xffffffff, 0xfffffffc,
  1325. 0x30800, 0xffffffff, 0xe0000000,
  1326. 0x3c2a0, 0xffffffff, 0x00000100,
  1327. 0x3c208, 0xffffffff, 0x00000100,
  1328. 0x3c2c0, 0xffffffff, 0x00000100,
  1329. 0x3c2c8, 0xffffffff, 0x00000100,
  1330. 0x3c2c4, 0xffffffff, 0x00000100,
  1331. 0x55e4, 0xffffffff, 0x00600100,
  1332. 0x3c280, 0xffffffff, 0x00000100,
  1333. 0x3c214, 0xffffffff, 0x06000100,
  1334. 0x3c220, 0xffffffff, 0x00000100,
  1335. 0x3c218, 0xffffffff, 0x06000100,
  1336. 0x3c204, 0xffffffff, 0x00000100,
  1337. 0x3c2e0, 0xffffffff, 0x00000100,
  1338. 0x3c224, 0xffffffff, 0x00000100,
  1339. 0x3c200, 0xffffffff, 0x00000100,
  1340. 0x3c230, 0xffffffff, 0x00000100,
  1341. 0x3c234, 0xffffffff, 0x00000100,
  1342. 0x3c250, 0xffffffff, 0x00000100,
  1343. 0x3c254, 0xffffffff, 0x00000100,
  1344. 0x3c258, 0xffffffff, 0x00000100,
  1345. 0x3c25c, 0xffffffff, 0x00000100,
  1346. 0x3c260, 0xffffffff, 0x00000100,
  1347. 0x3c27c, 0xffffffff, 0x00000100,
  1348. 0x3c278, 0xffffffff, 0x00000100,
  1349. 0x3c210, 0xffffffff, 0x06000100,
  1350. 0x3c290, 0xffffffff, 0x00000100,
  1351. 0x3c274, 0xffffffff, 0x00000100,
  1352. 0x3c2b4, 0xffffffff, 0x00000100,
  1353. 0x3c2b0, 0xffffffff, 0x00000100,
  1354. 0x3c270, 0xffffffff, 0x00000100,
  1355. 0x30800, 0xffffffff, 0xe0000000,
  1356. 0x3c020, 0xffffffff, 0x00010000,
  1357. 0x3c024, 0xffffffff, 0x00030002,
  1358. 0x3c028, 0xffffffff, 0x00040007,
  1359. 0x3c02c, 0xffffffff, 0x00060005,
  1360. 0x3c030, 0xffffffff, 0x00090008,
  1361. 0x3c034, 0xffffffff, 0x00010000,
  1362. 0x3c038, 0xffffffff, 0x00030002,
  1363. 0x3c03c, 0xffffffff, 0x00040007,
  1364. 0x3c040, 0xffffffff, 0x00060005,
  1365. 0x3c044, 0xffffffff, 0x00090008,
  1366. 0x3c000, 0xffffffff, 0x96e00200,
  1367. 0x8708, 0xffffffff, 0x00900100,
  1368. 0xc424, 0xffffffff, 0x0020003f,
  1369. 0x38, 0xffffffff, 0x0140001c,
  1370. 0x3c, 0x000f0000, 0x000f0000,
  1371. 0x220, 0xffffffff, 0xC060000C,
  1372. 0x224, 0xc0000fff, 0x00000100,
  1373. 0x20a8, 0xffffffff, 0x00000104,
  1374. 0x55e4, 0xff000fff, 0x00000100,
  1375. 0x30cc, 0xc0000fff, 0x00000104,
  1376. 0xc1e4, 0x00000001, 0x00000001,
  1377. 0xd00c, 0xff000ff0, 0x00000100,
  1378. 0xd80c, 0xff000ff0, 0x00000100
  1379. };
  1380. static const u32 hawaii_golden_spm_registers[] =
  1381. {
  1382. 0x30800, 0xe0ffffff, 0xe0000000
  1383. };
  1384. static const u32 hawaii_golden_common_registers[] =
  1385. {
  1386. 0x30800, 0xffffffff, 0xe0000000,
  1387. 0x28350, 0xffffffff, 0x3a00161a,
  1388. 0x28354, 0xffffffff, 0x0000002e,
  1389. 0x9a10, 0xffffffff, 0x00018208,
  1390. 0x98f8, 0xffffffff, 0x12011003
  1391. };
  1392. static const u32 hawaii_golden_registers[] =
  1393. {
  1394. 0x3354, 0x00000333, 0x00000333,
  1395. 0x9a10, 0x00010000, 0x00058208,
  1396. 0x9830, 0xffffffff, 0x00000000,
  1397. 0x9834, 0xf00fffff, 0x00000400,
  1398. 0x9838, 0x0002021c, 0x00020200,
  1399. 0xc78, 0x00000080, 0x00000000,
  1400. 0x5bb0, 0x000000f0, 0x00000070,
  1401. 0x5bc0, 0xf0311fff, 0x80300000,
  1402. 0x350c, 0x00810000, 0x408af000,
  1403. 0x7030, 0x31000111, 0x00000011,
  1404. 0x2f48, 0x73773777, 0x12010001,
  1405. 0x2120, 0x0000007f, 0x0000001b,
  1406. 0x21dc, 0x00007fb6, 0x00002191,
  1407. 0x3628, 0x0000003f, 0x0000000a,
  1408. 0x362c, 0x0000003f, 0x0000000a,
  1409. 0x2ae4, 0x00073ffe, 0x000022a2,
  1410. 0x240c, 0x000007ff, 0x00000000,
  1411. 0x8bf0, 0x00002001, 0x00000001,
  1412. 0x8b24, 0xffffffff, 0x00ffffff,
  1413. 0x30a04, 0x0000ff0f, 0x00000000,
  1414. 0x28a4c, 0x07ffffff, 0x06000000,
  1415. 0x3e78, 0x00000001, 0x00000002,
  1416. 0xc768, 0x00000008, 0x00000008,
  1417. 0xc770, 0x00000f00, 0x00000800,
  1418. 0xc774, 0x00000f00, 0x00000800,
  1419. 0xc798, 0x00ffffff, 0x00ff7fbf,
  1420. 0xc79c, 0x00ffffff, 0x00ff7faf,
  1421. 0x8c00, 0x000000ff, 0x00000800,
  1422. 0xe40, 0x00001fff, 0x00001fff,
  1423. 0x9060, 0x0000007f, 0x00000020,
  1424. 0x9508, 0x00010000, 0x00010000,
  1425. 0xae00, 0x00100000, 0x000ff07c,
  1426. 0xac14, 0x000003ff, 0x0000000f,
  1427. 0xac10, 0xffffffff, 0x7564fdec,
  1428. 0xac0c, 0xffffffff, 0x3120b9a8,
  1429. 0xac08, 0x20000000, 0x0f9c0000
  1430. };
  1431. static const u32 hawaii_mgcg_cgcg_init[] =
  1432. {
  1433. 0xc420, 0xffffffff, 0xfffffffd,
  1434. 0x30800, 0xffffffff, 0xe0000000,
  1435. 0x3c2a0, 0xffffffff, 0x00000100,
  1436. 0x3c208, 0xffffffff, 0x00000100,
  1437. 0x3c2c0, 0xffffffff, 0x00000100,
  1438. 0x3c2c8, 0xffffffff, 0x00000100,
  1439. 0x3c2c4, 0xffffffff, 0x00000100,
  1440. 0x55e4, 0xffffffff, 0x00200100,
  1441. 0x3c280, 0xffffffff, 0x00000100,
  1442. 0x3c214, 0xffffffff, 0x06000100,
  1443. 0x3c220, 0xffffffff, 0x00000100,
  1444. 0x3c218, 0xffffffff, 0x06000100,
  1445. 0x3c204, 0xffffffff, 0x00000100,
  1446. 0x3c2e0, 0xffffffff, 0x00000100,
  1447. 0x3c224, 0xffffffff, 0x00000100,
  1448. 0x3c200, 0xffffffff, 0x00000100,
  1449. 0x3c230, 0xffffffff, 0x00000100,
  1450. 0x3c234, 0xffffffff, 0x00000100,
  1451. 0x3c250, 0xffffffff, 0x00000100,
  1452. 0x3c254, 0xffffffff, 0x00000100,
  1453. 0x3c258, 0xffffffff, 0x00000100,
  1454. 0x3c25c, 0xffffffff, 0x00000100,
  1455. 0x3c260, 0xffffffff, 0x00000100,
  1456. 0x3c27c, 0xffffffff, 0x00000100,
  1457. 0x3c278, 0xffffffff, 0x00000100,
  1458. 0x3c210, 0xffffffff, 0x06000100,
  1459. 0x3c290, 0xffffffff, 0x00000100,
  1460. 0x3c274, 0xffffffff, 0x00000100,
  1461. 0x3c2b4, 0xffffffff, 0x00000100,
  1462. 0x3c2b0, 0xffffffff, 0x00000100,
  1463. 0x3c270, 0xffffffff, 0x00000100,
  1464. 0x30800, 0xffffffff, 0xe0000000,
  1465. 0x3c020, 0xffffffff, 0x00010000,
  1466. 0x3c024, 0xffffffff, 0x00030002,
  1467. 0x3c028, 0xffffffff, 0x00040007,
  1468. 0x3c02c, 0xffffffff, 0x00060005,
  1469. 0x3c030, 0xffffffff, 0x00090008,
  1470. 0x3c034, 0xffffffff, 0x00010000,
  1471. 0x3c038, 0xffffffff, 0x00030002,
  1472. 0x3c03c, 0xffffffff, 0x00040007,
  1473. 0x3c040, 0xffffffff, 0x00060005,
  1474. 0x3c044, 0xffffffff, 0x00090008,
  1475. 0x3c048, 0xffffffff, 0x00010000,
  1476. 0x3c04c, 0xffffffff, 0x00030002,
  1477. 0x3c050, 0xffffffff, 0x00040007,
  1478. 0x3c054, 0xffffffff, 0x00060005,
  1479. 0x3c058, 0xffffffff, 0x00090008,
  1480. 0x3c05c, 0xffffffff, 0x00010000,
  1481. 0x3c060, 0xffffffff, 0x00030002,
  1482. 0x3c064, 0xffffffff, 0x00040007,
  1483. 0x3c068, 0xffffffff, 0x00060005,
  1484. 0x3c06c, 0xffffffff, 0x00090008,
  1485. 0x3c070, 0xffffffff, 0x00010000,
  1486. 0x3c074, 0xffffffff, 0x00030002,
  1487. 0x3c078, 0xffffffff, 0x00040007,
  1488. 0x3c07c, 0xffffffff, 0x00060005,
  1489. 0x3c080, 0xffffffff, 0x00090008,
  1490. 0x3c084, 0xffffffff, 0x00010000,
  1491. 0x3c088, 0xffffffff, 0x00030002,
  1492. 0x3c08c, 0xffffffff, 0x00040007,
  1493. 0x3c090, 0xffffffff, 0x00060005,
  1494. 0x3c094, 0xffffffff, 0x00090008,
  1495. 0x3c098, 0xffffffff, 0x00010000,
  1496. 0x3c09c, 0xffffffff, 0x00030002,
  1497. 0x3c0a0, 0xffffffff, 0x00040007,
  1498. 0x3c0a4, 0xffffffff, 0x00060005,
  1499. 0x3c0a8, 0xffffffff, 0x00090008,
  1500. 0x3c0ac, 0xffffffff, 0x00010000,
  1501. 0x3c0b0, 0xffffffff, 0x00030002,
  1502. 0x3c0b4, 0xffffffff, 0x00040007,
  1503. 0x3c0b8, 0xffffffff, 0x00060005,
  1504. 0x3c0bc, 0xffffffff, 0x00090008,
  1505. 0x3c0c0, 0xffffffff, 0x00010000,
  1506. 0x3c0c4, 0xffffffff, 0x00030002,
  1507. 0x3c0c8, 0xffffffff, 0x00040007,
  1508. 0x3c0cc, 0xffffffff, 0x00060005,
  1509. 0x3c0d0, 0xffffffff, 0x00090008,
  1510. 0x3c0d4, 0xffffffff, 0x00010000,
  1511. 0x3c0d8, 0xffffffff, 0x00030002,
  1512. 0x3c0dc, 0xffffffff, 0x00040007,
  1513. 0x3c0e0, 0xffffffff, 0x00060005,
  1514. 0x3c0e4, 0xffffffff, 0x00090008,
  1515. 0x3c0e8, 0xffffffff, 0x00010000,
  1516. 0x3c0ec, 0xffffffff, 0x00030002,
  1517. 0x3c0f0, 0xffffffff, 0x00040007,
  1518. 0x3c0f4, 0xffffffff, 0x00060005,
  1519. 0x3c0f8, 0xffffffff, 0x00090008,
  1520. 0xc318, 0xffffffff, 0x00020200,
  1521. 0x3350, 0xffffffff, 0x00000200,
  1522. 0x15c0, 0xffffffff, 0x00000400,
  1523. 0x55e8, 0xffffffff, 0x00000000,
  1524. 0x2f50, 0xffffffff, 0x00000902,
  1525. 0x3c000, 0xffffffff, 0x96940200,
  1526. 0x8708, 0xffffffff, 0x00900100,
  1527. 0xc424, 0xffffffff, 0x0020003f,
  1528. 0x38, 0xffffffff, 0x0140001c,
  1529. 0x3c, 0x000f0000, 0x000f0000,
  1530. 0x220, 0xffffffff, 0xc060000c,
  1531. 0x224, 0xc0000fff, 0x00000100,
  1532. 0xf90, 0xffffffff, 0x00000100,
  1533. 0xf98, 0x00000101, 0x00000000,
  1534. 0x20a8, 0xffffffff, 0x00000104,
  1535. 0x55e4, 0xff000fff, 0x00000100,
  1536. 0x30cc, 0xc0000fff, 0x00000104,
  1537. 0xc1e4, 0x00000001, 0x00000001,
  1538. 0xd00c, 0xff000ff0, 0x00000100,
  1539. 0xd80c, 0xff000ff0, 0x00000100
  1540. };
  1541. static const u32 godavari_golden_registers[] =
  1542. {
  1543. 0x55e4, 0xff607fff, 0xfc000100,
  1544. 0x6ed8, 0x00010101, 0x00010000,
  1545. 0x9830, 0xffffffff, 0x00000000,
  1546. 0x98302, 0xf00fffff, 0x00000400,
  1547. 0x6130, 0xffffffff, 0x00010000,
  1548. 0x5bb0, 0x000000f0, 0x00000070,
  1549. 0x5bc0, 0xf0311fff, 0x80300000,
  1550. 0x98f8, 0x73773777, 0x12010001,
  1551. 0x98fc, 0xffffffff, 0x00000010,
  1552. 0x8030, 0x00001f0f, 0x0000100a,
  1553. 0x2f48, 0x73773777, 0x12010001,
  1554. 0x2408, 0x000fffff, 0x000c007f,
  1555. 0x8a14, 0xf000003f, 0x00000007,
  1556. 0x8b24, 0xffffffff, 0x00ff0fff,
  1557. 0x30a04, 0x0000ff0f, 0x00000000,
  1558. 0x28a4c, 0x07ffffff, 0x06000000,
  1559. 0x4d8, 0x00000fff, 0x00000100,
  1560. 0xd014, 0x00010000, 0x00810001,
  1561. 0xd814, 0x00010000, 0x00810001,
  1562. 0x3e78, 0x00000001, 0x00000002,
  1563. 0xc768, 0x00000008, 0x00000008,
  1564. 0xc770, 0x00000f00, 0x00000800,
  1565. 0xc774, 0x00000f00, 0x00000800,
  1566. 0xc798, 0x00ffffff, 0x00ff7fbf,
  1567. 0xc79c, 0x00ffffff, 0x00ff7faf,
  1568. 0x8c00, 0x000000ff, 0x00000001,
  1569. 0x214f8, 0x01ff01ff, 0x00000002,
  1570. 0x21498, 0x007ff800, 0x00200000,
  1571. 0x2015c, 0xffffffff, 0x00000f40,
  1572. 0x88c4, 0x001f3ae3, 0x00000082,
  1573. 0x88d4, 0x0000001f, 0x00000010,
  1574. 0x30934, 0xffffffff, 0x00000000
  1575. };
  1576. static void cik_init_golden_registers(struct radeon_device *rdev)
  1577. {
  1578. switch (rdev->family) {
  1579. case CHIP_BONAIRE:
  1580. radeon_program_register_sequence(rdev,
  1581. bonaire_mgcg_cgcg_init,
  1582. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  1583. radeon_program_register_sequence(rdev,
  1584. bonaire_golden_registers,
  1585. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  1586. radeon_program_register_sequence(rdev,
  1587. bonaire_golden_common_registers,
  1588. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  1589. radeon_program_register_sequence(rdev,
  1590. bonaire_golden_spm_registers,
  1591. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  1592. break;
  1593. case CHIP_KABINI:
  1594. radeon_program_register_sequence(rdev,
  1595. kalindi_mgcg_cgcg_init,
  1596. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1597. radeon_program_register_sequence(rdev,
  1598. kalindi_golden_registers,
  1599. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  1600. radeon_program_register_sequence(rdev,
  1601. kalindi_golden_common_registers,
  1602. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1603. radeon_program_register_sequence(rdev,
  1604. kalindi_golden_spm_registers,
  1605. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1606. break;
  1607. case CHIP_MULLINS:
  1608. radeon_program_register_sequence(rdev,
  1609. kalindi_mgcg_cgcg_init,
  1610. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1611. radeon_program_register_sequence(rdev,
  1612. godavari_golden_registers,
  1613. (const u32)ARRAY_SIZE(godavari_golden_registers));
  1614. radeon_program_register_sequence(rdev,
  1615. kalindi_golden_common_registers,
  1616. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1617. radeon_program_register_sequence(rdev,
  1618. kalindi_golden_spm_registers,
  1619. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1620. break;
  1621. case CHIP_KAVERI:
  1622. radeon_program_register_sequence(rdev,
  1623. spectre_mgcg_cgcg_init,
  1624. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  1625. radeon_program_register_sequence(rdev,
  1626. spectre_golden_registers,
  1627. (const u32)ARRAY_SIZE(spectre_golden_registers));
  1628. radeon_program_register_sequence(rdev,
  1629. spectre_golden_common_registers,
  1630. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  1631. radeon_program_register_sequence(rdev,
  1632. spectre_golden_spm_registers,
  1633. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  1634. break;
  1635. case CHIP_HAWAII:
  1636. radeon_program_register_sequence(rdev,
  1637. hawaii_mgcg_cgcg_init,
  1638. (const u32)ARRAY_SIZE(hawaii_mgcg_cgcg_init));
  1639. radeon_program_register_sequence(rdev,
  1640. hawaii_golden_registers,
  1641. (const u32)ARRAY_SIZE(hawaii_golden_registers));
  1642. radeon_program_register_sequence(rdev,
  1643. hawaii_golden_common_registers,
  1644. (const u32)ARRAY_SIZE(hawaii_golden_common_registers));
  1645. radeon_program_register_sequence(rdev,
  1646. hawaii_golden_spm_registers,
  1647. (const u32)ARRAY_SIZE(hawaii_golden_spm_registers));
  1648. break;
  1649. default:
  1650. break;
  1651. }
  1652. }
  1653. /**
  1654. * cik_get_xclk - get the xclk
  1655. *
  1656. * @rdev: radeon_device pointer
  1657. *
  1658. * Returns the reference clock used by the gfx engine
  1659. * (CIK).
  1660. */
  1661. u32 cik_get_xclk(struct radeon_device *rdev)
  1662. {
  1663. u32 reference_clock = rdev->clock.spll.reference_freq;
  1664. if (rdev->flags & RADEON_IS_IGP) {
  1665. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  1666. return reference_clock / 2;
  1667. } else {
  1668. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  1669. return reference_clock / 4;
  1670. }
  1671. return reference_clock;
  1672. }
  1673. /**
  1674. * cik_mm_rdoorbell - read a doorbell dword
  1675. *
  1676. * @rdev: radeon_device pointer
  1677. * @index: doorbell index
  1678. *
  1679. * Returns the value in the doorbell aperture at the
  1680. * requested doorbell index (CIK).
  1681. */
  1682. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index)
  1683. {
  1684. if (index < rdev->doorbell.num_doorbells) {
  1685. return readl(rdev->doorbell.ptr + index);
  1686. } else {
  1687. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  1688. return 0;
  1689. }
  1690. }
  1691. /**
  1692. * cik_mm_wdoorbell - write a doorbell dword
  1693. *
  1694. * @rdev: radeon_device pointer
  1695. * @index: doorbell index
  1696. * @v: value to write
  1697. *
  1698. * Writes @v to the doorbell aperture at the
  1699. * requested doorbell index (CIK).
  1700. */
  1701. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v)
  1702. {
  1703. if (index < rdev->doorbell.num_doorbells) {
  1704. writel(v, rdev->doorbell.ptr + index);
  1705. } else {
  1706. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  1707. }
  1708. }
  1709. #define BONAIRE_IO_MC_REGS_SIZE 36
  1710. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  1711. {
  1712. {0x00000070, 0x04400000},
  1713. {0x00000071, 0x80c01803},
  1714. {0x00000072, 0x00004004},
  1715. {0x00000073, 0x00000100},
  1716. {0x00000074, 0x00ff0000},
  1717. {0x00000075, 0x34000000},
  1718. {0x00000076, 0x08000014},
  1719. {0x00000077, 0x00cc08ec},
  1720. {0x00000078, 0x00000400},
  1721. {0x00000079, 0x00000000},
  1722. {0x0000007a, 0x04090000},
  1723. {0x0000007c, 0x00000000},
  1724. {0x0000007e, 0x4408a8e8},
  1725. {0x0000007f, 0x00000304},
  1726. {0x00000080, 0x00000000},
  1727. {0x00000082, 0x00000001},
  1728. {0x00000083, 0x00000002},
  1729. {0x00000084, 0xf3e4f400},
  1730. {0x00000085, 0x052024e3},
  1731. {0x00000087, 0x00000000},
  1732. {0x00000088, 0x01000000},
  1733. {0x0000008a, 0x1c0a0000},
  1734. {0x0000008b, 0xff010000},
  1735. {0x0000008d, 0xffffefff},
  1736. {0x0000008e, 0xfff3efff},
  1737. {0x0000008f, 0xfff3efbf},
  1738. {0x00000092, 0xf7ffffff},
  1739. {0x00000093, 0xffffff7f},
  1740. {0x00000095, 0x00101101},
  1741. {0x00000096, 0x00000fff},
  1742. {0x00000097, 0x00116fff},
  1743. {0x00000098, 0x60010000},
  1744. {0x00000099, 0x10010000},
  1745. {0x0000009a, 0x00006000},
  1746. {0x0000009b, 0x00001000},
  1747. {0x0000009f, 0x00b48000}
  1748. };
  1749. #define HAWAII_IO_MC_REGS_SIZE 22
  1750. static const u32 hawaii_io_mc_regs[HAWAII_IO_MC_REGS_SIZE][2] =
  1751. {
  1752. {0x0000007d, 0x40000000},
  1753. {0x0000007e, 0x40180304},
  1754. {0x0000007f, 0x0000ff00},
  1755. {0x00000081, 0x00000000},
  1756. {0x00000083, 0x00000800},
  1757. {0x00000086, 0x00000000},
  1758. {0x00000087, 0x00000100},
  1759. {0x00000088, 0x00020100},
  1760. {0x00000089, 0x00000000},
  1761. {0x0000008b, 0x00040000},
  1762. {0x0000008c, 0x00000100},
  1763. {0x0000008e, 0xff010000},
  1764. {0x00000090, 0xffffefff},
  1765. {0x00000091, 0xfff3efff},
  1766. {0x00000092, 0xfff3efbf},
  1767. {0x00000093, 0xf7ffffff},
  1768. {0x00000094, 0xffffff7f},
  1769. {0x00000095, 0x00000fff},
  1770. {0x00000096, 0x00116fff},
  1771. {0x00000097, 0x60010000},
  1772. {0x00000098, 0x10010000},
  1773. {0x0000009f, 0x00c79000}
  1774. };
  1775. /**
  1776. * cik_srbm_select - select specific register instances
  1777. *
  1778. * @rdev: radeon_device pointer
  1779. * @me: selected ME (micro engine)
  1780. * @pipe: pipe
  1781. * @queue: queue
  1782. * @vmid: VMID
  1783. *
  1784. * Switches the currently active registers instances. Some
  1785. * registers are instanced per VMID, others are instanced per
  1786. * me/pipe/queue combination.
  1787. */
  1788. static void cik_srbm_select(struct radeon_device *rdev,
  1789. u32 me, u32 pipe, u32 queue, u32 vmid)
  1790. {
  1791. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  1792. MEID(me & 0x3) |
  1793. VMID(vmid & 0xf) |
  1794. QUEUEID(queue & 0x7));
  1795. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  1796. }
  1797. /* ucode loading */
  1798. /**
  1799. * ci_mc_load_microcode - load MC ucode into the hw
  1800. *
  1801. * @rdev: radeon_device pointer
  1802. *
  1803. * Load the GDDR MC ucode into the hw (CIK).
  1804. * Returns 0 on success, error on failure.
  1805. */
  1806. int ci_mc_load_microcode(struct radeon_device *rdev)
  1807. {
  1808. const __be32 *fw_data = NULL;
  1809. const __le32 *new_fw_data = NULL;
  1810. u32 running, tmp;
  1811. u32 *io_mc_regs = NULL;
  1812. const __le32 *new_io_mc_regs = NULL;
  1813. int i, regs_size, ucode_size;
  1814. if (!rdev->mc_fw)
  1815. return -EINVAL;
  1816. if (rdev->new_fw) {
  1817. const struct mc_firmware_header_v1_0 *hdr =
  1818. (const struct mc_firmware_header_v1_0 *)rdev->mc_fw->data;
  1819. radeon_ucode_print_mc_hdr(&hdr->header);
  1820. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  1821. new_io_mc_regs = (const __le32 *)
  1822. (rdev->mc_fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  1823. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1824. new_fw_data = (const __le32 *)
  1825. (rdev->mc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1826. } else {
  1827. ucode_size = rdev->mc_fw->size / 4;
  1828. switch (rdev->family) {
  1829. case CHIP_BONAIRE:
  1830. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  1831. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  1832. break;
  1833. case CHIP_HAWAII:
  1834. io_mc_regs = (u32 *)&hawaii_io_mc_regs;
  1835. regs_size = HAWAII_IO_MC_REGS_SIZE;
  1836. break;
  1837. default:
  1838. return -EINVAL;
  1839. }
  1840. fw_data = (const __be32 *)rdev->mc_fw->data;
  1841. }
  1842. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1843. if (running == 0) {
  1844. /* reset the engine and set to writable */
  1845. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1846. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1847. /* load mc io regs */
  1848. for (i = 0; i < regs_size; i++) {
  1849. if (rdev->new_fw) {
  1850. WREG32(MC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(new_io_mc_regs++));
  1851. WREG32(MC_SEQ_IO_DEBUG_DATA, le32_to_cpup(new_io_mc_regs++));
  1852. } else {
  1853. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1854. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1855. }
  1856. }
  1857. tmp = RREG32(MC_SEQ_MISC0);
  1858. if ((rdev->pdev->device == 0x6649) && ((tmp & 0xff00) == 0x5600)) {
  1859. WREG32(MC_SEQ_IO_DEBUG_INDEX, 5);
  1860. WREG32(MC_SEQ_IO_DEBUG_DATA, 0x00000023);
  1861. WREG32(MC_SEQ_IO_DEBUG_INDEX, 9);
  1862. WREG32(MC_SEQ_IO_DEBUG_DATA, 0x000001f0);
  1863. }
  1864. /* load the MC ucode */
  1865. for (i = 0; i < ucode_size; i++) {
  1866. if (rdev->new_fw)
  1867. WREG32(MC_SEQ_SUP_PGM, le32_to_cpup(new_fw_data++));
  1868. else
  1869. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1870. }
  1871. /* put the engine back into the active state */
  1872. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1873. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1874. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1875. /* wait for training to complete */
  1876. for (i = 0; i < rdev->usec_timeout; i++) {
  1877. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1878. break;
  1879. udelay(1);
  1880. }
  1881. for (i = 0; i < rdev->usec_timeout; i++) {
  1882. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1883. break;
  1884. udelay(1);
  1885. }
  1886. }
  1887. return 0;
  1888. }
  1889. /**
  1890. * cik_init_microcode - load ucode images from disk
  1891. *
  1892. * @rdev: radeon_device pointer
  1893. *
  1894. * Use the firmware interface to load the ucode images into
  1895. * the driver (not loaded into hw).
  1896. * Returns 0 on success, error on failure.
  1897. */
  1898. static int cik_init_microcode(struct radeon_device *rdev)
  1899. {
  1900. const char *chip_name;
  1901. const char *new_chip_name;
  1902. size_t pfp_req_size, me_req_size, ce_req_size,
  1903. mec_req_size, rlc_req_size, mc_req_size = 0,
  1904. sdma_req_size, smc_req_size = 0, mc2_req_size = 0;
  1905. char fw_name[30];
  1906. int new_fw = 0;
  1907. int err;
  1908. int num_fw;
  1909. bool new_smc = false;
  1910. DRM_DEBUG("\n");
  1911. switch (rdev->family) {
  1912. case CHIP_BONAIRE:
  1913. chip_name = "BONAIRE";
  1914. if ((rdev->pdev->revision == 0x80) ||
  1915. (rdev->pdev->revision == 0x81) ||
  1916. (rdev->pdev->device == 0x665f))
  1917. new_smc = true;
  1918. new_chip_name = "bonaire";
  1919. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1920. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1921. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1922. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1923. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1924. mc_req_size = BONAIRE_MC_UCODE_SIZE * 4;
  1925. mc2_req_size = BONAIRE_MC2_UCODE_SIZE * 4;
  1926. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1927. smc_req_size = ALIGN(BONAIRE_SMC_UCODE_SIZE, 4);
  1928. num_fw = 8;
  1929. break;
  1930. case CHIP_HAWAII:
  1931. chip_name = "HAWAII";
  1932. if (rdev->pdev->revision == 0x80)
  1933. new_smc = true;
  1934. new_chip_name = "hawaii";
  1935. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1936. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1937. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1938. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1939. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1940. mc_req_size = HAWAII_MC_UCODE_SIZE * 4;
  1941. mc2_req_size = HAWAII_MC2_UCODE_SIZE * 4;
  1942. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1943. smc_req_size = ALIGN(HAWAII_SMC_UCODE_SIZE, 4);
  1944. num_fw = 8;
  1945. break;
  1946. case CHIP_KAVERI:
  1947. chip_name = "KAVERI";
  1948. new_chip_name = "kaveri";
  1949. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1950. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1951. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1952. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1953. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  1954. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1955. num_fw = 7;
  1956. break;
  1957. case CHIP_KABINI:
  1958. chip_name = "KABINI";
  1959. new_chip_name = "kabini";
  1960. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1961. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1962. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1963. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1964. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  1965. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1966. num_fw = 6;
  1967. break;
  1968. case CHIP_MULLINS:
  1969. chip_name = "MULLINS";
  1970. new_chip_name = "mullins";
  1971. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1972. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1973. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1974. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1975. rlc_req_size = ML_RLC_UCODE_SIZE * 4;
  1976. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1977. num_fw = 6;
  1978. break;
  1979. default: BUG();
  1980. }
  1981. DRM_INFO("Loading %s Microcode\n", new_chip_name);
  1982. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", new_chip_name);
  1983. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1984. if (err) {
  1985. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1986. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1987. if (err)
  1988. goto out;
  1989. if (rdev->pfp_fw->size != pfp_req_size) {
  1990. pr_err("cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1991. rdev->pfp_fw->size, fw_name);
  1992. err = -EINVAL;
  1993. goto out;
  1994. }
  1995. } else {
  1996. err = radeon_ucode_validate(rdev->pfp_fw);
  1997. if (err) {
  1998. pr_err("cik_fw: validation failed for firmware \"%s\"\n",
  1999. fw_name);
  2000. goto out;
  2001. } else {
  2002. new_fw++;
  2003. }
  2004. }
  2005. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", new_chip_name);
  2006. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  2007. if (err) {
  2008. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2009. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  2010. if (err)
  2011. goto out;
  2012. if (rdev->me_fw->size != me_req_size) {
  2013. pr_err("cik_cp: Bogus length %zu in firmware \"%s\"\n",
  2014. rdev->me_fw->size, fw_name);
  2015. err = -EINVAL;
  2016. }
  2017. } else {
  2018. err = radeon_ucode_validate(rdev->me_fw);
  2019. if (err) {
  2020. pr_err("cik_fw: validation failed for firmware \"%s\"\n",
  2021. fw_name);
  2022. goto out;
  2023. } else {
  2024. new_fw++;
  2025. }
  2026. }
  2027. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", new_chip_name);
  2028. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  2029. if (err) {
  2030. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  2031. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  2032. if (err)
  2033. goto out;
  2034. if (rdev->ce_fw->size != ce_req_size) {
  2035. pr_err("cik_cp: Bogus length %zu in firmware \"%s\"\n",
  2036. rdev->ce_fw->size, fw_name);
  2037. err = -EINVAL;
  2038. }
  2039. } else {
  2040. err = radeon_ucode_validate(rdev->ce_fw);
  2041. if (err) {
  2042. pr_err("cik_fw: validation failed for firmware \"%s\"\n",
  2043. fw_name);
  2044. goto out;
  2045. } else {
  2046. new_fw++;
  2047. }
  2048. }
  2049. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", new_chip_name);
  2050. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  2051. if (err) {
  2052. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  2053. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  2054. if (err)
  2055. goto out;
  2056. if (rdev->mec_fw->size != mec_req_size) {
  2057. pr_err("cik_cp: Bogus length %zu in firmware \"%s\"\n",
  2058. rdev->mec_fw->size, fw_name);
  2059. err = -EINVAL;
  2060. }
  2061. } else {
  2062. err = radeon_ucode_validate(rdev->mec_fw);
  2063. if (err) {
  2064. pr_err("cik_fw: validation failed for firmware \"%s\"\n",
  2065. fw_name);
  2066. goto out;
  2067. } else {
  2068. new_fw++;
  2069. }
  2070. }
  2071. if (rdev->family == CHIP_KAVERI) {
  2072. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec2.bin", new_chip_name);
  2073. err = request_firmware(&rdev->mec2_fw, fw_name, rdev->dev);
  2074. if (err) {
  2075. goto out;
  2076. } else {
  2077. err = radeon_ucode_validate(rdev->mec2_fw);
  2078. if (err) {
  2079. goto out;
  2080. } else {
  2081. new_fw++;
  2082. }
  2083. }
  2084. }
  2085. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", new_chip_name);
  2086. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2087. if (err) {
  2088. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  2089. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2090. if (err)
  2091. goto out;
  2092. if (rdev->rlc_fw->size != rlc_req_size) {
  2093. pr_err("cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  2094. rdev->rlc_fw->size, fw_name);
  2095. err = -EINVAL;
  2096. }
  2097. } else {
  2098. err = radeon_ucode_validate(rdev->rlc_fw);
  2099. if (err) {
  2100. pr_err("cik_fw: validation failed for firmware \"%s\"\n",
  2101. fw_name);
  2102. goto out;
  2103. } else {
  2104. new_fw++;
  2105. }
  2106. }
  2107. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", new_chip_name);
  2108. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  2109. if (err) {
  2110. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  2111. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  2112. if (err)
  2113. goto out;
  2114. if (rdev->sdma_fw->size != sdma_req_size) {
  2115. pr_err("cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  2116. rdev->sdma_fw->size, fw_name);
  2117. err = -EINVAL;
  2118. }
  2119. } else {
  2120. err = radeon_ucode_validate(rdev->sdma_fw);
  2121. if (err) {
  2122. pr_err("cik_fw: validation failed for firmware \"%s\"\n",
  2123. fw_name);
  2124. goto out;
  2125. } else {
  2126. new_fw++;
  2127. }
  2128. }
  2129. /* No SMC, MC ucode on APUs */
  2130. if (!(rdev->flags & RADEON_IS_IGP)) {
  2131. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", new_chip_name);
  2132. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2133. if (err) {
  2134. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc2.bin", chip_name);
  2135. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2136. if (err) {
  2137. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  2138. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2139. if (err)
  2140. goto out;
  2141. }
  2142. if ((rdev->mc_fw->size != mc_req_size) &&
  2143. (rdev->mc_fw->size != mc2_req_size)){
  2144. pr_err("cik_mc: Bogus length %zu in firmware \"%s\"\n",
  2145. rdev->mc_fw->size, fw_name);
  2146. err = -EINVAL;
  2147. }
  2148. DRM_INFO("%s: %zu bytes\n", fw_name, rdev->mc_fw->size);
  2149. } else {
  2150. err = radeon_ucode_validate(rdev->mc_fw);
  2151. if (err) {
  2152. pr_err("cik_fw: validation failed for firmware \"%s\"\n",
  2153. fw_name);
  2154. goto out;
  2155. } else {
  2156. new_fw++;
  2157. }
  2158. }
  2159. if (new_smc)
  2160. snprintf(fw_name, sizeof(fw_name), "radeon/%s_k_smc.bin", new_chip_name);
  2161. else
  2162. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", new_chip_name);
  2163. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2164. if (err) {
  2165. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  2166. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2167. if (err) {
  2168. pr_err("smc: error loading firmware \"%s\"\n",
  2169. fw_name);
  2170. release_firmware(rdev->smc_fw);
  2171. rdev->smc_fw = NULL;
  2172. err = 0;
  2173. } else if (rdev->smc_fw->size != smc_req_size) {
  2174. pr_err("cik_smc: Bogus length %zu in firmware \"%s\"\n",
  2175. rdev->smc_fw->size, fw_name);
  2176. err = -EINVAL;
  2177. }
  2178. } else {
  2179. err = radeon_ucode_validate(rdev->smc_fw);
  2180. if (err) {
  2181. pr_err("cik_fw: validation failed for firmware \"%s\"\n",
  2182. fw_name);
  2183. goto out;
  2184. } else {
  2185. new_fw++;
  2186. }
  2187. }
  2188. }
  2189. if (new_fw == 0) {
  2190. rdev->new_fw = false;
  2191. } else if (new_fw < num_fw) {
  2192. pr_err("ci_fw: mixing new and old firmware!\n");
  2193. err = -EINVAL;
  2194. } else {
  2195. rdev->new_fw = true;
  2196. }
  2197. out:
  2198. if (err) {
  2199. if (err != -EINVAL)
  2200. pr_err("cik_cp: Failed to load firmware \"%s\"\n",
  2201. fw_name);
  2202. release_firmware(rdev->pfp_fw);
  2203. rdev->pfp_fw = NULL;
  2204. release_firmware(rdev->me_fw);
  2205. rdev->me_fw = NULL;
  2206. release_firmware(rdev->ce_fw);
  2207. rdev->ce_fw = NULL;
  2208. release_firmware(rdev->mec_fw);
  2209. rdev->mec_fw = NULL;
  2210. release_firmware(rdev->mec2_fw);
  2211. rdev->mec2_fw = NULL;
  2212. release_firmware(rdev->rlc_fw);
  2213. rdev->rlc_fw = NULL;
  2214. release_firmware(rdev->sdma_fw);
  2215. rdev->sdma_fw = NULL;
  2216. release_firmware(rdev->mc_fw);
  2217. rdev->mc_fw = NULL;
  2218. release_firmware(rdev->smc_fw);
  2219. rdev->smc_fw = NULL;
  2220. }
  2221. return err;
  2222. }
  2223. /*
  2224. * Core functions
  2225. */
  2226. /**
  2227. * cik_tiling_mode_table_init - init the hw tiling table
  2228. *
  2229. * @rdev: radeon_device pointer
  2230. *
  2231. * Starting with SI, the tiling setup is done globally in a
  2232. * set of 32 tiling modes. Rather than selecting each set of
  2233. * parameters per surface as on older asics, we just select
  2234. * which index in the tiling table we want to use, and the
  2235. * surface uses those parameters (CIK).
  2236. */
  2237. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  2238. {
  2239. u32 *tile = rdev->config.cik.tile_mode_array;
  2240. u32 *macrotile = rdev->config.cik.macrotile_mode_array;
  2241. const u32 num_tile_mode_states =
  2242. ARRAY_SIZE(rdev->config.cik.tile_mode_array);
  2243. const u32 num_secondary_tile_mode_states =
  2244. ARRAY_SIZE(rdev->config.cik.macrotile_mode_array);
  2245. u32 reg_offset, split_equal_to_row_size;
  2246. u32 num_pipe_configs;
  2247. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  2248. rdev->config.cik.max_shader_engines;
  2249. switch (rdev->config.cik.mem_row_size_in_kb) {
  2250. case 1:
  2251. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  2252. break;
  2253. case 2:
  2254. default:
  2255. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  2256. break;
  2257. case 4:
  2258. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  2259. break;
  2260. }
  2261. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  2262. if (num_pipe_configs > 8)
  2263. num_pipe_configs = 16;
  2264. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2265. tile[reg_offset] = 0;
  2266. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2267. macrotile[reg_offset] = 0;
  2268. switch(num_pipe_configs) {
  2269. case 16:
  2270. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2271. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2272. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2273. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2274. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2275. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2276. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2277. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2278. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2279. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2280. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2281. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2282. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2283. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2284. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2285. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2286. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2287. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2288. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2289. TILE_SPLIT(split_equal_to_row_size));
  2290. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2291. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2292. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2293. tile[6] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2294. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2295. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2296. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2297. tile[7] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2298. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2299. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2300. TILE_SPLIT(split_equal_to_row_size));
  2301. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2302. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2303. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2304. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2305. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2306. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2307. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2308. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2309. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2310. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2311. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2312. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2313. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2314. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2315. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2316. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2317. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2318. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2319. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2320. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2321. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2322. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2323. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2324. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2325. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2326. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2327. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2328. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2329. tile[17] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2330. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2331. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2332. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2333. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2334. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2335. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2336. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2337. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2338. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2339. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2340. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2341. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2342. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2343. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2344. tile[30] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2345. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2346. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2347. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2348. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2349. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2350. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2351. NUM_BANKS(ADDR_SURF_16_BANK));
  2352. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2353. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2354. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2355. NUM_BANKS(ADDR_SURF_16_BANK));
  2356. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2357. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2358. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2359. NUM_BANKS(ADDR_SURF_16_BANK));
  2360. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2361. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2362. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2363. NUM_BANKS(ADDR_SURF_16_BANK));
  2364. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2365. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2366. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2367. NUM_BANKS(ADDR_SURF_8_BANK));
  2368. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2369. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2370. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2371. NUM_BANKS(ADDR_SURF_4_BANK));
  2372. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2373. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2374. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2375. NUM_BANKS(ADDR_SURF_2_BANK));
  2376. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2377. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2378. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2379. NUM_BANKS(ADDR_SURF_16_BANK));
  2380. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2381. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2382. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2383. NUM_BANKS(ADDR_SURF_16_BANK));
  2384. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2385. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2386. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2387. NUM_BANKS(ADDR_SURF_16_BANK));
  2388. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2389. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2390. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2391. NUM_BANKS(ADDR_SURF_8_BANK));
  2392. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2393. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2394. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2395. NUM_BANKS(ADDR_SURF_4_BANK));
  2396. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2397. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2398. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2399. NUM_BANKS(ADDR_SURF_2_BANK));
  2400. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2401. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2402. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2403. NUM_BANKS(ADDR_SURF_2_BANK));
  2404. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2405. WREG32(GB_TILE_MODE0 + (reg_offset * 4), tile[reg_offset]);
  2406. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2407. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), macrotile[reg_offset]);
  2408. break;
  2409. case 8:
  2410. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2411. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2412. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2413. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2414. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2415. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2416. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2417. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2418. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2419. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2420. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2421. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2422. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2423. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2424. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2425. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2426. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2427. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2428. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2429. TILE_SPLIT(split_equal_to_row_size));
  2430. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2431. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2432. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2433. tile[6] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2434. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2435. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2436. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2437. tile[7] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2438. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2439. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2440. TILE_SPLIT(split_equal_to_row_size));
  2441. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2442. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2443. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2444. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2445. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2446. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2447. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2448. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2449. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2450. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2451. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2452. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2453. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2454. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2455. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2456. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2457. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2458. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2459. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2460. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2461. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2462. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2463. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2464. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2465. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2466. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2467. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2468. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2469. tile[17] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2470. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2471. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2472. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2473. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2474. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2475. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2476. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2477. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2478. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2479. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2480. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2481. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2482. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2483. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2484. tile[30] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2485. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2486. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2487. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2488. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2489. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2490. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2491. NUM_BANKS(ADDR_SURF_16_BANK));
  2492. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2493. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2494. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2495. NUM_BANKS(ADDR_SURF_16_BANK));
  2496. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2497. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2498. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2499. NUM_BANKS(ADDR_SURF_16_BANK));
  2500. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2501. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2502. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2503. NUM_BANKS(ADDR_SURF_16_BANK));
  2504. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2505. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2506. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2507. NUM_BANKS(ADDR_SURF_8_BANK));
  2508. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2509. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2510. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2511. NUM_BANKS(ADDR_SURF_4_BANK));
  2512. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2513. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2514. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2515. NUM_BANKS(ADDR_SURF_2_BANK));
  2516. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2517. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2518. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2519. NUM_BANKS(ADDR_SURF_16_BANK));
  2520. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2521. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2522. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2523. NUM_BANKS(ADDR_SURF_16_BANK));
  2524. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2525. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2526. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2527. NUM_BANKS(ADDR_SURF_16_BANK));
  2528. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2529. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2530. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2531. NUM_BANKS(ADDR_SURF_16_BANK));
  2532. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2533. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2534. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2535. NUM_BANKS(ADDR_SURF_8_BANK));
  2536. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2537. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2538. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2539. NUM_BANKS(ADDR_SURF_4_BANK));
  2540. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2541. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2542. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2543. NUM_BANKS(ADDR_SURF_2_BANK));
  2544. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2545. WREG32(GB_TILE_MODE0 + (reg_offset * 4), tile[reg_offset]);
  2546. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2547. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), macrotile[reg_offset]);
  2548. break;
  2549. case 4:
  2550. if (num_rbs == 4) {
  2551. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2552. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2553. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2554. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2555. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2556. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2557. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2558. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2559. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2560. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2561. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2562. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2563. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2564. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2565. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2566. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2567. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2568. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2569. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2570. TILE_SPLIT(split_equal_to_row_size));
  2571. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2572. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2573. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2574. tile[6] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2575. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2576. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2577. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2578. tile[7] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2579. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2580. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2581. TILE_SPLIT(split_equal_to_row_size));
  2582. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2583. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2584. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2585. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2586. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2587. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2588. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2589. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2590. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2591. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2592. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2593. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2594. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2595. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2596. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2597. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2598. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2599. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2600. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2601. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2602. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2603. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2604. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2605. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2606. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2607. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2608. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2609. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2610. tile[17] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2611. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2612. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2613. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2614. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2615. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2616. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2617. tile[28] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2618. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2619. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2620. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2621. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2622. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2623. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2624. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2625. tile[30] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2626. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2627. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2628. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2629. } else if (num_rbs < 4) {
  2630. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2631. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2632. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2633. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2634. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2635. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2636. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2637. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2638. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2639. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2640. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2641. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2642. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2643. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2644. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2645. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2646. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2647. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2648. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2649. TILE_SPLIT(split_equal_to_row_size));
  2650. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2651. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2652. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2653. tile[6] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2654. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2655. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2656. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2657. tile[7] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2658. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2659. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2660. TILE_SPLIT(split_equal_to_row_size));
  2661. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2662. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  2663. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2664. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2665. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2666. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2667. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2668. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2669. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2670. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2671. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2672. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2673. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2674. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2675. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2676. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2677. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2678. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2679. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2680. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2681. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2682. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2683. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2684. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2685. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2686. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2687. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2688. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2689. tile[17] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2690. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2691. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2692. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2693. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2694. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2695. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2696. tile[28] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2697. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2698. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2699. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2700. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2701. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2702. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2703. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2704. tile[30] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2705. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2706. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2707. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2708. }
  2709. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2710. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2711. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2712. NUM_BANKS(ADDR_SURF_16_BANK));
  2713. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2714. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2715. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2716. NUM_BANKS(ADDR_SURF_16_BANK));
  2717. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2718. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2719. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2720. NUM_BANKS(ADDR_SURF_16_BANK));
  2721. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2722. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2723. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2724. NUM_BANKS(ADDR_SURF_16_BANK));
  2725. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2726. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2727. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2728. NUM_BANKS(ADDR_SURF_16_BANK));
  2729. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2730. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2731. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2732. NUM_BANKS(ADDR_SURF_8_BANK));
  2733. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2734. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2735. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2736. NUM_BANKS(ADDR_SURF_4_BANK));
  2737. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2738. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2739. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2740. NUM_BANKS(ADDR_SURF_16_BANK));
  2741. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2742. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2743. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2744. NUM_BANKS(ADDR_SURF_16_BANK));
  2745. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2746. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2747. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2748. NUM_BANKS(ADDR_SURF_16_BANK));
  2749. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2750. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2751. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2752. NUM_BANKS(ADDR_SURF_16_BANK));
  2753. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2754. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2755. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2756. NUM_BANKS(ADDR_SURF_16_BANK));
  2757. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2758. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2759. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2760. NUM_BANKS(ADDR_SURF_8_BANK));
  2761. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2762. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2763. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2764. NUM_BANKS(ADDR_SURF_4_BANK));
  2765. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2766. WREG32(GB_TILE_MODE0 + (reg_offset * 4), tile[reg_offset]);
  2767. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2768. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), macrotile[reg_offset]);
  2769. break;
  2770. case 2:
  2771. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2772. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2773. PIPE_CONFIG(ADDR_SURF_P2) |
  2774. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2775. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2776. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2777. PIPE_CONFIG(ADDR_SURF_P2) |
  2778. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2779. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2780. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2781. PIPE_CONFIG(ADDR_SURF_P2) |
  2782. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2783. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2784. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2785. PIPE_CONFIG(ADDR_SURF_P2) |
  2786. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2787. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2788. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2789. PIPE_CONFIG(ADDR_SURF_P2) |
  2790. TILE_SPLIT(split_equal_to_row_size));
  2791. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2792. PIPE_CONFIG(ADDR_SURF_P2) |
  2793. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2794. tile[6] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2795. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2796. PIPE_CONFIG(ADDR_SURF_P2) |
  2797. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2798. tile[7] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2799. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2800. PIPE_CONFIG(ADDR_SURF_P2) |
  2801. TILE_SPLIT(split_equal_to_row_size));
  2802. tile[8] = ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2803. PIPE_CONFIG(ADDR_SURF_P2);
  2804. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2805. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2806. PIPE_CONFIG(ADDR_SURF_P2));
  2807. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2808. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2809. PIPE_CONFIG(ADDR_SURF_P2) |
  2810. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2811. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2812. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2813. PIPE_CONFIG(ADDR_SURF_P2) |
  2814. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2815. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2816. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2817. PIPE_CONFIG(ADDR_SURF_P2) |
  2818. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2819. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2820. PIPE_CONFIG(ADDR_SURF_P2) |
  2821. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2822. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2823. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2824. PIPE_CONFIG(ADDR_SURF_P2) |
  2825. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2826. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2827. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2828. PIPE_CONFIG(ADDR_SURF_P2) |
  2829. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2830. tile[17] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2831. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2832. PIPE_CONFIG(ADDR_SURF_P2) |
  2833. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2834. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2835. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2836. PIPE_CONFIG(ADDR_SURF_P2));
  2837. tile[28] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2838. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2839. PIPE_CONFIG(ADDR_SURF_P2) |
  2840. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2841. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2842. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2843. PIPE_CONFIG(ADDR_SURF_P2) |
  2844. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2845. tile[30] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2846. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2847. PIPE_CONFIG(ADDR_SURF_P2) |
  2848. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2849. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2850. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2851. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2852. NUM_BANKS(ADDR_SURF_16_BANK));
  2853. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2854. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2855. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2856. NUM_BANKS(ADDR_SURF_16_BANK));
  2857. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2858. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2859. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2860. NUM_BANKS(ADDR_SURF_16_BANK));
  2861. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2862. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2863. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2864. NUM_BANKS(ADDR_SURF_16_BANK));
  2865. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2866. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2867. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2868. NUM_BANKS(ADDR_SURF_16_BANK));
  2869. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2870. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2871. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2872. NUM_BANKS(ADDR_SURF_16_BANK));
  2873. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2874. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2875. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2876. NUM_BANKS(ADDR_SURF_8_BANK));
  2877. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2878. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2879. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2880. NUM_BANKS(ADDR_SURF_16_BANK));
  2881. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2882. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2883. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2884. NUM_BANKS(ADDR_SURF_16_BANK));
  2885. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2886. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2887. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2888. NUM_BANKS(ADDR_SURF_16_BANK));
  2889. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2890. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2891. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2892. NUM_BANKS(ADDR_SURF_16_BANK));
  2893. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2894. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2895. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2896. NUM_BANKS(ADDR_SURF_16_BANK));
  2897. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2898. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2899. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2900. NUM_BANKS(ADDR_SURF_16_BANK));
  2901. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2902. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2903. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2904. NUM_BANKS(ADDR_SURF_8_BANK));
  2905. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2906. WREG32(GB_TILE_MODE0 + (reg_offset * 4), tile[reg_offset]);
  2907. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2908. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), macrotile[reg_offset]);
  2909. break;
  2910. default:
  2911. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  2912. }
  2913. }
  2914. /**
  2915. * cik_select_se_sh - select which SE, SH to address
  2916. *
  2917. * @rdev: radeon_device pointer
  2918. * @se_num: shader engine to address
  2919. * @sh_num: sh block to address
  2920. *
  2921. * Select which SE, SH combinations to address. Certain
  2922. * registers are instanced per SE or SH. 0xffffffff means
  2923. * broadcast to all SEs or SHs (CIK).
  2924. */
  2925. static void cik_select_se_sh(struct radeon_device *rdev,
  2926. u32 se_num, u32 sh_num)
  2927. {
  2928. u32 data = INSTANCE_BROADCAST_WRITES;
  2929. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  2930. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  2931. else if (se_num == 0xffffffff)
  2932. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  2933. else if (sh_num == 0xffffffff)
  2934. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  2935. else
  2936. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  2937. WREG32(GRBM_GFX_INDEX, data);
  2938. }
  2939. /**
  2940. * cik_create_bitmask - create a bitmask
  2941. *
  2942. * @bit_width: length of the mask
  2943. *
  2944. * create a variable length bit mask (CIK).
  2945. * Returns the bitmask.
  2946. */
  2947. static u32 cik_create_bitmask(u32 bit_width)
  2948. {
  2949. u32 i, mask = 0;
  2950. for (i = 0; i < bit_width; i++) {
  2951. mask <<= 1;
  2952. mask |= 1;
  2953. }
  2954. return mask;
  2955. }
  2956. /**
  2957. * cik_get_rb_disabled - computes the mask of disabled RBs
  2958. *
  2959. * @rdev: radeon_device pointer
  2960. * @max_rb_num: max RBs (render backends) for the asic
  2961. * @se_num: number of SEs (shader engines) for the asic
  2962. * @sh_per_se: number of SH blocks per SE for the asic
  2963. *
  2964. * Calculates the bitmask of disabled RBs (CIK).
  2965. * Returns the disabled RB bitmask.
  2966. */
  2967. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  2968. u32 max_rb_num_per_se,
  2969. u32 sh_per_se)
  2970. {
  2971. u32 data, mask;
  2972. data = RREG32(CC_RB_BACKEND_DISABLE);
  2973. if (data & 1)
  2974. data &= BACKEND_DISABLE_MASK;
  2975. else
  2976. data = 0;
  2977. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  2978. data >>= BACKEND_DISABLE_SHIFT;
  2979. mask = cik_create_bitmask(max_rb_num_per_se / sh_per_se);
  2980. return data & mask;
  2981. }
  2982. /**
  2983. * cik_setup_rb - setup the RBs on the asic
  2984. *
  2985. * @rdev: radeon_device pointer
  2986. * @se_num: number of SEs (shader engines) for the asic
  2987. * @sh_per_se: number of SH blocks per SE for the asic
  2988. * @max_rb_num: max RBs (render backends) for the asic
  2989. *
  2990. * Configures per-SE/SH RB registers (CIK).
  2991. */
  2992. static void cik_setup_rb(struct radeon_device *rdev,
  2993. u32 se_num, u32 sh_per_se,
  2994. u32 max_rb_num_per_se)
  2995. {
  2996. int i, j;
  2997. u32 data, mask;
  2998. u32 disabled_rbs = 0;
  2999. u32 enabled_rbs = 0;
  3000. for (i = 0; i < se_num; i++) {
  3001. for (j = 0; j < sh_per_se; j++) {
  3002. cik_select_se_sh(rdev, i, j);
  3003. data = cik_get_rb_disabled(rdev, max_rb_num_per_se, sh_per_se);
  3004. if (rdev->family == CHIP_HAWAII)
  3005. disabled_rbs |= data << ((i * sh_per_se + j) * HAWAII_RB_BITMAP_WIDTH_PER_SH);
  3006. else
  3007. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  3008. }
  3009. }
  3010. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3011. mask = 1;
  3012. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  3013. if (!(disabled_rbs & mask))
  3014. enabled_rbs |= mask;
  3015. mask <<= 1;
  3016. }
  3017. rdev->config.cik.backend_enable_mask = enabled_rbs;
  3018. for (i = 0; i < se_num; i++) {
  3019. cik_select_se_sh(rdev, i, 0xffffffff);
  3020. data = 0;
  3021. for (j = 0; j < sh_per_se; j++) {
  3022. switch (enabled_rbs & 3) {
  3023. case 0:
  3024. if (j == 0)
  3025. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_3);
  3026. else
  3027. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_0);
  3028. break;
  3029. case 1:
  3030. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  3031. break;
  3032. case 2:
  3033. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  3034. break;
  3035. case 3:
  3036. default:
  3037. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  3038. break;
  3039. }
  3040. enabled_rbs >>= 2;
  3041. }
  3042. WREG32(PA_SC_RASTER_CONFIG, data);
  3043. }
  3044. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3045. }
  3046. /**
  3047. * cik_gpu_init - setup the 3D engine
  3048. *
  3049. * @rdev: radeon_device pointer
  3050. *
  3051. * Configures the 3D engine and tiling configuration
  3052. * registers so that the 3D engine is usable.
  3053. */
  3054. static void cik_gpu_init(struct radeon_device *rdev)
  3055. {
  3056. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  3057. u32 mc_shared_chmap, mc_arb_ramcfg;
  3058. u32 hdp_host_path_cntl;
  3059. u32 tmp;
  3060. int i, j;
  3061. switch (rdev->family) {
  3062. case CHIP_BONAIRE:
  3063. rdev->config.cik.max_shader_engines = 2;
  3064. rdev->config.cik.max_tile_pipes = 4;
  3065. rdev->config.cik.max_cu_per_sh = 7;
  3066. rdev->config.cik.max_sh_per_se = 1;
  3067. rdev->config.cik.max_backends_per_se = 2;
  3068. rdev->config.cik.max_texture_channel_caches = 4;
  3069. rdev->config.cik.max_gprs = 256;
  3070. rdev->config.cik.max_gs_threads = 32;
  3071. rdev->config.cik.max_hw_contexts = 8;
  3072. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3073. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3074. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3075. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3076. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3077. break;
  3078. case CHIP_HAWAII:
  3079. rdev->config.cik.max_shader_engines = 4;
  3080. rdev->config.cik.max_tile_pipes = 16;
  3081. rdev->config.cik.max_cu_per_sh = 11;
  3082. rdev->config.cik.max_sh_per_se = 1;
  3083. rdev->config.cik.max_backends_per_se = 4;
  3084. rdev->config.cik.max_texture_channel_caches = 16;
  3085. rdev->config.cik.max_gprs = 256;
  3086. rdev->config.cik.max_gs_threads = 32;
  3087. rdev->config.cik.max_hw_contexts = 8;
  3088. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3089. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3090. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3091. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3092. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  3093. break;
  3094. case CHIP_KAVERI:
  3095. rdev->config.cik.max_shader_engines = 1;
  3096. rdev->config.cik.max_tile_pipes = 4;
  3097. rdev->config.cik.max_cu_per_sh = 8;
  3098. rdev->config.cik.max_backends_per_se = 2;
  3099. rdev->config.cik.max_sh_per_se = 1;
  3100. rdev->config.cik.max_texture_channel_caches = 4;
  3101. rdev->config.cik.max_gprs = 256;
  3102. rdev->config.cik.max_gs_threads = 16;
  3103. rdev->config.cik.max_hw_contexts = 8;
  3104. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3105. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3106. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3107. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3108. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3109. break;
  3110. case CHIP_KABINI:
  3111. case CHIP_MULLINS:
  3112. default:
  3113. rdev->config.cik.max_shader_engines = 1;
  3114. rdev->config.cik.max_tile_pipes = 2;
  3115. rdev->config.cik.max_cu_per_sh = 2;
  3116. rdev->config.cik.max_sh_per_se = 1;
  3117. rdev->config.cik.max_backends_per_se = 1;
  3118. rdev->config.cik.max_texture_channel_caches = 2;
  3119. rdev->config.cik.max_gprs = 256;
  3120. rdev->config.cik.max_gs_threads = 16;
  3121. rdev->config.cik.max_hw_contexts = 8;
  3122. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3123. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3124. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3125. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3126. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3127. break;
  3128. }
  3129. /* Initialize HDP */
  3130. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  3131. WREG32((0x2c14 + j), 0x00000000);
  3132. WREG32((0x2c18 + j), 0x00000000);
  3133. WREG32((0x2c1c + j), 0x00000000);
  3134. WREG32((0x2c20 + j), 0x00000000);
  3135. WREG32((0x2c24 + j), 0x00000000);
  3136. }
  3137. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  3138. WREG32(SRBM_INT_CNTL, 0x1);
  3139. WREG32(SRBM_INT_ACK, 0x1);
  3140. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  3141. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  3142. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  3143. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  3144. rdev->config.cik.mem_max_burst_length_bytes = 256;
  3145. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  3146. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  3147. if (rdev->config.cik.mem_row_size_in_kb > 4)
  3148. rdev->config.cik.mem_row_size_in_kb = 4;
  3149. /* XXX use MC settings? */
  3150. rdev->config.cik.shader_engine_tile_size = 32;
  3151. rdev->config.cik.num_gpus = 1;
  3152. rdev->config.cik.multi_gpu_tile_size = 64;
  3153. /* fix up row size */
  3154. gb_addr_config &= ~ROW_SIZE_MASK;
  3155. switch (rdev->config.cik.mem_row_size_in_kb) {
  3156. case 1:
  3157. default:
  3158. gb_addr_config |= ROW_SIZE(0);
  3159. break;
  3160. case 2:
  3161. gb_addr_config |= ROW_SIZE(1);
  3162. break;
  3163. case 4:
  3164. gb_addr_config |= ROW_SIZE(2);
  3165. break;
  3166. }
  3167. /* setup tiling info dword. gb_addr_config is not adequate since it does
  3168. * not have bank info, so create a custom tiling dword.
  3169. * bits 3:0 num_pipes
  3170. * bits 7:4 num_banks
  3171. * bits 11:8 group_size
  3172. * bits 15:12 row_size
  3173. */
  3174. rdev->config.cik.tile_config = 0;
  3175. switch (rdev->config.cik.num_tile_pipes) {
  3176. case 1:
  3177. rdev->config.cik.tile_config |= (0 << 0);
  3178. break;
  3179. case 2:
  3180. rdev->config.cik.tile_config |= (1 << 0);
  3181. break;
  3182. case 4:
  3183. rdev->config.cik.tile_config |= (2 << 0);
  3184. break;
  3185. case 8:
  3186. default:
  3187. /* XXX what about 12? */
  3188. rdev->config.cik.tile_config |= (3 << 0);
  3189. break;
  3190. }
  3191. rdev->config.cik.tile_config |=
  3192. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  3193. rdev->config.cik.tile_config |=
  3194. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  3195. rdev->config.cik.tile_config |=
  3196. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  3197. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  3198. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  3199. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  3200. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  3201. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  3202. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  3203. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  3204. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  3205. cik_tiling_mode_table_init(rdev);
  3206. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  3207. rdev->config.cik.max_sh_per_se,
  3208. rdev->config.cik.max_backends_per_se);
  3209. rdev->config.cik.active_cus = 0;
  3210. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  3211. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  3212. rdev->config.cik.active_cus +=
  3213. hweight32(cik_get_cu_active_bitmap(rdev, i, j));
  3214. }
  3215. }
  3216. /* set HW defaults for 3D engine */
  3217. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  3218. WREG32(SX_DEBUG_1, 0x20);
  3219. WREG32(TA_CNTL_AUX, 0x00010000);
  3220. tmp = RREG32(SPI_CONFIG_CNTL);
  3221. tmp |= 0x03000000;
  3222. WREG32(SPI_CONFIG_CNTL, tmp);
  3223. WREG32(SQ_CONFIG, 1);
  3224. WREG32(DB_DEBUG, 0);
  3225. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  3226. tmp |= 0x00000400;
  3227. WREG32(DB_DEBUG2, tmp);
  3228. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  3229. tmp |= 0x00020200;
  3230. WREG32(DB_DEBUG3, tmp);
  3231. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  3232. tmp |= 0x00018208;
  3233. WREG32(CB_HW_CONTROL, tmp);
  3234. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  3235. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  3236. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  3237. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  3238. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  3239. WREG32(VGT_NUM_INSTANCES, 1);
  3240. WREG32(CP_PERFMON_CNTL, 0);
  3241. WREG32(SQ_CONFIG, 0);
  3242. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  3243. FORCE_EOV_MAX_REZ_CNT(255)));
  3244. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  3245. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  3246. WREG32(VGT_GS_VERTEX_REUSE, 16);
  3247. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  3248. tmp = RREG32(HDP_MISC_CNTL);
  3249. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  3250. WREG32(HDP_MISC_CNTL, tmp);
  3251. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  3252. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  3253. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  3254. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  3255. udelay(50);
  3256. }
  3257. /*
  3258. * GPU scratch registers helpers function.
  3259. */
  3260. /**
  3261. * cik_scratch_init - setup driver info for CP scratch regs
  3262. *
  3263. * @rdev: radeon_device pointer
  3264. *
  3265. * Set up the number and offset of the CP scratch registers.
  3266. * NOTE: use of CP scratch registers is a legacy inferface and
  3267. * is not used by default on newer asics (r6xx+). On newer asics,
  3268. * memory buffers are used for fences rather than scratch regs.
  3269. */
  3270. static void cik_scratch_init(struct radeon_device *rdev)
  3271. {
  3272. int i;
  3273. rdev->scratch.num_reg = 7;
  3274. rdev->scratch.reg_base = SCRATCH_REG0;
  3275. for (i = 0; i < rdev->scratch.num_reg; i++) {
  3276. rdev->scratch.free[i] = true;
  3277. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  3278. }
  3279. }
  3280. /**
  3281. * cik_ring_test - basic gfx ring test
  3282. *
  3283. * @rdev: radeon_device pointer
  3284. * @ring: radeon_ring structure holding ring information
  3285. *
  3286. * Allocate a scratch register and write to it using the gfx ring (CIK).
  3287. * Provides a basic gfx ring test to verify that the ring is working.
  3288. * Used by cik_cp_gfx_resume();
  3289. * Returns 0 on success, error on failure.
  3290. */
  3291. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3292. {
  3293. uint32_t scratch;
  3294. uint32_t tmp = 0;
  3295. unsigned i;
  3296. int r;
  3297. r = radeon_scratch_get(rdev, &scratch);
  3298. if (r) {
  3299. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3300. return r;
  3301. }
  3302. WREG32(scratch, 0xCAFEDEAD);
  3303. r = radeon_ring_lock(rdev, ring, 3);
  3304. if (r) {
  3305. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  3306. radeon_scratch_free(rdev, scratch);
  3307. return r;
  3308. }
  3309. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3310. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  3311. radeon_ring_write(ring, 0xDEADBEEF);
  3312. radeon_ring_unlock_commit(rdev, ring, false);
  3313. for (i = 0; i < rdev->usec_timeout; i++) {
  3314. tmp = RREG32(scratch);
  3315. if (tmp == 0xDEADBEEF)
  3316. break;
  3317. DRM_UDELAY(1);
  3318. }
  3319. if (i < rdev->usec_timeout) {
  3320. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  3321. } else {
  3322. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  3323. ring->idx, scratch, tmp);
  3324. r = -EINVAL;
  3325. }
  3326. radeon_scratch_free(rdev, scratch);
  3327. return r;
  3328. }
  3329. /**
  3330. * cik_hdp_flush_cp_ring_emit - emit an hdp flush on the cp
  3331. *
  3332. * @rdev: radeon_device pointer
  3333. * @ridx: radeon ring index
  3334. *
  3335. * Emits an hdp flush on the cp.
  3336. */
  3337. static void cik_hdp_flush_cp_ring_emit(struct radeon_device *rdev,
  3338. int ridx)
  3339. {
  3340. struct radeon_ring *ring = &rdev->ring[ridx];
  3341. u32 ref_and_mask;
  3342. switch (ring->idx) {
  3343. case CAYMAN_RING_TYPE_CP1_INDEX:
  3344. case CAYMAN_RING_TYPE_CP2_INDEX:
  3345. default:
  3346. switch (ring->me) {
  3347. case 0:
  3348. ref_and_mask = CP2 << ring->pipe;
  3349. break;
  3350. case 1:
  3351. ref_and_mask = CP6 << ring->pipe;
  3352. break;
  3353. default:
  3354. return;
  3355. }
  3356. break;
  3357. case RADEON_RING_TYPE_GFX_INDEX:
  3358. ref_and_mask = CP0;
  3359. break;
  3360. }
  3361. radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3362. radeon_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3363. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3364. WAIT_REG_MEM_ENGINE(1))); /* pfp */
  3365. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ >> 2);
  3366. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE >> 2);
  3367. radeon_ring_write(ring, ref_and_mask);
  3368. radeon_ring_write(ring, ref_and_mask);
  3369. radeon_ring_write(ring, 0x20); /* poll interval */
  3370. }
  3371. /**
  3372. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  3373. *
  3374. * @rdev: radeon_device pointer
  3375. * @fence: radeon fence object
  3376. *
  3377. * Emits a fence sequnce number on the gfx ring and flushes
  3378. * GPU caches.
  3379. */
  3380. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  3381. struct radeon_fence *fence)
  3382. {
  3383. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3384. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3385. /* Workaround for cache flush problems. First send a dummy EOP
  3386. * event down the pipe with seq one below.
  3387. */
  3388. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3389. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3390. EOP_TC_ACTION_EN |
  3391. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3392. EVENT_INDEX(5)));
  3393. radeon_ring_write(ring, addr & 0xfffffffc);
  3394. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  3395. DATA_SEL(1) | INT_SEL(0));
  3396. radeon_ring_write(ring, fence->seq - 1);
  3397. radeon_ring_write(ring, 0);
  3398. /* Then send the real EOP event down the pipe. */
  3399. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3400. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3401. EOP_TC_ACTION_EN |
  3402. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3403. EVENT_INDEX(5)));
  3404. radeon_ring_write(ring, addr & 0xfffffffc);
  3405. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  3406. radeon_ring_write(ring, fence->seq);
  3407. radeon_ring_write(ring, 0);
  3408. }
  3409. /**
  3410. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  3411. *
  3412. * @rdev: radeon_device pointer
  3413. * @fence: radeon fence object
  3414. *
  3415. * Emits a fence sequnce number on the compute ring and flushes
  3416. * GPU caches.
  3417. */
  3418. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  3419. struct radeon_fence *fence)
  3420. {
  3421. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3422. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3423. /* RELEASE_MEM - flush caches, send int */
  3424. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3425. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3426. EOP_TC_ACTION_EN |
  3427. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3428. EVENT_INDEX(5)));
  3429. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  3430. radeon_ring_write(ring, addr & 0xfffffffc);
  3431. radeon_ring_write(ring, upper_32_bits(addr));
  3432. radeon_ring_write(ring, fence->seq);
  3433. radeon_ring_write(ring, 0);
  3434. }
  3435. /**
  3436. * cik_semaphore_ring_emit - emit a semaphore on the CP ring
  3437. *
  3438. * @rdev: radeon_device pointer
  3439. * @ring: radeon ring buffer object
  3440. * @semaphore: radeon semaphore object
  3441. * @emit_wait: Is this a sempahore wait?
  3442. *
  3443. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3444. * from running ahead of semaphore waits.
  3445. */
  3446. bool cik_semaphore_ring_emit(struct radeon_device *rdev,
  3447. struct radeon_ring *ring,
  3448. struct radeon_semaphore *semaphore,
  3449. bool emit_wait)
  3450. {
  3451. uint64_t addr = semaphore->gpu_addr;
  3452. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3453. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  3454. radeon_ring_write(ring, lower_32_bits(addr));
  3455. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  3456. if (emit_wait && ring->idx == RADEON_RING_TYPE_GFX_INDEX) {
  3457. /* Prevent the PFP from running ahead of the semaphore wait */
  3458. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3459. radeon_ring_write(ring, 0x0);
  3460. }
  3461. return true;
  3462. }
  3463. /**
  3464. * cik_copy_cpdma - copy pages using the CP DMA engine
  3465. *
  3466. * @rdev: radeon_device pointer
  3467. * @src_offset: src GPU address
  3468. * @dst_offset: dst GPU address
  3469. * @num_gpu_pages: number of GPU pages to xfer
  3470. * @resv: reservation object to sync to
  3471. *
  3472. * Copy GPU paging using the CP DMA engine (CIK+).
  3473. * Used by the radeon ttm implementation to move pages if
  3474. * registered as the asic copy callback.
  3475. */
  3476. struct radeon_fence *cik_copy_cpdma(struct radeon_device *rdev,
  3477. uint64_t src_offset, uint64_t dst_offset,
  3478. unsigned num_gpu_pages,
  3479. struct reservation_object *resv)
  3480. {
  3481. struct radeon_fence *fence;
  3482. struct radeon_sync sync;
  3483. int ring_index = rdev->asic->copy.blit_ring_index;
  3484. struct radeon_ring *ring = &rdev->ring[ring_index];
  3485. u32 size_in_bytes, cur_size_in_bytes, control;
  3486. int i, num_loops;
  3487. int r = 0;
  3488. radeon_sync_create(&sync);
  3489. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3490. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  3491. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 18);
  3492. if (r) {
  3493. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3494. radeon_sync_free(rdev, &sync, NULL);
  3495. return ERR_PTR(r);
  3496. }
  3497. radeon_sync_resv(rdev, &sync, resv, false);
  3498. radeon_sync_rings(rdev, &sync, ring->idx);
  3499. for (i = 0; i < num_loops; i++) {
  3500. cur_size_in_bytes = size_in_bytes;
  3501. if (cur_size_in_bytes > 0x1fffff)
  3502. cur_size_in_bytes = 0x1fffff;
  3503. size_in_bytes -= cur_size_in_bytes;
  3504. control = 0;
  3505. if (size_in_bytes == 0)
  3506. control |= PACKET3_DMA_DATA_CP_SYNC;
  3507. radeon_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  3508. radeon_ring_write(ring, control);
  3509. radeon_ring_write(ring, lower_32_bits(src_offset));
  3510. radeon_ring_write(ring, upper_32_bits(src_offset));
  3511. radeon_ring_write(ring, lower_32_bits(dst_offset));
  3512. radeon_ring_write(ring, upper_32_bits(dst_offset));
  3513. radeon_ring_write(ring, cur_size_in_bytes);
  3514. src_offset += cur_size_in_bytes;
  3515. dst_offset += cur_size_in_bytes;
  3516. }
  3517. r = radeon_fence_emit(rdev, &fence, ring->idx);
  3518. if (r) {
  3519. radeon_ring_unlock_undo(rdev, ring);
  3520. radeon_sync_free(rdev, &sync, NULL);
  3521. return ERR_PTR(r);
  3522. }
  3523. radeon_ring_unlock_commit(rdev, ring, false);
  3524. radeon_sync_free(rdev, &sync, fence);
  3525. return fence;
  3526. }
  3527. /*
  3528. * IB stuff
  3529. */
  3530. /**
  3531. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  3532. *
  3533. * @rdev: radeon_device pointer
  3534. * @ib: radeon indirect buffer object
  3535. *
  3536. * Emits a DE (drawing engine) or CE (constant engine) IB
  3537. * on the gfx ring. IBs are usually generated by userspace
  3538. * acceleration drivers and submitted to the kernel for
  3539. * scheduling on the ring. This function schedules the IB
  3540. * on the gfx ring for execution by the GPU.
  3541. */
  3542. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3543. {
  3544. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3545. unsigned vm_id = ib->vm ? ib->vm->ids[ib->ring].id : 0;
  3546. u32 header, control = INDIRECT_BUFFER_VALID;
  3547. if (ib->is_const_ib) {
  3548. /* set switch buffer packet before const IB */
  3549. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3550. radeon_ring_write(ring, 0);
  3551. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3552. } else {
  3553. u32 next_rptr;
  3554. if (ring->rptr_save_reg) {
  3555. next_rptr = ring->wptr + 3 + 4;
  3556. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3557. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3558. PACKET3_SET_UCONFIG_REG_START) >> 2));
  3559. radeon_ring_write(ring, next_rptr);
  3560. } else if (rdev->wb.enabled) {
  3561. next_rptr = ring->wptr + 5 + 4;
  3562. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3563. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  3564. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3565. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  3566. radeon_ring_write(ring, next_rptr);
  3567. }
  3568. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3569. }
  3570. control |= ib->length_dw | (vm_id << 24);
  3571. radeon_ring_write(ring, header);
  3572. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFFC));
  3573. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3574. radeon_ring_write(ring, control);
  3575. }
  3576. /**
  3577. * cik_ib_test - basic gfx ring IB test
  3578. *
  3579. * @rdev: radeon_device pointer
  3580. * @ring: radeon_ring structure holding ring information
  3581. *
  3582. * Allocate an IB and execute it on the gfx ring (CIK).
  3583. * Provides a basic gfx ring test to verify that IBs are working.
  3584. * Returns 0 on success, error on failure.
  3585. */
  3586. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3587. {
  3588. struct radeon_ib ib;
  3589. uint32_t scratch;
  3590. uint32_t tmp = 0;
  3591. unsigned i;
  3592. int r;
  3593. r = radeon_scratch_get(rdev, &scratch);
  3594. if (r) {
  3595. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3596. return r;
  3597. }
  3598. WREG32(scratch, 0xCAFEDEAD);
  3599. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3600. if (r) {
  3601. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3602. radeon_scratch_free(rdev, scratch);
  3603. return r;
  3604. }
  3605. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  3606. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  3607. ib.ptr[2] = 0xDEADBEEF;
  3608. ib.length_dw = 3;
  3609. r = radeon_ib_schedule(rdev, &ib, NULL, false);
  3610. if (r) {
  3611. radeon_scratch_free(rdev, scratch);
  3612. radeon_ib_free(rdev, &ib);
  3613. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3614. return r;
  3615. }
  3616. r = radeon_fence_wait_timeout(ib.fence, false, usecs_to_jiffies(
  3617. RADEON_USEC_IB_TEST_TIMEOUT));
  3618. if (r < 0) {
  3619. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3620. radeon_scratch_free(rdev, scratch);
  3621. radeon_ib_free(rdev, &ib);
  3622. return r;
  3623. } else if (r == 0) {
  3624. DRM_ERROR("radeon: fence wait timed out.\n");
  3625. radeon_scratch_free(rdev, scratch);
  3626. radeon_ib_free(rdev, &ib);
  3627. return -ETIMEDOUT;
  3628. }
  3629. r = 0;
  3630. for (i = 0; i < rdev->usec_timeout; i++) {
  3631. tmp = RREG32(scratch);
  3632. if (tmp == 0xDEADBEEF)
  3633. break;
  3634. DRM_UDELAY(1);
  3635. }
  3636. if (i < rdev->usec_timeout) {
  3637. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3638. } else {
  3639. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3640. scratch, tmp);
  3641. r = -EINVAL;
  3642. }
  3643. radeon_scratch_free(rdev, scratch);
  3644. radeon_ib_free(rdev, &ib);
  3645. return r;
  3646. }
  3647. /*
  3648. * CP.
  3649. * On CIK, gfx and compute now have independant command processors.
  3650. *
  3651. * GFX
  3652. * Gfx consists of a single ring and can process both gfx jobs and
  3653. * compute jobs. The gfx CP consists of three microengines (ME):
  3654. * PFP - Pre-Fetch Parser
  3655. * ME - Micro Engine
  3656. * CE - Constant Engine
  3657. * The PFP and ME make up what is considered the Drawing Engine (DE).
  3658. * The CE is an asynchronous engine used for updating buffer desciptors
  3659. * used by the DE so that they can be loaded into cache in parallel
  3660. * while the DE is processing state update packets.
  3661. *
  3662. * Compute
  3663. * The compute CP consists of two microengines (ME):
  3664. * MEC1 - Compute MicroEngine 1
  3665. * MEC2 - Compute MicroEngine 2
  3666. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  3667. * The queues are exposed to userspace and are programmed directly
  3668. * by the compute runtime.
  3669. */
  3670. /**
  3671. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  3672. *
  3673. * @rdev: radeon_device pointer
  3674. * @enable: enable or disable the MEs
  3675. *
  3676. * Halts or unhalts the gfx MEs.
  3677. */
  3678. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  3679. {
  3680. if (enable)
  3681. WREG32(CP_ME_CNTL, 0);
  3682. else {
  3683. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  3684. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  3685. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  3686. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3687. }
  3688. udelay(50);
  3689. }
  3690. /**
  3691. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  3692. *
  3693. * @rdev: radeon_device pointer
  3694. *
  3695. * Loads the gfx PFP, ME, and CE ucode.
  3696. * Returns 0 for success, -EINVAL if the ucode is not available.
  3697. */
  3698. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  3699. {
  3700. int i;
  3701. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  3702. return -EINVAL;
  3703. cik_cp_gfx_enable(rdev, false);
  3704. if (rdev->new_fw) {
  3705. const struct gfx_firmware_header_v1_0 *pfp_hdr =
  3706. (const struct gfx_firmware_header_v1_0 *)rdev->pfp_fw->data;
  3707. const struct gfx_firmware_header_v1_0 *ce_hdr =
  3708. (const struct gfx_firmware_header_v1_0 *)rdev->ce_fw->data;
  3709. const struct gfx_firmware_header_v1_0 *me_hdr =
  3710. (const struct gfx_firmware_header_v1_0 *)rdev->me_fw->data;
  3711. const __le32 *fw_data;
  3712. u32 fw_size;
  3713. radeon_ucode_print_gfx_hdr(&pfp_hdr->header);
  3714. radeon_ucode_print_gfx_hdr(&ce_hdr->header);
  3715. radeon_ucode_print_gfx_hdr(&me_hdr->header);
  3716. /* PFP */
  3717. fw_data = (const __le32 *)
  3718. (rdev->pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3719. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3720. WREG32(CP_PFP_UCODE_ADDR, 0);
  3721. for (i = 0; i < fw_size; i++)
  3722. WREG32(CP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3723. WREG32(CP_PFP_UCODE_ADDR, le32_to_cpu(pfp_hdr->header.ucode_version));
  3724. /* CE */
  3725. fw_data = (const __le32 *)
  3726. (rdev->ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3727. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3728. WREG32(CP_CE_UCODE_ADDR, 0);
  3729. for (i = 0; i < fw_size; i++)
  3730. WREG32(CP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3731. WREG32(CP_CE_UCODE_ADDR, le32_to_cpu(ce_hdr->header.ucode_version));
  3732. /* ME */
  3733. fw_data = (const __be32 *)
  3734. (rdev->me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3735. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3736. WREG32(CP_ME_RAM_WADDR, 0);
  3737. for (i = 0; i < fw_size; i++)
  3738. WREG32(CP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3739. WREG32(CP_ME_RAM_WADDR, le32_to_cpu(me_hdr->header.ucode_version));
  3740. WREG32(CP_ME_RAM_RADDR, le32_to_cpu(me_hdr->header.ucode_version));
  3741. } else {
  3742. const __be32 *fw_data;
  3743. /* PFP */
  3744. fw_data = (const __be32 *)rdev->pfp_fw->data;
  3745. WREG32(CP_PFP_UCODE_ADDR, 0);
  3746. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  3747. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  3748. WREG32(CP_PFP_UCODE_ADDR, 0);
  3749. /* CE */
  3750. fw_data = (const __be32 *)rdev->ce_fw->data;
  3751. WREG32(CP_CE_UCODE_ADDR, 0);
  3752. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  3753. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  3754. WREG32(CP_CE_UCODE_ADDR, 0);
  3755. /* ME */
  3756. fw_data = (const __be32 *)rdev->me_fw->data;
  3757. WREG32(CP_ME_RAM_WADDR, 0);
  3758. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  3759. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  3760. WREG32(CP_ME_RAM_WADDR, 0);
  3761. }
  3762. return 0;
  3763. }
  3764. /**
  3765. * cik_cp_gfx_start - start the gfx ring
  3766. *
  3767. * @rdev: radeon_device pointer
  3768. *
  3769. * Enables the ring and loads the clear state context and other
  3770. * packets required to init the ring.
  3771. * Returns 0 for success, error for failure.
  3772. */
  3773. static int cik_cp_gfx_start(struct radeon_device *rdev)
  3774. {
  3775. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3776. int r, i;
  3777. /* init the CP */
  3778. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  3779. WREG32(CP_ENDIAN_SWAP, 0);
  3780. WREG32(CP_DEVICE_ID, 1);
  3781. cik_cp_gfx_enable(rdev, true);
  3782. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  3783. if (r) {
  3784. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3785. return r;
  3786. }
  3787. /* init the CE partitions. CE only used for gfx on CIK */
  3788. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3789. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3790. radeon_ring_write(ring, 0x8000);
  3791. radeon_ring_write(ring, 0x8000);
  3792. /* setup clear context state */
  3793. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3794. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3795. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3796. radeon_ring_write(ring, 0x80000000);
  3797. radeon_ring_write(ring, 0x80000000);
  3798. for (i = 0; i < cik_default_size; i++)
  3799. radeon_ring_write(ring, cik_default_state[i]);
  3800. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3801. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3802. /* set clear context state */
  3803. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3804. radeon_ring_write(ring, 0);
  3805. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3806. radeon_ring_write(ring, 0x00000316);
  3807. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  3808. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  3809. radeon_ring_unlock_commit(rdev, ring, false);
  3810. return 0;
  3811. }
  3812. /**
  3813. * cik_cp_gfx_fini - stop the gfx ring
  3814. *
  3815. * @rdev: radeon_device pointer
  3816. *
  3817. * Stop the gfx ring and tear down the driver ring
  3818. * info.
  3819. */
  3820. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  3821. {
  3822. cik_cp_gfx_enable(rdev, false);
  3823. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3824. }
  3825. /**
  3826. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  3827. *
  3828. * @rdev: radeon_device pointer
  3829. *
  3830. * Program the location and size of the gfx ring buffer
  3831. * and test it to make sure it's working.
  3832. * Returns 0 for success, error for failure.
  3833. */
  3834. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  3835. {
  3836. struct radeon_ring *ring;
  3837. u32 tmp;
  3838. u32 rb_bufsz;
  3839. u64 rb_addr;
  3840. int r;
  3841. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  3842. if (rdev->family != CHIP_HAWAII)
  3843. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  3844. /* Set the write pointer delay */
  3845. WREG32(CP_RB_WPTR_DELAY, 0);
  3846. /* set the RB to use vmid 0 */
  3847. WREG32(CP_RB_VMID, 0);
  3848. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  3849. /* ring 0 - compute and gfx */
  3850. /* Set ring buffer size */
  3851. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3852. rb_bufsz = order_base_2(ring->ring_size / 8);
  3853. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3854. #ifdef __BIG_ENDIAN
  3855. tmp |= BUF_SWAP_32BIT;
  3856. #endif
  3857. WREG32(CP_RB0_CNTL, tmp);
  3858. /* Initialize the ring buffer's read and write pointers */
  3859. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  3860. ring->wptr = 0;
  3861. WREG32(CP_RB0_WPTR, ring->wptr);
  3862. /* set the wb address wether it's enabled or not */
  3863. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  3864. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  3865. /* scratch register shadowing is no longer supported */
  3866. WREG32(SCRATCH_UMSK, 0);
  3867. if (!rdev->wb.enabled)
  3868. tmp |= RB_NO_UPDATE;
  3869. mdelay(1);
  3870. WREG32(CP_RB0_CNTL, tmp);
  3871. rb_addr = ring->gpu_addr >> 8;
  3872. WREG32(CP_RB0_BASE, rb_addr);
  3873. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3874. /* start the ring */
  3875. cik_cp_gfx_start(rdev);
  3876. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  3877. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3878. if (r) {
  3879. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3880. return r;
  3881. }
  3882. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  3883. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  3884. return 0;
  3885. }
  3886. u32 cik_gfx_get_rptr(struct radeon_device *rdev,
  3887. struct radeon_ring *ring)
  3888. {
  3889. u32 rptr;
  3890. if (rdev->wb.enabled)
  3891. rptr = rdev->wb.wb[ring->rptr_offs/4];
  3892. else
  3893. rptr = RREG32(CP_RB0_RPTR);
  3894. return rptr;
  3895. }
  3896. u32 cik_gfx_get_wptr(struct radeon_device *rdev,
  3897. struct radeon_ring *ring)
  3898. {
  3899. return RREG32(CP_RB0_WPTR);
  3900. }
  3901. void cik_gfx_set_wptr(struct radeon_device *rdev,
  3902. struct radeon_ring *ring)
  3903. {
  3904. WREG32(CP_RB0_WPTR, ring->wptr);
  3905. (void)RREG32(CP_RB0_WPTR);
  3906. }
  3907. u32 cik_compute_get_rptr(struct radeon_device *rdev,
  3908. struct radeon_ring *ring)
  3909. {
  3910. u32 rptr;
  3911. if (rdev->wb.enabled) {
  3912. rptr = rdev->wb.wb[ring->rptr_offs/4];
  3913. } else {
  3914. mutex_lock(&rdev->srbm_mutex);
  3915. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3916. rptr = RREG32(CP_HQD_PQ_RPTR);
  3917. cik_srbm_select(rdev, 0, 0, 0, 0);
  3918. mutex_unlock(&rdev->srbm_mutex);
  3919. }
  3920. return rptr;
  3921. }
  3922. u32 cik_compute_get_wptr(struct radeon_device *rdev,
  3923. struct radeon_ring *ring)
  3924. {
  3925. u32 wptr;
  3926. if (rdev->wb.enabled) {
  3927. /* XXX check if swapping is necessary on BE */
  3928. wptr = rdev->wb.wb[ring->wptr_offs/4];
  3929. } else {
  3930. mutex_lock(&rdev->srbm_mutex);
  3931. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3932. wptr = RREG32(CP_HQD_PQ_WPTR);
  3933. cik_srbm_select(rdev, 0, 0, 0, 0);
  3934. mutex_unlock(&rdev->srbm_mutex);
  3935. }
  3936. return wptr;
  3937. }
  3938. void cik_compute_set_wptr(struct radeon_device *rdev,
  3939. struct radeon_ring *ring)
  3940. {
  3941. /* XXX check if swapping is necessary on BE */
  3942. rdev->wb.wb[ring->wptr_offs/4] = ring->wptr;
  3943. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3944. }
  3945. static void cik_compute_stop(struct radeon_device *rdev,
  3946. struct radeon_ring *ring)
  3947. {
  3948. u32 j, tmp;
  3949. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3950. /* Disable wptr polling. */
  3951. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  3952. tmp &= ~WPTR_POLL_EN;
  3953. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  3954. /* Disable HQD. */
  3955. if (RREG32(CP_HQD_ACTIVE) & 1) {
  3956. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  3957. for (j = 0; j < rdev->usec_timeout; j++) {
  3958. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  3959. break;
  3960. udelay(1);
  3961. }
  3962. WREG32(CP_HQD_DEQUEUE_REQUEST, 0);
  3963. WREG32(CP_HQD_PQ_RPTR, 0);
  3964. WREG32(CP_HQD_PQ_WPTR, 0);
  3965. }
  3966. cik_srbm_select(rdev, 0, 0, 0, 0);
  3967. }
  3968. /**
  3969. * cik_cp_compute_enable - enable/disable the compute CP MEs
  3970. *
  3971. * @rdev: radeon_device pointer
  3972. * @enable: enable or disable the MEs
  3973. *
  3974. * Halts or unhalts the compute MEs.
  3975. */
  3976. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  3977. {
  3978. if (enable)
  3979. WREG32(CP_MEC_CNTL, 0);
  3980. else {
  3981. /*
  3982. * To make hibernation reliable we need to clear compute ring
  3983. * configuration before halting the compute ring.
  3984. */
  3985. mutex_lock(&rdev->srbm_mutex);
  3986. cik_compute_stop(rdev,&rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  3987. cik_compute_stop(rdev,&rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  3988. mutex_unlock(&rdev->srbm_mutex);
  3989. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  3990. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  3991. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  3992. }
  3993. udelay(50);
  3994. }
  3995. /**
  3996. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  3997. *
  3998. * @rdev: radeon_device pointer
  3999. *
  4000. * Loads the compute MEC1&2 ucode.
  4001. * Returns 0 for success, -EINVAL if the ucode is not available.
  4002. */
  4003. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  4004. {
  4005. int i;
  4006. if (!rdev->mec_fw)
  4007. return -EINVAL;
  4008. cik_cp_compute_enable(rdev, false);
  4009. if (rdev->new_fw) {
  4010. const struct gfx_firmware_header_v1_0 *mec_hdr =
  4011. (const struct gfx_firmware_header_v1_0 *)rdev->mec_fw->data;
  4012. const __le32 *fw_data;
  4013. u32 fw_size;
  4014. radeon_ucode_print_gfx_hdr(&mec_hdr->header);
  4015. /* MEC1 */
  4016. fw_data = (const __le32 *)
  4017. (rdev->mec_fw->data + le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4018. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4019. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4020. for (i = 0; i < fw_size; i++)
  4021. WREG32(CP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data++));
  4022. WREG32(CP_MEC_ME1_UCODE_ADDR, le32_to_cpu(mec_hdr->header.ucode_version));
  4023. /* MEC2 */
  4024. if (rdev->family == CHIP_KAVERI) {
  4025. const struct gfx_firmware_header_v1_0 *mec2_hdr =
  4026. (const struct gfx_firmware_header_v1_0 *)rdev->mec2_fw->data;
  4027. fw_data = (const __le32 *)
  4028. (rdev->mec2_fw->data +
  4029. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4030. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4031. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4032. for (i = 0; i < fw_size; i++)
  4033. WREG32(CP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data++));
  4034. WREG32(CP_MEC_ME2_UCODE_ADDR, le32_to_cpu(mec2_hdr->header.ucode_version));
  4035. }
  4036. } else {
  4037. const __be32 *fw_data;
  4038. /* MEC1 */
  4039. fw_data = (const __be32 *)rdev->mec_fw->data;
  4040. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4041. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  4042. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  4043. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4044. if (rdev->family == CHIP_KAVERI) {
  4045. /* MEC2 */
  4046. fw_data = (const __be32 *)rdev->mec_fw->data;
  4047. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4048. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  4049. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  4050. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4051. }
  4052. }
  4053. return 0;
  4054. }
  4055. /**
  4056. * cik_cp_compute_start - start the compute queues
  4057. *
  4058. * @rdev: radeon_device pointer
  4059. *
  4060. * Enable the compute queues.
  4061. * Returns 0 for success, error for failure.
  4062. */
  4063. static int cik_cp_compute_start(struct radeon_device *rdev)
  4064. {
  4065. cik_cp_compute_enable(rdev, true);
  4066. return 0;
  4067. }
  4068. /**
  4069. * cik_cp_compute_fini - stop the compute queues
  4070. *
  4071. * @rdev: radeon_device pointer
  4072. *
  4073. * Stop the compute queues and tear down the driver queue
  4074. * info.
  4075. */
  4076. static void cik_cp_compute_fini(struct radeon_device *rdev)
  4077. {
  4078. int i, idx, r;
  4079. cik_cp_compute_enable(rdev, false);
  4080. for (i = 0; i < 2; i++) {
  4081. if (i == 0)
  4082. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  4083. else
  4084. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  4085. if (rdev->ring[idx].mqd_obj) {
  4086. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  4087. if (unlikely(r != 0))
  4088. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  4089. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  4090. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4091. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  4092. rdev->ring[idx].mqd_obj = NULL;
  4093. }
  4094. }
  4095. }
  4096. static void cik_mec_fini(struct radeon_device *rdev)
  4097. {
  4098. int r;
  4099. if (rdev->mec.hpd_eop_obj) {
  4100. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4101. if (unlikely(r != 0))
  4102. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  4103. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  4104. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4105. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  4106. rdev->mec.hpd_eop_obj = NULL;
  4107. }
  4108. }
  4109. #define MEC_HPD_SIZE 2048
  4110. static int cik_mec_init(struct radeon_device *rdev)
  4111. {
  4112. int r;
  4113. u32 *hpd;
  4114. /*
  4115. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  4116. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  4117. */
  4118. if (rdev->family == CHIP_KAVERI)
  4119. rdev->mec.num_mec = 2;
  4120. else
  4121. rdev->mec.num_mec = 1;
  4122. rdev->mec.num_pipe = 4;
  4123. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  4124. if (rdev->mec.hpd_eop_obj == NULL) {
  4125. r = radeon_bo_create(rdev,
  4126. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  4127. PAGE_SIZE, true,
  4128. RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL,
  4129. &rdev->mec.hpd_eop_obj);
  4130. if (r) {
  4131. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  4132. return r;
  4133. }
  4134. }
  4135. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4136. if (unlikely(r != 0)) {
  4137. cik_mec_fini(rdev);
  4138. return r;
  4139. }
  4140. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  4141. &rdev->mec.hpd_eop_gpu_addr);
  4142. if (r) {
  4143. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  4144. cik_mec_fini(rdev);
  4145. return r;
  4146. }
  4147. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  4148. if (r) {
  4149. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  4150. cik_mec_fini(rdev);
  4151. return r;
  4152. }
  4153. /* clear memory. Not sure if this is required or not */
  4154. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  4155. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  4156. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4157. return 0;
  4158. }
  4159. struct hqd_registers
  4160. {
  4161. u32 cp_mqd_base_addr;
  4162. u32 cp_mqd_base_addr_hi;
  4163. u32 cp_hqd_active;
  4164. u32 cp_hqd_vmid;
  4165. u32 cp_hqd_persistent_state;
  4166. u32 cp_hqd_pipe_priority;
  4167. u32 cp_hqd_queue_priority;
  4168. u32 cp_hqd_quantum;
  4169. u32 cp_hqd_pq_base;
  4170. u32 cp_hqd_pq_base_hi;
  4171. u32 cp_hqd_pq_rptr;
  4172. u32 cp_hqd_pq_rptr_report_addr;
  4173. u32 cp_hqd_pq_rptr_report_addr_hi;
  4174. u32 cp_hqd_pq_wptr_poll_addr;
  4175. u32 cp_hqd_pq_wptr_poll_addr_hi;
  4176. u32 cp_hqd_pq_doorbell_control;
  4177. u32 cp_hqd_pq_wptr;
  4178. u32 cp_hqd_pq_control;
  4179. u32 cp_hqd_ib_base_addr;
  4180. u32 cp_hqd_ib_base_addr_hi;
  4181. u32 cp_hqd_ib_rptr;
  4182. u32 cp_hqd_ib_control;
  4183. u32 cp_hqd_iq_timer;
  4184. u32 cp_hqd_iq_rptr;
  4185. u32 cp_hqd_dequeue_request;
  4186. u32 cp_hqd_dma_offload;
  4187. u32 cp_hqd_sema_cmd;
  4188. u32 cp_hqd_msg_type;
  4189. u32 cp_hqd_atomic0_preop_lo;
  4190. u32 cp_hqd_atomic0_preop_hi;
  4191. u32 cp_hqd_atomic1_preop_lo;
  4192. u32 cp_hqd_atomic1_preop_hi;
  4193. u32 cp_hqd_hq_scheduler0;
  4194. u32 cp_hqd_hq_scheduler1;
  4195. u32 cp_mqd_control;
  4196. };
  4197. struct bonaire_mqd
  4198. {
  4199. u32 header;
  4200. u32 dispatch_initiator;
  4201. u32 dimensions[3];
  4202. u32 start_idx[3];
  4203. u32 num_threads[3];
  4204. u32 pipeline_stat_enable;
  4205. u32 perf_counter_enable;
  4206. u32 pgm[2];
  4207. u32 tba[2];
  4208. u32 tma[2];
  4209. u32 pgm_rsrc[2];
  4210. u32 vmid;
  4211. u32 resource_limits;
  4212. u32 static_thread_mgmt01[2];
  4213. u32 tmp_ring_size;
  4214. u32 static_thread_mgmt23[2];
  4215. u32 restart[3];
  4216. u32 thread_trace_enable;
  4217. u32 reserved1;
  4218. u32 user_data[16];
  4219. u32 vgtcs_invoke_count[2];
  4220. struct hqd_registers queue_state;
  4221. u32 dequeue_cntr;
  4222. u32 interrupt_queue[64];
  4223. };
  4224. /**
  4225. * cik_cp_compute_resume - setup the compute queue registers
  4226. *
  4227. * @rdev: radeon_device pointer
  4228. *
  4229. * Program the compute queues and test them to make sure they
  4230. * are working.
  4231. * Returns 0 for success, error for failure.
  4232. */
  4233. static int cik_cp_compute_resume(struct radeon_device *rdev)
  4234. {
  4235. int r, i, j, idx;
  4236. u32 tmp;
  4237. bool use_doorbell = true;
  4238. u64 hqd_gpu_addr;
  4239. u64 mqd_gpu_addr;
  4240. u64 eop_gpu_addr;
  4241. u64 wb_gpu_addr;
  4242. u32 *buf;
  4243. struct bonaire_mqd *mqd;
  4244. r = cik_cp_compute_start(rdev);
  4245. if (r)
  4246. return r;
  4247. /* fix up chicken bits */
  4248. tmp = RREG32(CP_CPF_DEBUG);
  4249. tmp |= (1 << 23);
  4250. WREG32(CP_CPF_DEBUG, tmp);
  4251. /* init the pipes */
  4252. mutex_lock(&rdev->srbm_mutex);
  4253. for (i = 0; i < (rdev->mec.num_pipe * rdev->mec.num_mec); ++i) {
  4254. int me = (i < 4) ? 1 : 2;
  4255. int pipe = (i < 4) ? i : (i - 4);
  4256. cik_srbm_select(rdev, me, pipe, 0, 0);
  4257. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2) ;
  4258. /* write the EOP addr */
  4259. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  4260. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  4261. /* set the VMID assigned */
  4262. WREG32(CP_HPD_EOP_VMID, 0);
  4263. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4264. tmp = RREG32(CP_HPD_EOP_CONTROL);
  4265. tmp &= ~EOP_SIZE_MASK;
  4266. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  4267. WREG32(CP_HPD_EOP_CONTROL, tmp);
  4268. }
  4269. cik_srbm_select(rdev, 0, 0, 0, 0);
  4270. mutex_unlock(&rdev->srbm_mutex);
  4271. /* init the queues. Just two for now. */
  4272. for (i = 0; i < 2; i++) {
  4273. if (i == 0)
  4274. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  4275. else
  4276. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  4277. if (rdev->ring[idx].mqd_obj == NULL) {
  4278. r = radeon_bo_create(rdev,
  4279. sizeof(struct bonaire_mqd),
  4280. PAGE_SIZE, true,
  4281. RADEON_GEM_DOMAIN_GTT, 0, NULL,
  4282. NULL, &rdev->ring[idx].mqd_obj);
  4283. if (r) {
  4284. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  4285. return r;
  4286. }
  4287. }
  4288. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  4289. if (unlikely(r != 0)) {
  4290. cik_cp_compute_fini(rdev);
  4291. return r;
  4292. }
  4293. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  4294. &mqd_gpu_addr);
  4295. if (r) {
  4296. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  4297. cik_cp_compute_fini(rdev);
  4298. return r;
  4299. }
  4300. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  4301. if (r) {
  4302. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  4303. cik_cp_compute_fini(rdev);
  4304. return r;
  4305. }
  4306. /* init the mqd struct */
  4307. memset(buf, 0, sizeof(struct bonaire_mqd));
  4308. mqd = (struct bonaire_mqd *)buf;
  4309. mqd->header = 0xC0310800;
  4310. mqd->static_thread_mgmt01[0] = 0xffffffff;
  4311. mqd->static_thread_mgmt01[1] = 0xffffffff;
  4312. mqd->static_thread_mgmt23[0] = 0xffffffff;
  4313. mqd->static_thread_mgmt23[1] = 0xffffffff;
  4314. mutex_lock(&rdev->srbm_mutex);
  4315. cik_srbm_select(rdev, rdev->ring[idx].me,
  4316. rdev->ring[idx].pipe,
  4317. rdev->ring[idx].queue, 0);
  4318. /* disable wptr polling */
  4319. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  4320. tmp &= ~WPTR_POLL_EN;
  4321. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  4322. /* enable doorbell? */
  4323. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4324. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4325. if (use_doorbell)
  4326. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4327. else
  4328. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  4329. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4330. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4331. /* disable the queue if it's active */
  4332. mqd->queue_state.cp_hqd_dequeue_request = 0;
  4333. mqd->queue_state.cp_hqd_pq_rptr = 0;
  4334. mqd->queue_state.cp_hqd_pq_wptr= 0;
  4335. if (RREG32(CP_HQD_ACTIVE) & 1) {
  4336. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  4337. for (j = 0; j < rdev->usec_timeout; j++) {
  4338. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  4339. break;
  4340. udelay(1);
  4341. }
  4342. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  4343. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  4344. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4345. }
  4346. /* set the pointer to the MQD */
  4347. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  4348. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4349. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  4350. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  4351. /* set MQD vmid to 0 */
  4352. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  4353. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  4354. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  4355. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4356. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  4357. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  4358. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4359. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  4360. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  4361. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4362. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  4363. mqd->queue_state.cp_hqd_pq_control &=
  4364. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  4365. mqd->queue_state.cp_hqd_pq_control |=
  4366. order_base_2(rdev->ring[idx].ring_size / 8);
  4367. mqd->queue_state.cp_hqd_pq_control |=
  4368. (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8);
  4369. #ifdef __BIG_ENDIAN
  4370. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  4371. #endif
  4372. mqd->queue_state.cp_hqd_pq_control &=
  4373. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  4374. mqd->queue_state.cp_hqd_pq_control |=
  4375. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  4376. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  4377. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  4378. if (i == 0)
  4379. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  4380. else
  4381. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  4382. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4383. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4384. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  4385. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4386. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  4387. /* set the wb address wether it's enabled or not */
  4388. if (i == 0)
  4389. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  4390. else
  4391. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  4392. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  4393. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  4394. upper_32_bits(wb_gpu_addr) & 0xffff;
  4395. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  4396. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  4397. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4398. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  4399. /* enable the doorbell if requested */
  4400. if (use_doorbell) {
  4401. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4402. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4403. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  4404. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  4405. DOORBELL_OFFSET(rdev->ring[idx].doorbell_index);
  4406. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4407. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  4408. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  4409. } else {
  4410. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  4411. }
  4412. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4413. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4414. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4415. rdev->ring[idx].wptr = 0;
  4416. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  4417. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4418. mqd->queue_state.cp_hqd_pq_rptr = RREG32(CP_HQD_PQ_RPTR);
  4419. /* set the vmid for the queue */
  4420. mqd->queue_state.cp_hqd_vmid = 0;
  4421. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  4422. /* activate the queue */
  4423. mqd->queue_state.cp_hqd_active = 1;
  4424. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  4425. cik_srbm_select(rdev, 0, 0, 0, 0);
  4426. mutex_unlock(&rdev->srbm_mutex);
  4427. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  4428. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4429. rdev->ring[idx].ready = true;
  4430. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  4431. if (r)
  4432. rdev->ring[idx].ready = false;
  4433. }
  4434. return 0;
  4435. }
  4436. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  4437. {
  4438. cik_cp_gfx_enable(rdev, enable);
  4439. cik_cp_compute_enable(rdev, enable);
  4440. }
  4441. static int cik_cp_load_microcode(struct radeon_device *rdev)
  4442. {
  4443. int r;
  4444. r = cik_cp_gfx_load_microcode(rdev);
  4445. if (r)
  4446. return r;
  4447. r = cik_cp_compute_load_microcode(rdev);
  4448. if (r)
  4449. return r;
  4450. return 0;
  4451. }
  4452. static void cik_cp_fini(struct radeon_device *rdev)
  4453. {
  4454. cik_cp_gfx_fini(rdev);
  4455. cik_cp_compute_fini(rdev);
  4456. }
  4457. static int cik_cp_resume(struct radeon_device *rdev)
  4458. {
  4459. int r;
  4460. cik_enable_gui_idle_interrupt(rdev, false);
  4461. r = cik_cp_load_microcode(rdev);
  4462. if (r)
  4463. return r;
  4464. r = cik_cp_gfx_resume(rdev);
  4465. if (r)
  4466. return r;
  4467. r = cik_cp_compute_resume(rdev);
  4468. if (r)
  4469. return r;
  4470. cik_enable_gui_idle_interrupt(rdev, true);
  4471. return 0;
  4472. }
  4473. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  4474. {
  4475. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  4476. RREG32(GRBM_STATUS));
  4477. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  4478. RREG32(GRBM_STATUS2));
  4479. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  4480. RREG32(GRBM_STATUS_SE0));
  4481. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  4482. RREG32(GRBM_STATUS_SE1));
  4483. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  4484. RREG32(GRBM_STATUS_SE2));
  4485. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  4486. RREG32(GRBM_STATUS_SE3));
  4487. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  4488. RREG32(SRBM_STATUS));
  4489. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  4490. RREG32(SRBM_STATUS2));
  4491. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  4492. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  4493. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  4494. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  4495. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  4496. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  4497. RREG32(CP_STALLED_STAT1));
  4498. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  4499. RREG32(CP_STALLED_STAT2));
  4500. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  4501. RREG32(CP_STALLED_STAT3));
  4502. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  4503. RREG32(CP_CPF_BUSY_STAT));
  4504. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  4505. RREG32(CP_CPF_STALLED_STAT1));
  4506. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  4507. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  4508. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  4509. RREG32(CP_CPC_STALLED_STAT1));
  4510. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  4511. }
  4512. /**
  4513. * cik_gpu_check_soft_reset - check which blocks are busy
  4514. *
  4515. * @rdev: radeon_device pointer
  4516. *
  4517. * Check which blocks are busy and return the relevant reset
  4518. * mask to be used by cik_gpu_soft_reset().
  4519. * Returns a mask of the blocks to be reset.
  4520. */
  4521. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  4522. {
  4523. u32 reset_mask = 0;
  4524. u32 tmp;
  4525. /* GRBM_STATUS */
  4526. tmp = RREG32(GRBM_STATUS);
  4527. if (tmp & (PA_BUSY | SC_BUSY |
  4528. BCI_BUSY | SX_BUSY |
  4529. TA_BUSY | VGT_BUSY |
  4530. DB_BUSY | CB_BUSY |
  4531. GDS_BUSY | SPI_BUSY |
  4532. IA_BUSY | IA_BUSY_NO_DMA))
  4533. reset_mask |= RADEON_RESET_GFX;
  4534. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  4535. reset_mask |= RADEON_RESET_CP;
  4536. /* GRBM_STATUS2 */
  4537. tmp = RREG32(GRBM_STATUS2);
  4538. if (tmp & RLC_BUSY)
  4539. reset_mask |= RADEON_RESET_RLC;
  4540. /* SDMA0_STATUS_REG */
  4541. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  4542. if (!(tmp & SDMA_IDLE))
  4543. reset_mask |= RADEON_RESET_DMA;
  4544. /* SDMA1_STATUS_REG */
  4545. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  4546. if (!(tmp & SDMA_IDLE))
  4547. reset_mask |= RADEON_RESET_DMA1;
  4548. /* SRBM_STATUS2 */
  4549. tmp = RREG32(SRBM_STATUS2);
  4550. if (tmp & SDMA_BUSY)
  4551. reset_mask |= RADEON_RESET_DMA;
  4552. if (tmp & SDMA1_BUSY)
  4553. reset_mask |= RADEON_RESET_DMA1;
  4554. /* SRBM_STATUS */
  4555. tmp = RREG32(SRBM_STATUS);
  4556. if (tmp & IH_BUSY)
  4557. reset_mask |= RADEON_RESET_IH;
  4558. if (tmp & SEM_BUSY)
  4559. reset_mask |= RADEON_RESET_SEM;
  4560. if (tmp & GRBM_RQ_PENDING)
  4561. reset_mask |= RADEON_RESET_GRBM;
  4562. if (tmp & VMC_BUSY)
  4563. reset_mask |= RADEON_RESET_VMC;
  4564. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  4565. MCC_BUSY | MCD_BUSY))
  4566. reset_mask |= RADEON_RESET_MC;
  4567. if (evergreen_is_display_hung(rdev))
  4568. reset_mask |= RADEON_RESET_DISPLAY;
  4569. /* Skip MC reset as it's mostly likely not hung, just busy */
  4570. if (reset_mask & RADEON_RESET_MC) {
  4571. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  4572. reset_mask &= ~RADEON_RESET_MC;
  4573. }
  4574. return reset_mask;
  4575. }
  4576. /**
  4577. * cik_gpu_soft_reset - soft reset GPU
  4578. *
  4579. * @rdev: radeon_device pointer
  4580. * @reset_mask: mask of which blocks to reset
  4581. *
  4582. * Soft reset the blocks specified in @reset_mask.
  4583. */
  4584. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  4585. {
  4586. struct evergreen_mc_save save;
  4587. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4588. u32 tmp;
  4589. if (reset_mask == 0)
  4590. return;
  4591. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  4592. cik_print_gpu_status_regs(rdev);
  4593. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  4594. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  4595. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  4596. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  4597. /* disable CG/PG */
  4598. cik_fini_pg(rdev);
  4599. cik_fini_cg(rdev);
  4600. /* stop the rlc */
  4601. cik_rlc_stop(rdev);
  4602. /* Disable GFX parsing/prefetching */
  4603. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  4604. /* Disable MEC parsing/prefetching */
  4605. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  4606. if (reset_mask & RADEON_RESET_DMA) {
  4607. /* sdma0 */
  4608. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  4609. tmp |= SDMA_HALT;
  4610. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4611. }
  4612. if (reset_mask & RADEON_RESET_DMA1) {
  4613. /* sdma1 */
  4614. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  4615. tmp |= SDMA_HALT;
  4616. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4617. }
  4618. evergreen_mc_stop(rdev, &save);
  4619. if (evergreen_mc_wait_for_idle(rdev)) {
  4620. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4621. }
  4622. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  4623. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  4624. if (reset_mask & RADEON_RESET_CP) {
  4625. grbm_soft_reset |= SOFT_RESET_CP;
  4626. srbm_soft_reset |= SOFT_RESET_GRBM;
  4627. }
  4628. if (reset_mask & RADEON_RESET_DMA)
  4629. srbm_soft_reset |= SOFT_RESET_SDMA;
  4630. if (reset_mask & RADEON_RESET_DMA1)
  4631. srbm_soft_reset |= SOFT_RESET_SDMA1;
  4632. if (reset_mask & RADEON_RESET_DISPLAY)
  4633. srbm_soft_reset |= SOFT_RESET_DC;
  4634. if (reset_mask & RADEON_RESET_RLC)
  4635. grbm_soft_reset |= SOFT_RESET_RLC;
  4636. if (reset_mask & RADEON_RESET_SEM)
  4637. srbm_soft_reset |= SOFT_RESET_SEM;
  4638. if (reset_mask & RADEON_RESET_IH)
  4639. srbm_soft_reset |= SOFT_RESET_IH;
  4640. if (reset_mask & RADEON_RESET_GRBM)
  4641. srbm_soft_reset |= SOFT_RESET_GRBM;
  4642. if (reset_mask & RADEON_RESET_VMC)
  4643. srbm_soft_reset |= SOFT_RESET_VMC;
  4644. if (!(rdev->flags & RADEON_IS_IGP)) {
  4645. if (reset_mask & RADEON_RESET_MC)
  4646. srbm_soft_reset |= SOFT_RESET_MC;
  4647. }
  4648. if (grbm_soft_reset) {
  4649. tmp = RREG32(GRBM_SOFT_RESET);
  4650. tmp |= grbm_soft_reset;
  4651. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4652. WREG32(GRBM_SOFT_RESET, tmp);
  4653. tmp = RREG32(GRBM_SOFT_RESET);
  4654. udelay(50);
  4655. tmp &= ~grbm_soft_reset;
  4656. WREG32(GRBM_SOFT_RESET, tmp);
  4657. tmp = RREG32(GRBM_SOFT_RESET);
  4658. }
  4659. if (srbm_soft_reset) {
  4660. tmp = RREG32(SRBM_SOFT_RESET);
  4661. tmp |= srbm_soft_reset;
  4662. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4663. WREG32(SRBM_SOFT_RESET, tmp);
  4664. tmp = RREG32(SRBM_SOFT_RESET);
  4665. udelay(50);
  4666. tmp &= ~srbm_soft_reset;
  4667. WREG32(SRBM_SOFT_RESET, tmp);
  4668. tmp = RREG32(SRBM_SOFT_RESET);
  4669. }
  4670. /* Wait a little for things to settle down */
  4671. udelay(50);
  4672. evergreen_mc_resume(rdev, &save);
  4673. udelay(50);
  4674. cik_print_gpu_status_regs(rdev);
  4675. }
  4676. struct kv_reset_save_regs {
  4677. u32 gmcon_reng_execute;
  4678. u32 gmcon_misc;
  4679. u32 gmcon_misc3;
  4680. };
  4681. static void kv_save_regs_for_reset(struct radeon_device *rdev,
  4682. struct kv_reset_save_regs *save)
  4683. {
  4684. save->gmcon_reng_execute = RREG32(GMCON_RENG_EXECUTE);
  4685. save->gmcon_misc = RREG32(GMCON_MISC);
  4686. save->gmcon_misc3 = RREG32(GMCON_MISC3);
  4687. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute & ~RENG_EXECUTE_ON_PWR_UP);
  4688. WREG32(GMCON_MISC, save->gmcon_misc & ~(RENG_EXECUTE_ON_REG_UPDATE |
  4689. STCTRL_STUTTER_EN));
  4690. }
  4691. static void kv_restore_regs_for_reset(struct radeon_device *rdev,
  4692. struct kv_reset_save_regs *save)
  4693. {
  4694. int i;
  4695. WREG32(GMCON_PGFSM_WRITE, 0);
  4696. WREG32(GMCON_PGFSM_CONFIG, 0x200010ff);
  4697. for (i = 0; i < 5; i++)
  4698. WREG32(GMCON_PGFSM_WRITE, 0);
  4699. WREG32(GMCON_PGFSM_WRITE, 0);
  4700. WREG32(GMCON_PGFSM_CONFIG, 0x300010ff);
  4701. for (i = 0; i < 5; i++)
  4702. WREG32(GMCON_PGFSM_WRITE, 0);
  4703. WREG32(GMCON_PGFSM_WRITE, 0x210000);
  4704. WREG32(GMCON_PGFSM_CONFIG, 0xa00010ff);
  4705. for (i = 0; i < 5; i++)
  4706. WREG32(GMCON_PGFSM_WRITE, 0);
  4707. WREG32(GMCON_PGFSM_WRITE, 0x21003);
  4708. WREG32(GMCON_PGFSM_CONFIG, 0xb00010ff);
  4709. for (i = 0; i < 5; i++)
  4710. WREG32(GMCON_PGFSM_WRITE, 0);
  4711. WREG32(GMCON_PGFSM_WRITE, 0x2b00);
  4712. WREG32(GMCON_PGFSM_CONFIG, 0xc00010ff);
  4713. for (i = 0; i < 5; i++)
  4714. WREG32(GMCON_PGFSM_WRITE, 0);
  4715. WREG32(GMCON_PGFSM_WRITE, 0);
  4716. WREG32(GMCON_PGFSM_CONFIG, 0xd00010ff);
  4717. for (i = 0; i < 5; i++)
  4718. WREG32(GMCON_PGFSM_WRITE, 0);
  4719. WREG32(GMCON_PGFSM_WRITE, 0x420000);
  4720. WREG32(GMCON_PGFSM_CONFIG, 0x100010ff);
  4721. for (i = 0; i < 5; i++)
  4722. WREG32(GMCON_PGFSM_WRITE, 0);
  4723. WREG32(GMCON_PGFSM_WRITE, 0x120202);
  4724. WREG32(GMCON_PGFSM_CONFIG, 0x500010ff);
  4725. for (i = 0; i < 5; i++)
  4726. WREG32(GMCON_PGFSM_WRITE, 0);
  4727. WREG32(GMCON_PGFSM_WRITE, 0x3e3e36);
  4728. WREG32(GMCON_PGFSM_CONFIG, 0x600010ff);
  4729. for (i = 0; i < 5; i++)
  4730. WREG32(GMCON_PGFSM_WRITE, 0);
  4731. WREG32(GMCON_PGFSM_WRITE, 0x373f3e);
  4732. WREG32(GMCON_PGFSM_CONFIG, 0x700010ff);
  4733. for (i = 0; i < 5; i++)
  4734. WREG32(GMCON_PGFSM_WRITE, 0);
  4735. WREG32(GMCON_PGFSM_WRITE, 0x3e1332);
  4736. WREG32(GMCON_PGFSM_CONFIG, 0xe00010ff);
  4737. WREG32(GMCON_MISC3, save->gmcon_misc3);
  4738. WREG32(GMCON_MISC, save->gmcon_misc);
  4739. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute);
  4740. }
  4741. static void cik_gpu_pci_config_reset(struct radeon_device *rdev)
  4742. {
  4743. struct evergreen_mc_save save;
  4744. struct kv_reset_save_regs kv_save = { 0 };
  4745. u32 tmp, i;
  4746. dev_info(rdev->dev, "GPU pci config reset\n");
  4747. /* disable dpm? */
  4748. /* disable cg/pg */
  4749. cik_fini_pg(rdev);
  4750. cik_fini_cg(rdev);
  4751. /* Disable GFX parsing/prefetching */
  4752. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  4753. /* Disable MEC parsing/prefetching */
  4754. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  4755. /* sdma0 */
  4756. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  4757. tmp |= SDMA_HALT;
  4758. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4759. /* sdma1 */
  4760. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  4761. tmp |= SDMA_HALT;
  4762. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4763. /* XXX other engines? */
  4764. /* halt the rlc, disable cp internal ints */
  4765. cik_rlc_stop(rdev);
  4766. udelay(50);
  4767. /* disable mem access */
  4768. evergreen_mc_stop(rdev, &save);
  4769. if (evergreen_mc_wait_for_idle(rdev)) {
  4770. dev_warn(rdev->dev, "Wait for MC idle timed out !\n");
  4771. }
  4772. if (rdev->flags & RADEON_IS_IGP)
  4773. kv_save_regs_for_reset(rdev, &kv_save);
  4774. /* disable BM */
  4775. pci_clear_master(rdev->pdev);
  4776. /* reset */
  4777. radeon_pci_config_reset(rdev);
  4778. udelay(100);
  4779. /* wait for asic to come out of reset */
  4780. for (i = 0; i < rdev->usec_timeout; i++) {
  4781. if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
  4782. break;
  4783. udelay(1);
  4784. }
  4785. /* does asic init need to be run first??? */
  4786. if (rdev->flags & RADEON_IS_IGP)
  4787. kv_restore_regs_for_reset(rdev, &kv_save);
  4788. }
  4789. /**
  4790. * cik_asic_reset - soft reset GPU
  4791. *
  4792. * @rdev: radeon_device pointer
  4793. * @hard: force hard reset
  4794. *
  4795. * Look up which blocks are hung and attempt
  4796. * to reset them.
  4797. * Returns 0 for success.
  4798. */
  4799. int cik_asic_reset(struct radeon_device *rdev, bool hard)
  4800. {
  4801. u32 reset_mask;
  4802. if (hard) {
  4803. cik_gpu_pci_config_reset(rdev);
  4804. return 0;
  4805. }
  4806. reset_mask = cik_gpu_check_soft_reset(rdev);
  4807. if (reset_mask)
  4808. r600_set_bios_scratch_engine_hung(rdev, true);
  4809. /* try soft reset */
  4810. cik_gpu_soft_reset(rdev, reset_mask);
  4811. reset_mask = cik_gpu_check_soft_reset(rdev);
  4812. /* try pci config reset */
  4813. if (reset_mask && radeon_hard_reset)
  4814. cik_gpu_pci_config_reset(rdev);
  4815. reset_mask = cik_gpu_check_soft_reset(rdev);
  4816. if (!reset_mask)
  4817. r600_set_bios_scratch_engine_hung(rdev, false);
  4818. return 0;
  4819. }
  4820. /**
  4821. * cik_gfx_is_lockup - check if the 3D engine is locked up
  4822. *
  4823. * @rdev: radeon_device pointer
  4824. * @ring: radeon_ring structure holding ring information
  4825. *
  4826. * Check if the 3D engine is locked up (CIK).
  4827. * Returns true if the engine is locked, false if not.
  4828. */
  4829. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  4830. {
  4831. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  4832. if (!(reset_mask & (RADEON_RESET_GFX |
  4833. RADEON_RESET_COMPUTE |
  4834. RADEON_RESET_CP))) {
  4835. radeon_ring_lockup_update(rdev, ring);
  4836. return false;
  4837. }
  4838. return radeon_ring_test_lockup(rdev, ring);
  4839. }
  4840. /* MC */
  4841. /**
  4842. * cik_mc_program - program the GPU memory controller
  4843. *
  4844. * @rdev: radeon_device pointer
  4845. *
  4846. * Set the location of vram, gart, and AGP in the GPU's
  4847. * physical address space (CIK).
  4848. */
  4849. static void cik_mc_program(struct radeon_device *rdev)
  4850. {
  4851. struct evergreen_mc_save save;
  4852. u32 tmp;
  4853. int i, j;
  4854. /* Initialize HDP */
  4855. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  4856. WREG32((0x2c14 + j), 0x00000000);
  4857. WREG32((0x2c18 + j), 0x00000000);
  4858. WREG32((0x2c1c + j), 0x00000000);
  4859. WREG32((0x2c20 + j), 0x00000000);
  4860. WREG32((0x2c24 + j), 0x00000000);
  4861. }
  4862. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  4863. evergreen_mc_stop(rdev, &save);
  4864. if (radeon_mc_wait_for_idle(rdev)) {
  4865. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4866. }
  4867. /* Lockout access through VGA aperture*/
  4868. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  4869. /* Update configuration */
  4870. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  4871. rdev->mc.vram_start >> 12);
  4872. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  4873. rdev->mc.vram_end >> 12);
  4874. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  4875. rdev->vram_scratch.gpu_addr >> 12);
  4876. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  4877. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  4878. WREG32(MC_VM_FB_LOCATION, tmp);
  4879. /* XXX double check these! */
  4880. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  4881. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  4882. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  4883. WREG32(MC_VM_AGP_BASE, 0);
  4884. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  4885. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  4886. if (radeon_mc_wait_for_idle(rdev)) {
  4887. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4888. }
  4889. evergreen_mc_resume(rdev, &save);
  4890. /* we need to own VRAM, so turn off the VGA renderer here
  4891. * to stop it overwriting our objects */
  4892. rv515_vga_render_disable(rdev);
  4893. }
  4894. /**
  4895. * cik_mc_init - initialize the memory controller driver params
  4896. *
  4897. * @rdev: radeon_device pointer
  4898. *
  4899. * Look up the amount of vram, vram width, and decide how to place
  4900. * vram and gart within the GPU's physical address space (CIK).
  4901. * Returns 0 for success.
  4902. */
  4903. static int cik_mc_init(struct radeon_device *rdev)
  4904. {
  4905. u32 tmp;
  4906. int chansize, numchan;
  4907. /* Get VRAM informations */
  4908. rdev->mc.vram_is_ddr = true;
  4909. tmp = RREG32(MC_ARB_RAMCFG);
  4910. if (tmp & CHANSIZE_MASK) {
  4911. chansize = 64;
  4912. } else {
  4913. chansize = 32;
  4914. }
  4915. tmp = RREG32(MC_SHARED_CHMAP);
  4916. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  4917. case 0:
  4918. default:
  4919. numchan = 1;
  4920. break;
  4921. case 1:
  4922. numchan = 2;
  4923. break;
  4924. case 2:
  4925. numchan = 4;
  4926. break;
  4927. case 3:
  4928. numchan = 8;
  4929. break;
  4930. case 4:
  4931. numchan = 3;
  4932. break;
  4933. case 5:
  4934. numchan = 6;
  4935. break;
  4936. case 6:
  4937. numchan = 10;
  4938. break;
  4939. case 7:
  4940. numchan = 12;
  4941. break;
  4942. case 8:
  4943. numchan = 16;
  4944. break;
  4945. }
  4946. rdev->mc.vram_width = numchan * chansize;
  4947. /* Could aper size report 0 ? */
  4948. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  4949. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  4950. /* size in MB on si */
  4951. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  4952. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  4953. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  4954. si_vram_gtt_location(rdev, &rdev->mc);
  4955. radeon_update_bandwidth_info(rdev);
  4956. return 0;
  4957. }
  4958. /*
  4959. * GART
  4960. * VMID 0 is the physical GPU addresses as used by the kernel.
  4961. * VMIDs 1-15 are used for userspace clients and are handled
  4962. * by the radeon vm/hsa code.
  4963. */
  4964. /**
  4965. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  4966. *
  4967. * @rdev: radeon_device pointer
  4968. *
  4969. * Flush the TLB for the VMID 0 page table (CIK).
  4970. */
  4971. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  4972. {
  4973. /* flush hdp cache */
  4974. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  4975. /* bits 0-15 are the VM contexts0-15 */
  4976. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  4977. }
  4978. /**
  4979. * cik_pcie_gart_enable - gart enable
  4980. *
  4981. * @rdev: radeon_device pointer
  4982. *
  4983. * This sets up the TLBs, programs the page tables for VMID0,
  4984. * sets up the hw for VMIDs 1-15 which are allocated on
  4985. * demand, and sets up the global locations for the LDS, GDS,
  4986. * and GPUVM for FSA64 clients (CIK).
  4987. * Returns 0 for success, errors for failure.
  4988. */
  4989. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  4990. {
  4991. int r, i;
  4992. if (rdev->gart.robj == NULL) {
  4993. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  4994. return -EINVAL;
  4995. }
  4996. r = radeon_gart_table_vram_pin(rdev);
  4997. if (r)
  4998. return r;
  4999. /* Setup TLB control */
  5000. WREG32(MC_VM_MX_L1_TLB_CNTL,
  5001. (0xA << 7) |
  5002. ENABLE_L1_TLB |
  5003. ENABLE_L1_FRAGMENT_PROCESSING |
  5004. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  5005. ENABLE_ADVANCED_DRIVER_MODEL |
  5006. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  5007. /* Setup L2 cache */
  5008. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  5009. ENABLE_L2_FRAGMENT_PROCESSING |
  5010. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  5011. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  5012. EFFECTIVE_L2_QUEUE_SIZE(7) |
  5013. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  5014. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  5015. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  5016. BANK_SELECT(4) |
  5017. L2_CACHE_BIGK_FRAGMENT_SIZE(4));
  5018. /* setup context0 */
  5019. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  5020. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  5021. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  5022. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  5023. (u32)(rdev->dummy_page.addr >> 12));
  5024. WREG32(VM_CONTEXT0_CNTL2, 0);
  5025. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  5026. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  5027. WREG32(0x15D4, 0);
  5028. WREG32(0x15D8, 0);
  5029. WREG32(0x15DC, 0);
  5030. /* restore context1-15 */
  5031. /* set vm size, must be a multiple of 4 */
  5032. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  5033. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn - 1);
  5034. for (i = 1; i < 16; i++) {
  5035. if (i < 8)
  5036. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  5037. rdev->vm_manager.saved_table_addr[i]);
  5038. else
  5039. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  5040. rdev->vm_manager.saved_table_addr[i]);
  5041. }
  5042. /* enable context1-15 */
  5043. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  5044. (u32)(rdev->dummy_page.addr >> 12));
  5045. WREG32(VM_CONTEXT1_CNTL2, 4);
  5046. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  5047. PAGE_TABLE_BLOCK_SIZE(radeon_vm_block_size - 9) |
  5048. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5049. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  5050. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5051. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  5052. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5053. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  5054. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5055. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  5056. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5057. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  5058. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5059. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  5060. if (rdev->family == CHIP_KAVERI) {
  5061. u32 tmp = RREG32(CHUB_CONTROL);
  5062. tmp &= ~BYPASS_VM;
  5063. WREG32(CHUB_CONTROL, tmp);
  5064. }
  5065. /* XXX SH_MEM regs */
  5066. /* where to put LDS, scratch, GPUVM in FSA64 space */
  5067. mutex_lock(&rdev->srbm_mutex);
  5068. for (i = 0; i < 16; i++) {
  5069. cik_srbm_select(rdev, 0, 0, 0, i);
  5070. /* CP and shaders */
  5071. WREG32(SH_MEM_CONFIG, SH_MEM_CONFIG_GFX_DEFAULT);
  5072. WREG32(SH_MEM_APE1_BASE, 1);
  5073. WREG32(SH_MEM_APE1_LIMIT, 0);
  5074. WREG32(SH_MEM_BASES, 0);
  5075. /* SDMA GFX */
  5076. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  5077. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  5078. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  5079. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  5080. /* XXX SDMA RLC - todo */
  5081. }
  5082. cik_srbm_select(rdev, 0, 0, 0, 0);
  5083. mutex_unlock(&rdev->srbm_mutex);
  5084. cik_pcie_gart_tlb_flush(rdev);
  5085. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  5086. (unsigned)(rdev->mc.gtt_size >> 20),
  5087. (unsigned long long)rdev->gart.table_addr);
  5088. rdev->gart.ready = true;
  5089. return 0;
  5090. }
  5091. /**
  5092. * cik_pcie_gart_disable - gart disable
  5093. *
  5094. * @rdev: radeon_device pointer
  5095. *
  5096. * This disables all VM page table (CIK).
  5097. */
  5098. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  5099. {
  5100. unsigned i;
  5101. for (i = 1; i < 16; ++i) {
  5102. uint32_t reg;
  5103. if (i < 8)
  5104. reg = VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2);
  5105. else
  5106. reg = VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2);
  5107. rdev->vm_manager.saved_table_addr[i] = RREG32(reg);
  5108. }
  5109. /* Disable all tables */
  5110. WREG32(VM_CONTEXT0_CNTL, 0);
  5111. WREG32(VM_CONTEXT1_CNTL, 0);
  5112. /* Setup TLB control */
  5113. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  5114. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  5115. /* Setup L2 cache */
  5116. WREG32(VM_L2_CNTL,
  5117. ENABLE_L2_FRAGMENT_PROCESSING |
  5118. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  5119. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  5120. EFFECTIVE_L2_QUEUE_SIZE(7) |
  5121. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  5122. WREG32(VM_L2_CNTL2, 0);
  5123. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  5124. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  5125. radeon_gart_table_vram_unpin(rdev);
  5126. }
  5127. /**
  5128. * cik_pcie_gart_fini - vm fini callback
  5129. *
  5130. * @rdev: radeon_device pointer
  5131. *
  5132. * Tears down the driver GART/VM setup (CIK).
  5133. */
  5134. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  5135. {
  5136. cik_pcie_gart_disable(rdev);
  5137. radeon_gart_table_vram_free(rdev);
  5138. radeon_gart_fini(rdev);
  5139. }
  5140. /* vm parser */
  5141. /**
  5142. * cik_ib_parse - vm ib_parse callback
  5143. *
  5144. * @rdev: radeon_device pointer
  5145. * @ib: indirect buffer pointer
  5146. *
  5147. * CIK uses hw IB checking so this is a nop (CIK).
  5148. */
  5149. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  5150. {
  5151. return 0;
  5152. }
  5153. /*
  5154. * vm
  5155. * VMID 0 is the physical GPU addresses as used by the kernel.
  5156. * VMIDs 1-15 are used for userspace clients and are handled
  5157. * by the radeon vm/hsa code.
  5158. */
  5159. /**
  5160. * cik_vm_init - cik vm init callback
  5161. *
  5162. * @rdev: radeon_device pointer
  5163. *
  5164. * Inits cik specific vm parameters (number of VMs, base of vram for
  5165. * VMIDs 1-15) (CIK).
  5166. * Returns 0 for success.
  5167. */
  5168. int cik_vm_init(struct radeon_device *rdev)
  5169. {
  5170. /*
  5171. * number of VMs
  5172. * VMID 0 is reserved for System
  5173. * radeon graphics/compute will use VMIDs 1-15
  5174. */
  5175. rdev->vm_manager.nvm = 16;
  5176. /* base offset of vram pages */
  5177. if (rdev->flags & RADEON_IS_IGP) {
  5178. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  5179. tmp <<= 22;
  5180. rdev->vm_manager.vram_base_offset = tmp;
  5181. } else
  5182. rdev->vm_manager.vram_base_offset = 0;
  5183. return 0;
  5184. }
  5185. /**
  5186. * cik_vm_fini - cik vm fini callback
  5187. *
  5188. * @rdev: radeon_device pointer
  5189. *
  5190. * Tear down any asic specific VM setup (CIK).
  5191. */
  5192. void cik_vm_fini(struct radeon_device *rdev)
  5193. {
  5194. }
  5195. /**
  5196. * cik_vm_decode_fault - print human readable fault info
  5197. *
  5198. * @rdev: radeon_device pointer
  5199. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  5200. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  5201. *
  5202. * Print human readable fault information (CIK).
  5203. */
  5204. static void cik_vm_decode_fault(struct radeon_device *rdev,
  5205. u32 status, u32 addr, u32 mc_client)
  5206. {
  5207. u32 mc_id;
  5208. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  5209. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  5210. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  5211. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  5212. if (rdev->family == CHIP_HAWAII)
  5213. mc_id = (status & HAWAII_MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5214. else
  5215. mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5216. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  5217. protections, vmid, addr,
  5218. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  5219. block, mc_client, mc_id);
  5220. }
  5221. /**
  5222. * cik_vm_flush - cik vm flush using the CP
  5223. *
  5224. * @rdev: radeon_device pointer
  5225. *
  5226. * Update the page table base and flush the VM TLB
  5227. * using the CP (CIK).
  5228. */
  5229. void cik_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring,
  5230. unsigned vm_id, uint64_t pd_addr)
  5231. {
  5232. int usepfp = (ring->idx == RADEON_RING_TYPE_GFX_INDEX);
  5233. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5234. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5235. WRITE_DATA_DST_SEL(0)));
  5236. if (vm_id < 8) {
  5237. radeon_ring_write(ring,
  5238. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm_id << 2)) >> 2);
  5239. } else {
  5240. radeon_ring_write(ring,
  5241. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm_id - 8) << 2)) >> 2);
  5242. }
  5243. radeon_ring_write(ring, 0);
  5244. radeon_ring_write(ring, pd_addr >> 12);
  5245. /* update SH_MEM_* regs */
  5246. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5247. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5248. WRITE_DATA_DST_SEL(0)));
  5249. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5250. radeon_ring_write(ring, 0);
  5251. radeon_ring_write(ring, VMID(vm_id));
  5252. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  5253. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5254. WRITE_DATA_DST_SEL(0)));
  5255. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  5256. radeon_ring_write(ring, 0);
  5257. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  5258. radeon_ring_write(ring, SH_MEM_CONFIG_GFX_DEFAULT); /* SH_MEM_CONFIG */
  5259. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  5260. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  5261. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5262. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5263. WRITE_DATA_DST_SEL(0)));
  5264. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5265. radeon_ring_write(ring, 0);
  5266. radeon_ring_write(ring, VMID(0));
  5267. /* HDP flush */
  5268. cik_hdp_flush_cp_ring_emit(rdev, ring->idx);
  5269. /* bits 0-15 are the VM contexts0-15 */
  5270. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5271. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5272. WRITE_DATA_DST_SEL(0)));
  5273. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  5274. radeon_ring_write(ring, 0);
  5275. radeon_ring_write(ring, 1 << vm_id);
  5276. /* wait for the invalidate to complete */
  5277. radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5278. radeon_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5279. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5280. WAIT_REG_MEM_ENGINE(0))); /* me */
  5281. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  5282. radeon_ring_write(ring, 0);
  5283. radeon_ring_write(ring, 0); /* ref */
  5284. radeon_ring_write(ring, 0); /* mask */
  5285. radeon_ring_write(ring, 0x20); /* poll interval */
  5286. /* compute doesn't have PFP */
  5287. if (usepfp) {
  5288. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5289. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5290. radeon_ring_write(ring, 0x0);
  5291. }
  5292. }
  5293. /*
  5294. * RLC
  5295. * The RLC is a multi-purpose microengine that handles a
  5296. * variety of functions, the most important of which is
  5297. * the interrupt controller.
  5298. */
  5299. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  5300. bool enable)
  5301. {
  5302. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  5303. if (enable)
  5304. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5305. else
  5306. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5307. WREG32(CP_INT_CNTL_RING0, tmp);
  5308. }
  5309. static void cik_enable_lbpw(struct radeon_device *rdev, bool enable)
  5310. {
  5311. u32 tmp;
  5312. tmp = RREG32(RLC_LB_CNTL);
  5313. if (enable)
  5314. tmp |= LOAD_BALANCE_ENABLE;
  5315. else
  5316. tmp &= ~LOAD_BALANCE_ENABLE;
  5317. WREG32(RLC_LB_CNTL, tmp);
  5318. }
  5319. static void cik_wait_for_rlc_serdes(struct radeon_device *rdev)
  5320. {
  5321. u32 i, j, k;
  5322. u32 mask;
  5323. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5324. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5325. cik_select_se_sh(rdev, i, j);
  5326. for (k = 0; k < rdev->usec_timeout; k++) {
  5327. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  5328. break;
  5329. udelay(1);
  5330. }
  5331. }
  5332. }
  5333. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5334. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  5335. for (k = 0; k < rdev->usec_timeout; k++) {
  5336. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  5337. break;
  5338. udelay(1);
  5339. }
  5340. }
  5341. static void cik_update_rlc(struct radeon_device *rdev, u32 rlc)
  5342. {
  5343. u32 tmp;
  5344. tmp = RREG32(RLC_CNTL);
  5345. if (tmp != rlc)
  5346. WREG32(RLC_CNTL, rlc);
  5347. }
  5348. static u32 cik_halt_rlc(struct radeon_device *rdev)
  5349. {
  5350. u32 data, orig;
  5351. orig = data = RREG32(RLC_CNTL);
  5352. if (data & RLC_ENABLE) {
  5353. u32 i;
  5354. data &= ~RLC_ENABLE;
  5355. WREG32(RLC_CNTL, data);
  5356. for (i = 0; i < rdev->usec_timeout; i++) {
  5357. if ((RREG32(RLC_GPM_STAT) & RLC_GPM_BUSY) == 0)
  5358. break;
  5359. udelay(1);
  5360. }
  5361. cik_wait_for_rlc_serdes(rdev);
  5362. }
  5363. return orig;
  5364. }
  5365. void cik_enter_rlc_safe_mode(struct radeon_device *rdev)
  5366. {
  5367. u32 tmp, i, mask;
  5368. tmp = REQ | MESSAGE(MSG_ENTER_RLC_SAFE_MODE);
  5369. WREG32(RLC_GPR_REG2, tmp);
  5370. mask = GFX_POWER_STATUS | GFX_CLOCK_STATUS;
  5371. for (i = 0; i < rdev->usec_timeout; i++) {
  5372. if ((RREG32(RLC_GPM_STAT) & mask) == mask)
  5373. break;
  5374. udelay(1);
  5375. }
  5376. for (i = 0; i < rdev->usec_timeout; i++) {
  5377. if ((RREG32(RLC_GPR_REG2) & REQ) == 0)
  5378. break;
  5379. udelay(1);
  5380. }
  5381. }
  5382. void cik_exit_rlc_safe_mode(struct radeon_device *rdev)
  5383. {
  5384. u32 tmp;
  5385. tmp = REQ | MESSAGE(MSG_EXIT_RLC_SAFE_MODE);
  5386. WREG32(RLC_GPR_REG2, tmp);
  5387. }
  5388. /**
  5389. * cik_rlc_stop - stop the RLC ME
  5390. *
  5391. * @rdev: radeon_device pointer
  5392. *
  5393. * Halt the RLC ME (MicroEngine) (CIK).
  5394. */
  5395. static void cik_rlc_stop(struct radeon_device *rdev)
  5396. {
  5397. WREG32(RLC_CNTL, 0);
  5398. cik_enable_gui_idle_interrupt(rdev, false);
  5399. cik_wait_for_rlc_serdes(rdev);
  5400. }
  5401. /**
  5402. * cik_rlc_start - start the RLC ME
  5403. *
  5404. * @rdev: radeon_device pointer
  5405. *
  5406. * Unhalt the RLC ME (MicroEngine) (CIK).
  5407. */
  5408. static void cik_rlc_start(struct radeon_device *rdev)
  5409. {
  5410. WREG32(RLC_CNTL, RLC_ENABLE);
  5411. cik_enable_gui_idle_interrupt(rdev, true);
  5412. udelay(50);
  5413. }
  5414. /**
  5415. * cik_rlc_resume - setup the RLC hw
  5416. *
  5417. * @rdev: radeon_device pointer
  5418. *
  5419. * Initialize the RLC registers, load the ucode,
  5420. * and start the RLC (CIK).
  5421. * Returns 0 for success, -EINVAL if the ucode is not available.
  5422. */
  5423. static int cik_rlc_resume(struct radeon_device *rdev)
  5424. {
  5425. u32 i, size, tmp;
  5426. if (!rdev->rlc_fw)
  5427. return -EINVAL;
  5428. cik_rlc_stop(rdev);
  5429. /* disable CG */
  5430. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  5431. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  5432. si_rlc_reset(rdev);
  5433. cik_init_pg(rdev);
  5434. cik_init_cg(rdev);
  5435. WREG32(RLC_LB_CNTR_INIT, 0);
  5436. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  5437. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5438. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  5439. WREG32(RLC_LB_PARAMS, 0x00600408);
  5440. WREG32(RLC_LB_CNTL, 0x80000004);
  5441. WREG32(RLC_MC_CNTL, 0);
  5442. WREG32(RLC_UCODE_CNTL, 0);
  5443. if (rdev->new_fw) {
  5444. const struct rlc_firmware_header_v1_0 *hdr =
  5445. (const struct rlc_firmware_header_v1_0 *)rdev->rlc_fw->data;
  5446. const __le32 *fw_data = (const __le32 *)
  5447. (rdev->rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5448. radeon_ucode_print_rlc_hdr(&hdr->header);
  5449. size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  5450. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5451. for (i = 0; i < size; i++)
  5452. WREG32(RLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  5453. WREG32(RLC_GPM_UCODE_ADDR, le32_to_cpu(hdr->header.ucode_version));
  5454. } else {
  5455. const __be32 *fw_data;
  5456. switch (rdev->family) {
  5457. case CHIP_BONAIRE:
  5458. case CHIP_HAWAII:
  5459. default:
  5460. size = BONAIRE_RLC_UCODE_SIZE;
  5461. break;
  5462. case CHIP_KAVERI:
  5463. size = KV_RLC_UCODE_SIZE;
  5464. break;
  5465. case CHIP_KABINI:
  5466. size = KB_RLC_UCODE_SIZE;
  5467. break;
  5468. case CHIP_MULLINS:
  5469. size = ML_RLC_UCODE_SIZE;
  5470. break;
  5471. }
  5472. fw_data = (const __be32 *)rdev->rlc_fw->data;
  5473. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5474. for (i = 0; i < size; i++)
  5475. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  5476. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5477. }
  5478. /* XXX - find out what chips support lbpw */
  5479. cik_enable_lbpw(rdev, false);
  5480. if (rdev->family == CHIP_BONAIRE)
  5481. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  5482. cik_rlc_start(rdev);
  5483. return 0;
  5484. }
  5485. static void cik_enable_cgcg(struct radeon_device *rdev, bool enable)
  5486. {
  5487. u32 data, orig, tmp, tmp2;
  5488. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  5489. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  5490. cik_enable_gui_idle_interrupt(rdev, true);
  5491. tmp = cik_halt_rlc(rdev);
  5492. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5493. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5494. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5495. tmp2 = BPM_ADDR_MASK | CGCG_OVERRIDE_0 | CGLS_ENABLE;
  5496. WREG32(RLC_SERDES_WR_CTRL, tmp2);
  5497. cik_update_rlc(rdev, tmp);
  5498. data |= CGCG_EN | CGLS_EN;
  5499. } else {
  5500. cik_enable_gui_idle_interrupt(rdev, false);
  5501. RREG32(CB_CGTT_SCLK_CTRL);
  5502. RREG32(CB_CGTT_SCLK_CTRL);
  5503. RREG32(CB_CGTT_SCLK_CTRL);
  5504. RREG32(CB_CGTT_SCLK_CTRL);
  5505. data &= ~(CGCG_EN | CGLS_EN);
  5506. }
  5507. if (orig != data)
  5508. WREG32(RLC_CGCG_CGLS_CTRL, data);
  5509. }
  5510. static void cik_enable_mgcg(struct radeon_device *rdev, bool enable)
  5511. {
  5512. u32 data, orig, tmp = 0;
  5513. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  5514. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) {
  5515. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  5516. orig = data = RREG32(CP_MEM_SLP_CNTL);
  5517. data |= CP_MEM_LS_EN;
  5518. if (orig != data)
  5519. WREG32(CP_MEM_SLP_CNTL, data);
  5520. }
  5521. }
  5522. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5523. data |= 0x00000001;
  5524. data &= 0xfffffffd;
  5525. if (orig != data)
  5526. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5527. tmp = cik_halt_rlc(rdev);
  5528. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5529. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5530. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5531. data = BPM_ADDR_MASK | MGCG_OVERRIDE_0;
  5532. WREG32(RLC_SERDES_WR_CTRL, data);
  5533. cik_update_rlc(rdev, tmp);
  5534. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS) {
  5535. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5536. data &= ~SM_MODE_MASK;
  5537. data |= SM_MODE(0x2);
  5538. data |= SM_MODE_ENABLE;
  5539. data &= ~CGTS_OVERRIDE;
  5540. if ((rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) &&
  5541. (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS_LS))
  5542. data &= ~CGTS_LS_OVERRIDE;
  5543. data &= ~ON_MONITOR_ADD_MASK;
  5544. data |= ON_MONITOR_ADD_EN;
  5545. data |= ON_MONITOR_ADD(0x96);
  5546. if (orig != data)
  5547. WREG32(CGTS_SM_CTRL_REG, data);
  5548. }
  5549. } else {
  5550. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5551. data |= 0x00000003;
  5552. if (orig != data)
  5553. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5554. data = RREG32(RLC_MEM_SLP_CNTL);
  5555. if (data & RLC_MEM_LS_EN) {
  5556. data &= ~RLC_MEM_LS_EN;
  5557. WREG32(RLC_MEM_SLP_CNTL, data);
  5558. }
  5559. data = RREG32(CP_MEM_SLP_CNTL);
  5560. if (data & CP_MEM_LS_EN) {
  5561. data &= ~CP_MEM_LS_EN;
  5562. WREG32(CP_MEM_SLP_CNTL, data);
  5563. }
  5564. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5565. data |= CGTS_OVERRIDE | CGTS_LS_OVERRIDE;
  5566. if (orig != data)
  5567. WREG32(CGTS_SM_CTRL_REG, data);
  5568. tmp = cik_halt_rlc(rdev);
  5569. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5570. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5571. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5572. data = BPM_ADDR_MASK | MGCG_OVERRIDE_1;
  5573. WREG32(RLC_SERDES_WR_CTRL, data);
  5574. cik_update_rlc(rdev, tmp);
  5575. }
  5576. }
  5577. static const u32 mc_cg_registers[] =
  5578. {
  5579. MC_HUB_MISC_HUB_CG,
  5580. MC_HUB_MISC_SIP_CG,
  5581. MC_HUB_MISC_VM_CG,
  5582. MC_XPB_CLK_GAT,
  5583. ATC_MISC_CG,
  5584. MC_CITF_MISC_WR_CG,
  5585. MC_CITF_MISC_RD_CG,
  5586. MC_CITF_MISC_VM_CG,
  5587. VM_L2_CG,
  5588. };
  5589. static void cik_enable_mc_ls(struct radeon_device *rdev,
  5590. bool enable)
  5591. {
  5592. int i;
  5593. u32 orig, data;
  5594. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5595. orig = data = RREG32(mc_cg_registers[i]);
  5596. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  5597. data |= MC_LS_ENABLE;
  5598. else
  5599. data &= ~MC_LS_ENABLE;
  5600. if (data != orig)
  5601. WREG32(mc_cg_registers[i], data);
  5602. }
  5603. }
  5604. static void cik_enable_mc_mgcg(struct radeon_device *rdev,
  5605. bool enable)
  5606. {
  5607. int i;
  5608. u32 orig, data;
  5609. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  5610. orig = data = RREG32(mc_cg_registers[i]);
  5611. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  5612. data |= MC_CG_ENABLE;
  5613. else
  5614. data &= ~MC_CG_ENABLE;
  5615. if (data != orig)
  5616. WREG32(mc_cg_registers[i], data);
  5617. }
  5618. }
  5619. static void cik_enable_sdma_mgcg(struct radeon_device *rdev,
  5620. bool enable)
  5621. {
  5622. u32 orig, data;
  5623. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  5624. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  5625. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  5626. } else {
  5627. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  5628. data |= 0xff000000;
  5629. if (data != orig)
  5630. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  5631. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  5632. data |= 0xff000000;
  5633. if (data != orig)
  5634. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  5635. }
  5636. }
  5637. static void cik_enable_sdma_mgls(struct radeon_device *rdev,
  5638. bool enable)
  5639. {
  5640. u32 orig, data;
  5641. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_LS)) {
  5642. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5643. data |= 0x100;
  5644. if (orig != data)
  5645. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5646. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5647. data |= 0x100;
  5648. if (orig != data)
  5649. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5650. } else {
  5651. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  5652. data &= ~0x100;
  5653. if (orig != data)
  5654. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  5655. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  5656. data &= ~0x100;
  5657. if (orig != data)
  5658. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  5659. }
  5660. }
  5661. static void cik_enable_uvd_mgcg(struct radeon_device *rdev,
  5662. bool enable)
  5663. {
  5664. u32 orig, data;
  5665. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  5666. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  5667. data = 0xfff;
  5668. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  5669. orig = data = RREG32(UVD_CGC_CTRL);
  5670. data |= DCM;
  5671. if (orig != data)
  5672. WREG32(UVD_CGC_CTRL, data);
  5673. } else {
  5674. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  5675. data &= ~0xfff;
  5676. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  5677. orig = data = RREG32(UVD_CGC_CTRL);
  5678. data &= ~DCM;
  5679. if (orig != data)
  5680. WREG32(UVD_CGC_CTRL, data);
  5681. }
  5682. }
  5683. static void cik_enable_bif_mgls(struct radeon_device *rdev,
  5684. bool enable)
  5685. {
  5686. u32 orig, data;
  5687. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  5688. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  5689. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  5690. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  5691. else
  5692. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  5693. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  5694. if (orig != data)
  5695. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  5696. }
  5697. static void cik_enable_hdp_mgcg(struct radeon_device *rdev,
  5698. bool enable)
  5699. {
  5700. u32 orig, data;
  5701. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  5702. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  5703. data &= ~CLOCK_GATING_DIS;
  5704. else
  5705. data |= CLOCK_GATING_DIS;
  5706. if (orig != data)
  5707. WREG32(HDP_HOST_PATH_CNTL, data);
  5708. }
  5709. static void cik_enable_hdp_ls(struct radeon_device *rdev,
  5710. bool enable)
  5711. {
  5712. u32 orig, data;
  5713. orig = data = RREG32(HDP_MEM_POWER_LS);
  5714. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  5715. data |= HDP_LS_ENABLE;
  5716. else
  5717. data &= ~HDP_LS_ENABLE;
  5718. if (orig != data)
  5719. WREG32(HDP_MEM_POWER_LS, data);
  5720. }
  5721. void cik_update_cg(struct radeon_device *rdev,
  5722. u32 block, bool enable)
  5723. {
  5724. if (block & RADEON_CG_BLOCK_GFX) {
  5725. cik_enable_gui_idle_interrupt(rdev, false);
  5726. /* order matters! */
  5727. if (enable) {
  5728. cik_enable_mgcg(rdev, true);
  5729. cik_enable_cgcg(rdev, true);
  5730. } else {
  5731. cik_enable_cgcg(rdev, false);
  5732. cik_enable_mgcg(rdev, false);
  5733. }
  5734. cik_enable_gui_idle_interrupt(rdev, true);
  5735. }
  5736. if (block & RADEON_CG_BLOCK_MC) {
  5737. if (!(rdev->flags & RADEON_IS_IGP)) {
  5738. cik_enable_mc_mgcg(rdev, enable);
  5739. cik_enable_mc_ls(rdev, enable);
  5740. }
  5741. }
  5742. if (block & RADEON_CG_BLOCK_SDMA) {
  5743. cik_enable_sdma_mgcg(rdev, enable);
  5744. cik_enable_sdma_mgls(rdev, enable);
  5745. }
  5746. if (block & RADEON_CG_BLOCK_BIF) {
  5747. cik_enable_bif_mgls(rdev, enable);
  5748. }
  5749. if (block & RADEON_CG_BLOCK_UVD) {
  5750. if (rdev->has_uvd)
  5751. cik_enable_uvd_mgcg(rdev, enable);
  5752. }
  5753. if (block & RADEON_CG_BLOCK_HDP) {
  5754. cik_enable_hdp_mgcg(rdev, enable);
  5755. cik_enable_hdp_ls(rdev, enable);
  5756. }
  5757. if (block & RADEON_CG_BLOCK_VCE) {
  5758. vce_v2_0_enable_mgcg(rdev, enable);
  5759. }
  5760. }
  5761. static void cik_init_cg(struct radeon_device *rdev)
  5762. {
  5763. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, true);
  5764. if (rdev->has_uvd)
  5765. si_init_uvd_internal_cg(rdev);
  5766. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  5767. RADEON_CG_BLOCK_SDMA |
  5768. RADEON_CG_BLOCK_BIF |
  5769. RADEON_CG_BLOCK_UVD |
  5770. RADEON_CG_BLOCK_HDP), true);
  5771. }
  5772. static void cik_fini_cg(struct radeon_device *rdev)
  5773. {
  5774. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  5775. RADEON_CG_BLOCK_SDMA |
  5776. RADEON_CG_BLOCK_BIF |
  5777. RADEON_CG_BLOCK_UVD |
  5778. RADEON_CG_BLOCK_HDP), false);
  5779. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, false);
  5780. }
  5781. static void cik_enable_sck_slowdown_on_pu(struct radeon_device *rdev,
  5782. bool enable)
  5783. {
  5784. u32 data, orig;
  5785. orig = data = RREG32(RLC_PG_CNTL);
  5786. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5787. data |= SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5788. else
  5789. data &= ~SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5790. if (orig != data)
  5791. WREG32(RLC_PG_CNTL, data);
  5792. }
  5793. static void cik_enable_sck_slowdown_on_pd(struct radeon_device *rdev,
  5794. bool enable)
  5795. {
  5796. u32 data, orig;
  5797. orig = data = RREG32(RLC_PG_CNTL);
  5798. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5799. data |= SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5800. else
  5801. data &= ~SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5802. if (orig != data)
  5803. WREG32(RLC_PG_CNTL, data);
  5804. }
  5805. static void cik_enable_cp_pg(struct radeon_device *rdev, bool enable)
  5806. {
  5807. u32 data, orig;
  5808. orig = data = RREG32(RLC_PG_CNTL);
  5809. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_CP))
  5810. data &= ~DISABLE_CP_PG;
  5811. else
  5812. data |= DISABLE_CP_PG;
  5813. if (orig != data)
  5814. WREG32(RLC_PG_CNTL, data);
  5815. }
  5816. static void cik_enable_gds_pg(struct radeon_device *rdev, bool enable)
  5817. {
  5818. u32 data, orig;
  5819. orig = data = RREG32(RLC_PG_CNTL);
  5820. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GDS))
  5821. data &= ~DISABLE_GDS_PG;
  5822. else
  5823. data |= DISABLE_GDS_PG;
  5824. if (orig != data)
  5825. WREG32(RLC_PG_CNTL, data);
  5826. }
  5827. #define CP_ME_TABLE_SIZE 96
  5828. #define CP_ME_TABLE_OFFSET 2048
  5829. #define CP_MEC_TABLE_OFFSET 4096
  5830. void cik_init_cp_pg_table(struct radeon_device *rdev)
  5831. {
  5832. volatile u32 *dst_ptr;
  5833. int me, i, max_me = 4;
  5834. u32 bo_offset = 0;
  5835. u32 table_offset, table_size;
  5836. if (rdev->family == CHIP_KAVERI)
  5837. max_me = 5;
  5838. if (rdev->rlc.cp_table_ptr == NULL)
  5839. return;
  5840. /* write the cp table buffer */
  5841. dst_ptr = rdev->rlc.cp_table_ptr;
  5842. for (me = 0; me < max_me; me++) {
  5843. if (rdev->new_fw) {
  5844. const __le32 *fw_data;
  5845. const struct gfx_firmware_header_v1_0 *hdr;
  5846. if (me == 0) {
  5847. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->ce_fw->data;
  5848. fw_data = (const __le32 *)
  5849. (rdev->ce_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5850. table_offset = le32_to_cpu(hdr->jt_offset);
  5851. table_size = le32_to_cpu(hdr->jt_size);
  5852. } else if (me == 1) {
  5853. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->pfp_fw->data;
  5854. fw_data = (const __le32 *)
  5855. (rdev->pfp_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5856. table_offset = le32_to_cpu(hdr->jt_offset);
  5857. table_size = le32_to_cpu(hdr->jt_size);
  5858. } else if (me == 2) {
  5859. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->me_fw->data;
  5860. fw_data = (const __le32 *)
  5861. (rdev->me_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5862. table_offset = le32_to_cpu(hdr->jt_offset);
  5863. table_size = le32_to_cpu(hdr->jt_size);
  5864. } else if (me == 3) {
  5865. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->mec_fw->data;
  5866. fw_data = (const __le32 *)
  5867. (rdev->mec_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5868. table_offset = le32_to_cpu(hdr->jt_offset);
  5869. table_size = le32_to_cpu(hdr->jt_size);
  5870. } else {
  5871. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->mec2_fw->data;
  5872. fw_data = (const __le32 *)
  5873. (rdev->mec2_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5874. table_offset = le32_to_cpu(hdr->jt_offset);
  5875. table_size = le32_to_cpu(hdr->jt_size);
  5876. }
  5877. for (i = 0; i < table_size; i ++) {
  5878. dst_ptr[bo_offset + i] =
  5879. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  5880. }
  5881. bo_offset += table_size;
  5882. } else {
  5883. const __be32 *fw_data;
  5884. table_size = CP_ME_TABLE_SIZE;
  5885. if (me == 0) {
  5886. fw_data = (const __be32 *)rdev->ce_fw->data;
  5887. table_offset = CP_ME_TABLE_OFFSET;
  5888. } else if (me == 1) {
  5889. fw_data = (const __be32 *)rdev->pfp_fw->data;
  5890. table_offset = CP_ME_TABLE_OFFSET;
  5891. } else if (me == 2) {
  5892. fw_data = (const __be32 *)rdev->me_fw->data;
  5893. table_offset = CP_ME_TABLE_OFFSET;
  5894. } else {
  5895. fw_data = (const __be32 *)rdev->mec_fw->data;
  5896. table_offset = CP_MEC_TABLE_OFFSET;
  5897. }
  5898. for (i = 0; i < table_size; i ++) {
  5899. dst_ptr[bo_offset + i] =
  5900. cpu_to_le32(be32_to_cpu(fw_data[table_offset + i]));
  5901. }
  5902. bo_offset += table_size;
  5903. }
  5904. }
  5905. }
  5906. static void cik_enable_gfx_cgpg(struct radeon_device *rdev,
  5907. bool enable)
  5908. {
  5909. u32 data, orig;
  5910. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG)) {
  5911. orig = data = RREG32(RLC_PG_CNTL);
  5912. data |= GFX_PG_ENABLE;
  5913. if (orig != data)
  5914. WREG32(RLC_PG_CNTL, data);
  5915. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5916. data |= AUTO_PG_EN;
  5917. if (orig != data)
  5918. WREG32(RLC_AUTO_PG_CTRL, data);
  5919. } else {
  5920. orig = data = RREG32(RLC_PG_CNTL);
  5921. data &= ~GFX_PG_ENABLE;
  5922. if (orig != data)
  5923. WREG32(RLC_PG_CNTL, data);
  5924. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5925. data &= ~AUTO_PG_EN;
  5926. if (orig != data)
  5927. WREG32(RLC_AUTO_PG_CTRL, data);
  5928. data = RREG32(DB_RENDER_CONTROL);
  5929. }
  5930. }
  5931. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  5932. {
  5933. u32 mask = 0, tmp, tmp1;
  5934. int i;
  5935. cik_select_se_sh(rdev, se, sh);
  5936. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  5937. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  5938. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5939. tmp &= 0xffff0000;
  5940. tmp |= tmp1;
  5941. tmp >>= 16;
  5942. for (i = 0; i < rdev->config.cik.max_cu_per_sh; i ++) {
  5943. mask <<= 1;
  5944. mask |= 1;
  5945. }
  5946. return (~tmp) & mask;
  5947. }
  5948. static void cik_init_ao_cu_mask(struct radeon_device *rdev)
  5949. {
  5950. u32 i, j, k, active_cu_number = 0;
  5951. u32 mask, counter, cu_bitmap;
  5952. u32 tmp = 0;
  5953. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5954. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5955. mask = 1;
  5956. cu_bitmap = 0;
  5957. counter = 0;
  5958. for (k = 0; k < rdev->config.cik.max_cu_per_sh; k ++) {
  5959. if (cik_get_cu_active_bitmap(rdev, i, j) & mask) {
  5960. if (counter < 2)
  5961. cu_bitmap |= mask;
  5962. counter ++;
  5963. }
  5964. mask <<= 1;
  5965. }
  5966. active_cu_number += counter;
  5967. tmp |= (cu_bitmap << (i * 16 + j * 8));
  5968. }
  5969. }
  5970. WREG32(RLC_PG_AO_CU_MASK, tmp);
  5971. tmp = RREG32(RLC_MAX_PG_CU);
  5972. tmp &= ~MAX_PU_CU_MASK;
  5973. tmp |= MAX_PU_CU(active_cu_number);
  5974. WREG32(RLC_MAX_PG_CU, tmp);
  5975. }
  5976. static void cik_enable_gfx_static_mgpg(struct radeon_device *rdev,
  5977. bool enable)
  5978. {
  5979. u32 data, orig;
  5980. orig = data = RREG32(RLC_PG_CNTL);
  5981. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_SMG))
  5982. data |= STATIC_PER_CU_PG_ENABLE;
  5983. else
  5984. data &= ~STATIC_PER_CU_PG_ENABLE;
  5985. if (orig != data)
  5986. WREG32(RLC_PG_CNTL, data);
  5987. }
  5988. static void cik_enable_gfx_dynamic_mgpg(struct radeon_device *rdev,
  5989. bool enable)
  5990. {
  5991. u32 data, orig;
  5992. orig = data = RREG32(RLC_PG_CNTL);
  5993. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_DMG))
  5994. data |= DYN_PER_CU_PG_ENABLE;
  5995. else
  5996. data &= ~DYN_PER_CU_PG_ENABLE;
  5997. if (orig != data)
  5998. WREG32(RLC_PG_CNTL, data);
  5999. }
  6000. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  6001. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  6002. static void cik_init_gfx_cgpg(struct radeon_device *rdev)
  6003. {
  6004. u32 data, orig;
  6005. u32 i;
  6006. if (rdev->rlc.cs_data) {
  6007. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  6008. WREG32(RLC_GPM_SCRATCH_DATA, upper_32_bits(rdev->rlc.clear_state_gpu_addr));
  6009. WREG32(RLC_GPM_SCRATCH_DATA, lower_32_bits(rdev->rlc.clear_state_gpu_addr));
  6010. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_size);
  6011. } else {
  6012. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  6013. for (i = 0; i < 3; i++)
  6014. WREG32(RLC_GPM_SCRATCH_DATA, 0);
  6015. }
  6016. if (rdev->rlc.reg_list) {
  6017. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  6018. for (i = 0; i < rdev->rlc.reg_list_size; i++)
  6019. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.reg_list[i]);
  6020. }
  6021. orig = data = RREG32(RLC_PG_CNTL);
  6022. data |= GFX_PG_SRC;
  6023. if (orig != data)
  6024. WREG32(RLC_PG_CNTL, data);
  6025. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  6026. WREG32(RLC_CP_TABLE_RESTORE, rdev->rlc.cp_table_gpu_addr >> 8);
  6027. data = RREG32(CP_RB_WPTR_POLL_CNTL);
  6028. data &= ~IDLE_POLL_COUNT_MASK;
  6029. data |= IDLE_POLL_COUNT(0x60);
  6030. WREG32(CP_RB_WPTR_POLL_CNTL, data);
  6031. data = 0x10101010;
  6032. WREG32(RLC_PG_DELAY, data);
  6033. data = RREG32(RLC_PG_DELAY_2);
  6034. data &= ~0xff;
  6035. data |= 0x3;
  6036. WREG32(RLC_PG_DELAY_2, data);
  6037. data = RREG32(RLC_AUTO_PG_CTRL);
  6038. data &= ~GRBM_REG_SGIT_MASK;
  6039. data |= GRBM_REG_SGIT(0x700);
  6040. WREG32(RLC_AUTO_PG_CTRL, data);
  6041. }
  6042. static void cik_update_gfx_pg(struct radeon_device *rdev, bool enable)
  6043. {
  6044. cik_enable_gfx_cgpg(rdev, enable);
  6045. cik_enable_gfx_static_mgpg(rdev, enable);
  6046. cik_enable_gfx_dynamic_mgpg(rdev, enable);
  6047. }
  6048. u32 cik_get_csb_size(struct radeon_device *rdev)
  6049. {
  6050. u32 count = 0;
  6051. const struct cs_section_def *sect = NULL;
  6052. const struct cs_extent_def *ext = NULL;
  6053. if (rdev->rlc.cs_data == NULL)
  6054. return 0;
  6055. /* begin clear state */
  6056. count += 2;
  6057. /* context control state */
  6058. count += 3;
  6059. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  6060. for (ext = sect->section; ext->extent != NULL; ++ext) {
  6061. if (sect->id == SECT_CONTEXT)
  6062. count += 2 + ext->reg_count;
  6063. else
  6064. return 0;
  6065. }
  6066. }
  6067. /* pa_sc_raster_config/pa_sc_raster_config1 */
  6068. count += 4;
  6069. /* end clear state */
  6070. count += 2;
  6071. /* clear state */
  6072. count += 2;
  6073. return count;
  6074. }
  6075. void cik_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer)
  6076. {
  6077. u32 count = 0, i;
  6078. const struct cs_section_def *sect = NULL;
  6079. const struct cs_extent_def *ext = NULL;
  6080. if (rdev->rlc.cs_data == NULL)
  6081. return;
  6082. if (buffer == NULL)
  6083. return;
  6084. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  6085. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  6086. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  6087. buffer[count++] = cpu_to_le32(0x80000000);
  6088. buffer[count++] = cpu_to_le32(0x80000000);
  6089. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  6090. for (ext = sect->section; ext->extent != NULL; ++ext) {
  6091. if (sect->id == SECT_CONTEXT) {
  6092. buffer[count++] =
  6093. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  6094. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  6095. for (i = 0; i < ext->reg_count; i++)
  6096. buffer[count++] = cpu_to_le32(ext->extent[i]);
  6097. } else {
  6098. return;
  6099. }
  6100. }
  6101. }
  6102. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  6103. buffer[count++] = cpu_to_le32(PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  6104. switch (rdev->family) {
  6105. case CHIP_BONAIRE:
  6106. buffer[count++] = cpu_to_le32(0x16000012);
  6107. buffer[count++] = cpu_to_le32(0x00000000);
  6108. break;
  6109. case CHIP_KAVERI:
  6110. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  6111. buffer[count++] = cpu_to_le32(0x00000000);
  6112. break;
  6113. case CHIP_KABINI:
  6114. case CHIP_MULLINS:
  6115. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  6116. buffer[count++] = cpu_to_le32(0x00000000);
  6117. break;
  6118. case CHIP_HAWAII:
  6119. buffer[count++] = cpu_to_le32(0x3a00161a);
  6120. buffer[count++] = cpu_to_le32(0x0000002e);
  6121. break;
  6122. default:
  6123. buffer[count++] = cpu_to_le32(0x00000000);
  6124. buffer[count++] = cpu_to_le32(0x00000000);
  6125. break;
  6126. }
  6127. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  6128. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  6129. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  6130. buffer[count++] = cpu_to_le32(0);
  6131. }
  6132. static void cik_init_pg(struct radeon_device *rdev)
  6133. {
  6134. if (rdev->pg_flags) {
  6135. cik_enable_sck_slowdown_on_pu(rdev, true);
  6136. cik_enable_sck_slowdown_on_pd(rdev, true);
  6137. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  6138. cik_init_gfx_cgpg(rdev);
  6139. cik_enable_cp_pg(rdev, true);
  6140. cik_enable_gds_pg(rdev, true);
  6141. }
  6142. cik_init_ao_cu_mask(rdev);
  6143. cik_update_gfx_pg(rdev, true);
  6144. }
  6145. }
  6146. static void cik_fini_pg(struct radeon_device *rdev)
  6147. {
  6148. if (rdev->pg_flags) {
  6149. cik_update_gfx_pg(rdev, false);
  6150. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  6151. cik_enable_cp_pg(rdev, false);
  6152. cik_enable_gds_pg(rdev, false);
  6153. }
  6154. }
  6155. }
  6156. /*
  6157. * Interrupts
  6158. * Starting with r6xx, interrupts are handled via a ring buffer.
  6159. * Ring buffers are areas of GPU accessible memory that the GPU
  6160. * writes interrupt vectors into and the host reads vectors out of.
  6161. * There is a rptr (read pointer) that determines where the
  6162. * host is currently reading, and a wptr (write pointer)
  6163. * which determines where the GPU has written. When the
  6164. * pointers are equal, the ring is idle. When the GPU
  6165. * writes vectors to the ring buffer, it increments the
  6166. * wptr. When there is an interrupt, the host then starts
  6167. * fetching commands and processing them until the pointers are
  6168. * equal again at which point it updates the rptr.
  6169. */
  6170. /**
  6171. * cik_enable_interrupts - Enable the interrupt ring buffer
  6172. *
  6173. * @rdev: radeon_device pointer
  6174. *
  6175. * Enable the interrupt ring buffer (CIK).
  6176. */
  6177. static void cik_enable_interrupts(struct radeon_device *rdev)
  6178. {
  6179. u32 ih_cntl = RREG32(IH_CNTL);
  6180. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6181. ih_cntl |= ENABLE_INTR;
  6182. ih_rb_cntl |= IH_RB_ENABLE;
  6183. WREG32(IH_CNTL, ih_cntl);
  6184. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6185. rdev->ih.enabled = true;
  6186. }
  6187. /**
  6188. * cik_disable_interrupts - Disable the interrupt ring buffer
  6189. *
  6190. * @rdev: radeon_device pointer
  6191. *
  6192. * Disable the interrupt ring buffer (CIK).
  6193. */
  6194. static void cik_disable_interrupts(struct radeon_device *rdev)
  6195. {
  6196. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6197. u32 ih_cntl = RREG32(IH_CNTL);
  6198. ih_rb_cntl &= ~IH_RB_ENABLE;
  6199. ih_cntl &= ~ENABLE_INTR;
  6200. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6201. WREG32(IH_CNTL, ih_cntl);
  6202. /* set rptr, wptr to 0 */
  6203. WREG32(IH_RB_RPTR, 0);
  6204. WREG32(IH_RB_WPTR, 0);
  6205. rdev->ih.enabled = false;
  6206. rdev->ih.rptr = 0;
  6207. }
  6208. /**
  6209. * cik_disable_interrupt_state - Disable all interrupt sources
  6210. *
  6211. * @rdev: radeon_device pointer
  6212. *
  6213. * Clear all interrupt enable bits used by the driver (CIK).
  6214. */
  6215. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  6216. {
  6217. u32 tmp;
  6218. /* gfx ring */
  6219. tmp = RREG32(CP_INT_CNTL_RING0) &
  6220. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6221. WREG32(CP_INT_CNTL_RING0, tmp);
  6222. /* sdma */
  6223. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6224. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  6225. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6226. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  6227. /* compute queues */
  6228. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  6229. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  6230. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  6231. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  6232. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  6233. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  6234. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  6235. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  6236. /* grbm */
  6237. WREG32(GRBM_INT_CNTL, 0);
  6238. /* SRBM */
  6239. WREG32(SRBM_INT_CNTL, 0);
  6240. /* vline/vblank, etc. */
  6241. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  6242. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  6243. if (rdev->num_crtc >= 4) {
  6244. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  6245. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  6246. }
  6247. if (rdev->num_crtc >= 6) {
  6248. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  6249. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  6250. }
  6251. /* pflip */
  6252. if (rdev->num_crtc >= 2) {
  6253. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  6254. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  6255. }
  6256. if (rdev->num_crtc >= 4) {
  6257. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  6258. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  6259. }
  6260. if (rdev->num_crtc >= 6) {
  6261. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  6262. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  6263. }
  6264. /* dac hotplug */
  6265. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  6266. /* digital hotplug */
  6267. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6268. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6269. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6270. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6271. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6272. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6273. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6274. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6275. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6276. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6277. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6278. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6279. }
  6280. /**
  6281. * cik_irq_init - init and enable the interrupt ring
  6282. *
  6283. * @rdev: radeon_device pointer
  6284. *
  6285. * Allocate a ring buffer for the interrupt controller,
  6286. * enable the RLC, disable interrupts, enable the IH
  6287. * ring buffer and enable it (CIK).
  6288. * Called at device load and reume.
  6289. * Returns 0 for success, errors for failure.
  6290. */
  6291. static int cik_irq_init(struct radeon_device *rdev)
  6292. {
  6293. int ret = 0;
  6294. int rb_bufsz;
  6295. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  6296. /* allocate ring */
  6297. ret = r600_ih_ring_alloc(rdev);
  6298. if (ret)
  6299. return ret;
  6300. /* disable irqs */
  6301. cik_disable_interrupts(rdev);
  6302. /* init rlc */
  6303. ret = cik_rlc_resume(rdev);
  6304. if (ret) {
  6305. r600_ih_ring_fini(rdev);
  6306. return ret;
  6307. }
  6308. /* setup interrupt control */
  6309. /* set dummy read address to dummy page address */
  6310. WREG32(INTERRUPT_CNTL2, rdev->dummy_page.addr >> 8);
  6311. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  6312. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  6313. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  6314. */
  6315. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  6316. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  6317. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  6318. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  6319. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  6320. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  6321. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  6322. IH_WPTR_OVERFLOW_CLEAR |
  6323. (rb_bufsz << 1));
  6324. if (rdev->wb.enabled)
  6325. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  6326. /* set the writeback address whether it's enabled or not */
  6327. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  6328. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  6329. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6330. /* set rptr, wptr to 0 */
  6331. WREG32(IH_RB_RPTR, 0);
  6332. WREG32(IH_RB_WPTR, 0);
  6333. /* Default settings for IH_CNTL (disabled at first) */
  6334. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  6335. /* RPTR_REARM only works if msi's are enabled */
  6336. if (rdev->msi_enabled)
  6337. ih_cntl |= RPTR_REARM;
  6338. WREG32(IH_CNTL, ih_cntl);
  6339. /* force the active interrupt state to all disabled */
  6340. cik_disable_interrupt_state(rdev);
  6341. pci_set_master(rdev->pdev);
  6342. /* enable irqs */
  6343. cik_enable_interrupts(rdev);
  6344. return ret;
  6345. }
  6346. /**
  6347. * cik_irq_set - enable/disable interrupt sources
  6348. *
  6349. * @rdev: radeon_device pointer
  6350. *
  6351. * Enable interrupt sources on the GPU (vblanks, hpd,
  6352. * etc.) (CIK).
  6353. * Returns 0 for success, errors for failure.
  6354. */
  6355. int cik_irq_set(struct radeon_device *rdev)
  6356. {
  6357. u32 cp_int_cntl;
  6358. u32 cp_m1p0, cp_m1p1, cp_m1p2, cp_m1p3;
  6359. u32 cp_m2p0, cp_m2p1, cp_m2p2, cp_m2p3;
  6360. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  6361. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  6362. u32 grbm_int_cntl = 0;
  6363. u32 dma_cntl, dma_cntl1;
  6364. if (!rdev->irq.installed) {
  6365. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  6366. return -EINVAL;
  6367. }
  6368. /* don't enable anything if the ih is disabled */
  6369. if (!rdev->ih.enabled) {
  6370. cik_disable_interrupts(rdev);
  6371. /* force the active interrupt state to all disabled */
  6372. cik_disable_interrupt_state(rdev);
  6373. return 0;
  6374. }
  6375. cp_int_cntl = RREG32(CP_INT_CNTL_RING0) &
  6376. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6377. cp_int_cntl |= PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  6378. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6379. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6380. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6381. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6382. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6383. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6384. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6385. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6386. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6387. cp_m1p1 = RREG32(CP_ME1_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6388. cp_m1p2 = RREG32(CP_ME1_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6389. cp_m1p3 = RREG32(CP_ME1_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6390. cp_m2p0 = RREG32(CP_ME2_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6391. cp_m2p1 = RREG32(CP_ME2_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6392. cp_m2p2 = RREG32(CP_ME2_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6393. cp_m2p3 = RREG32(CP_ME2_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6394. /* enable CP interrupts on all rings */
  6395. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  6396. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  6397. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  6398. }
  6399. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  6400. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6401. DRM_DEBUG("si_irq_set: sw int cp1\n");
  6402. if (ring->me == 1) {
  6403. switch (ring->pipe) {
  6404. case 0:
  6405. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6406. break;
  6407. case 1:
  6408. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  6409. break;
  6410. case 2:
  6411. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6412. break;
  6413. case 3:
  6414. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6415. break;
  6416. default:
  6417. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  6418. break;
  6419. }
  6420. } else if (ring->me == 2) {
  6421. switch (ring->pipe) {
  6422. case 0:
  6423. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  6424. break;
  6425. case 1:
  6426. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  6427. break;
  6428. case 2:
  6429. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6430. break;
  6431. case 3:
  6432. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6433. break;
  6434. default:
  6435. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  6436. break;
  6437. }
  6438. } else {
  6439. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  6440. }
  6441. }
  6442. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  6443. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6444. DRM_DEBUG("si_irq_set: sw int cp2\n");
  6445. if (ring->me == 1) {
  6446. switch (ring->pipe) {
  6447. case 0:
  6448. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6449. break;
  6450. case 1:
  6451. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  6452. break;
  6453. case 2:
  6454. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6455. break;
  6456. case 3:
  6457. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  6458. break;
  6459. default:
  6460. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  6461. break;
  6462. }
  6463. } else if (ring->me == 2) {
  6464. switch (ring->pipe) {
  6465. case 0:
  6466. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  6467. break;
  6468. case 1:
  6469. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  6470. break;
  6471. case 2:
  6472. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6473. break;
  6474. case 3:
  6475. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  6476. break;
  6477. default:
  6478. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  6479. break;
  6480. }
  6481. } else {
  6482. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  6483. }
  6484. }
  6485. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  6486. DRM_DEBUG("cik_irq_set: sw int dma\n");
  6487. dma_cntl |= TRAP_ENABLE;
  6488. }
  6489. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  6490. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  6491. dma_cntl1 |= TRAP_ENABLE;
  6492. }
  6493. if (rdev->irq.crtc_vblank_int[0] ||
  6494. atomic_read(&rdev->irq.pflip[0])) {
  6495. DRM_DEBUG("cik_irq_set: vblank 0\n");
  6496. crtc1 |= VBLANK_INTERRUPT_MASK;
  6497. }
  6498. if (rdev->irq.crtc_vblank_int[1] ||
  6499. atomic_read(&rdev->irq.pflip[1])) {
  6500. DRM_DEBUG("cik_irq_set: vblank 1\n");
  6501. crtc2 |= VBLANK_INTERRUPT_MASK;
  6502. }
  6503. if (rdev->irq.crtc_vblank_int[2] ||
  6504. atomic_read(&rdev->irq.pflip[2])) {
  6505. DRM_DEBUG("cik_irq_set: vblank 2\n");
  6506. crtc3 |= VBLANK_INTERRUPT_MASK;
  6507. }
  6508. if (rdev->irq.crtc_vblank_int[3] ||
  6509. atomic_read(&rdev->irq.pflip[3])) {
  6510. DRM_DEBUG("cik_irq_set: vblank 3\n");
  6511. crtc4 |= VBLANK_INTERRUPT_MASK;
  6512. }
  6513. if (rdev->irq.crtc_vblank_int[4] ||
  6514. atomic_read(&rdev->irq.pflip[4])) {
  6515. DRM_DEBUG("cik_irq_set: vblank 4\n");
  6516. crtc5 |= VBLANK_INTERRUPT_MASK;
  6517. }
  6518. if (rdev->irq.crtc_vblank_int[5] ||
  6519. atomic_read(&rdev->irq.pflip[5])) {
  6520. DRM_DEBUG("cik_irq_set: vblank 5\n");
  6521. crtc6 |= VBLANK_INTERRUPT_MASK;
  6522. }
  6523. if (rdev->irq.hpd[0]) {
  6524. DRM_DEBUG("cik_irq_set: hpd 1\n");
  6525. hpd1 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6526. }
  6527. if (rdev->irq.hpd[1]) {
  6528. DRM_DEBUG("cik_irq_set: hpd 2\n");
  6529. hpd2 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6530. }
  6531. if (rdev->irq.hpd[2]) {
  6532. DRM_DEBUG("cik_irq_set: hpd 3\n");
  6533. hpd3 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6534. }
  6535. if (rdev->irq.hpd[3]) {
  6536. DRM_DEBUG("cik_irq_set: hpd 4\n");
  6537. hpd4 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6538. }
  6539. if (rdev->irq.hpd[4]) {
  6540. DRM_DEBUG("cik_irq_set: hpd 5\n");
  6541. hpd5 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6542. }
  6543. if (rdev->irq.hpd[5]) {
  6544. DRM_DEBUG("cik_irq_set: hpd 6\n");
  6545. hpd6 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6546. }
  6547. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  6548. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  6549. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  6550. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  6551. WREG32(CP_ME1_PIPE1_INT_CNTL, cp_m1p1);
  6552. WREG32(CP_ME1_PIPE2_INT_CNTL, cp_m1p2);
  6553. WREG32(CP_ME1_PIPE3_INT_CNTL, cp_m1p3);
  6554. WREG32(CP_ME2_PIPE0_INT_CNTL, cp_m2p0);
  6555. WREG32(CP_ME2_PIPE1_INT_CNTL, cp_m2p1);
  6556. WREG32(CP_ME2_PIPE2_INT_CNTL, cp_m2p2);
  6557. WREG32(CP_ME2_PIPE3_INT_CNTL, cp_m2p3);
  6558. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  6559. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  6560. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  6561. if (rdev->num_crtc >= 4) {
  6562. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  6563. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  6564. }
  6565. if (rdev->num_crtc >= 6) {
  6566. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  6567. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  6568. }
  6569. if (rdev->num_crtc >= 2) {
  6570. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET,
  6571. GRPH_PFLIP_INT_MASK);
  6572. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET,
  6573. GRPH_PFLIP_INT_MASK);
  6574. }
  6575. if (rdev->num_crtc >= 4) {
  6576. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET,
  6577. GRPH_PFLIP_INT_MASK);
  6578. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET,
  6579. GRPH_PFLIP_INT_MASK);
  6580. }
  6581. if (rdev->num_crtc >= 6) {
  6582. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET,
  6583. GRPH_PFLIP_INT_MASK);
  6584. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET,
  6585. GRPH_PFLIP_INT_MASK);
  6586. }
  6587. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  6588. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  6589. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  6590. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  6591. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  6592. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  6593. /* posting read */
  6594. RREG32(SRBM_STATUS);
  6595. return 0;
  6596. }
  6597. /**
  6598. * cik_irq_ack - ack interrupt sources
  6599. *
  6600. * @rdev: radeon_device pointer
  6601. *
  6602. * Ack interrupt sources on the GPU (vblanks, hpd,
  6603. * etc.) (CIK). Certain interrupts sources are sw
  6604. * generated and do not require an explicit ack.
  6605. */
  6606. static inline void cik_irq_ack(struct radeon_device *rdev)
  6607. {
  6608. u32 tmp;
  6609. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  6610. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  6611. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  6612. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  6613. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  6614. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  6615. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  6616. rdev->irq.stat_regs.cik.d1grph_int = RREG32(GRPH_INT_STATUS +
  6617. EVERGREEN_CRTC0_REGISTER_OFFSET);
  6618. rdev->irq.stat_regs.cik.d2grph_int = RREG32(GRPH_INT_STATUS +
  6619. EVERGREEN_CRTC1_REGISTER_OFFSET);
  6620. if (rdev->num_crtc >= 4) {
  6621. rdev->irq.stat_regs.cik.d3grph_int = RREG32(GRPH_INT_STATUS +
  6622. EVERGREEN_CRTC2_REGISTER_OFFSET);
  6623. rdev->irq.stat_regs.cik.d4grph_int = RREG32(GRPH_INT_STATUS +
  6624. EVERGREEN_CRTC3_REGISTER_OFFSET);
  6625. }
  6626. if (rdev->num_crtc >= 6) {
  6627. rdev->irq.stat_regs.cik.d5grph_int = RREG32(GRPH_INT_STATUS +
  6628. EVERGREEN_CRTC4_REGISTER_OFFSET);
  6629. rdev->irq.stat_regs.cik.d6grph_int = RREG32(GRPH_INT_STATUS +
  6630. EVERGREEN_CRTC5_REGISTER_OFFSET);
  6631. }
  6632. if (rdev->irq.stat_regs.cik.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  6633. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  6634. GRPH_PFLIP_INT_CLEAR);
  6635. if (rdev->irq.stat_regs.cik.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  6636. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  6637. GRPH_PFLIP_INT_CLEAR);
  6638. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  6639. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  6640. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  6641. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  6642. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  6643. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  6644. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  6645. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  6646. if (rdev->num_crtc >= 4) {
  6647. if (rdev->irq.stat_regs.cik.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  6648. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  6649. GRPH_PFLIP_INT_CLEAR);
  6650. if (rdev->irq.stat_regs.cik.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  6651. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  6652. GRPH_PFLIP_INT_CLEAR);
  6653. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  6654. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  6655. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  6656. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  6657. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  6658. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  6659. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  6660. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  6661. }
  6662. if (rdev->num_crtc >= 6) {
  6663. if (rdev->irq.stat_regs.cik.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  6664. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  6665. GRPH_PFLIP_INT_CLEAR);
  6666. if (rdev->irq.stat_regs.cik.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  6667. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  6668. GRPH_PFLIP_INT_CLEAR);
  6669. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  6670. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  6671. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  6672. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  6673. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  6674. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  6675. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  6676. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  6677. }
  6678. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  6679. tmp = RREG32(DC_HPD1_INT_CONTROL);
  6680. tmp |= DC_HPDx_INT_ACK;
  6681. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6682. }
  6683. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6684. tmp = RREG32(DC_HPD2_INT_CONTROL);
  6685. tmp |= DC_HPDx_INT_ACK;
  6686. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6687. }
  6688. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6689. tmp = RREG32(DC_HPD3_INT_CONTROL);
  6690. tmp |= DC_HPDx_INT_ACK;
  6691. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6692. }
  6693. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6694. tmp = RREG32(DC_HPD4_INT_CONTROL);
  6695. tmp |= DC_HPDx_INT_ACK;
  6696. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6697. }
  6698. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6699. tmp = RREG32(DC_HPD5_INT_CONTROL);
  6700. tmp |= DC_HPDx_INT_ACK;
  6701. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6702. }
  6703. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  6704. tmp = RREG32(DC_HPD6_INT_CONTROL);
  6705. tmp |= DC_HPDx_INT_ACK;
  6706. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6707. }
  6708. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_RX_INTERRUPT) {
  6709. tmp = RREG32(DC_HPD1_INT_CONTROL);
  6710. tmp |= DC_HPDx_RX_INT_ACK;
  6711. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6712. }
  6713. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_RX_INTERRUPT) {
  6714. tmp = RREG32(DC_HPD2_INT_CONTROL);
  6715. tmp |= DC_HPDx_RX_INT_ACK;
  6716. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6717. }
  6718. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_RX_INTERRUPT) {
  6719. tmp = RREG32(DC_HPD3_INT_CONTROL);
  6720. tmp |= DC_HPDx_RX_INT_ACK;
  6721. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6722. }
  6723. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_RX_INTERRUPT) {
  6724. tmp = RREG32(DC_HPD4_INT_CONTROL);
  6725. tmp |= DC_HPDx_RX_INT_ACK;
  6726. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6727. }
  6728. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_RX_INTERRUPT) {
  6729. tmp = RREG32(DC_HPD5_INT_CONTROL);
  6730. tmp |= DC_HPDx_RX_INT_ACK;
  6731. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6732. }
  6733. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_RX_INTERRUPT) {
  6734. tmp = RREG32(DC_HPD6_INT_CONTROL);
  6735. tmp |= DC_HPDx_RX_INT_ACK;
  6736. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6737. }
  6738. }
  6739. /**
  6740. * cik_irq_disable - disable interrupts
  6741. *
  6742. * @rdev: radeon_device pointer
  6743. *
  6744. * Disable interrupts on the hw (CIK).
  6745. */
  6746. static void cik_irq_disable(struct radeon_device *rdev)
  6747. {
  6748. cik_disable_interrupts(rdev);
  6749. /* Wait and acknowledge irq */
  6750. mdelay(1);
  6751. cik_irq_ack(rdev);
  6752. cik_disable_interrupt_state(rdev);
  6753. }
  6754. /**
  6755. * cik_irq_disable - disable interrupts for suspend
  6756. *
  6757. * @rdev: radeon_device pointer
  6758. *
  6759. * Disable interrupts and stop the RLC (CIK).
  6760. * Used for suspend.
  6761. */
  6762. static void cik_irq_suspend(struct radeon_device *rdev)
  6763. {
  6764. cik_irq_disable(rdev);
  6765. cik_rlc_stop(rdev);
  6766. }
  6767. /**
  6768. * cik_irq_fini - tear down interrupt support
  6769. *
  6770. * @rdev: radeon_device pointer
  6771. *
  6772. * Disable interrupts on the hw and free the IH ring
  6773. * buffer (CIK).
  6774. * Used for driver unload.
  6775. */
  6776. static void cik_irq_fini(struct radeon_device *rdev)
  6777. {
  6778. cik_irq_suspend(rdev);
  6779. r600_ih_ring_fini(rdev);
  6780. }
  6781. /**
  6782. * cik_get_ih_wptr - get the IH ring buffer wptr
  6783. *
  6784. * @rdev: radeon_device pointer
  6785. *
  6786. * Get the IH ring buffer wptr from either the register
  6787. * or the writeback memory buffer (CIK). Also check for
  6788. * ring buffer overflow and deal with it.
  6789. * Used by cik_irq_process().
  6790. * Returns the value of the wptr.
  6791. */
  6792. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  6793. {
  6794. u32 wptr, tmp;
  6795. if (rdev->wb.enabled)
  6796. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  6797. else
  6798. wptr = RREG32(IH_RB_WPTR);
  6799. if (wptr & RB_OVERFLOW) {
  6800. wptr &= ~RB_OVERFLOW;
  6801. /* When a ring buffer overflow happen start parsing interrupt
  6802. * from the last not overwritten vector (wptr + 16). Hopefully
  6803. * this should allow us to catchup.
  6804. */
  6805. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
  6806. wptr, rdev->ih.rptr, (wptr + 16) & rdev->ih.ptr_mask);
  6807. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  6808. tmp = RREG32(IH_RB_CNTL);
  6809. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  6810. WREG32(IH_RB_CNTL, tmp);
  6811. }
  6812. return (wptr & rdev->ih.ptr_mask);
  6813. }
  6814. /* CIK IV Ring
  6815. * Each IV ring entry is 128 bits:
  6816. * [7:0] - interrupt source id
  6817. * [31:8] - reserved
  6818. * [59:32] - interrupt source data
  6819. * [63:60] - reserved
  6820. * [71:64] - RINGID
  6821. * CP:
  6822. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  6823. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  6824. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  6825. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  6826. * PIPE_ID - ME0 0=3D
  6827. * - ME1&2 compute dispatcher (4 pipes each)
  6828. * SDMA:
  6829. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  6830. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  6831. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  6832. * [79:72] - VMID
  6833. * [95:80] - PASID
  6834. * [127:96] - reserved
  6835. */
  6836. /**
  6837. * cik_irq_process - interrupt handler
  6838. *
  6839. * @rdev: radeon_device pointer
  6840. *
  6841. * Interrupt hander (CIK). Walk the IH ring,
  6842. * ack interrupts and schedule work to handle
  6843. * interrupt events.
  6844. * Returns irq process return code.
  6845. */
  6846. int cik_irq_process(struct radeon_device *rdev)
  6847. {
  6848. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6849. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6850. u32 wptr;
  6851. u32 rptr;
  6852. u32 src_id, src_data, ring_id;
  6853. u8 me_id, pipe_id, queue_id;
  6854. u32 ring_index;
  6855. bool queue_hotplug = false;
  6856. bool queue_dp = false;
  6857. bool queue_reset = false;
  6858. u32 addr, status, mc_client;
  6859. bool queue_thermal = false;
  6860. if (!rdev->ih.enabled || rdev->shutdown)
  6861. return IRQ_NONE;
  6862. wptr = cik_get_ih_wptr(rdev);
  6863. restart_ih:
  6864. /* is somebody else already processing irqs? */
  6865. if (atomic_xchg(&rdev->ih.lock, 1))
  6866. return IRQ_NONE;
  6867. rptr = rdev->ih.rptr;
  6868. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  6869. /* Order reading of wptr vs. reading of IH ring data */
  6870. rmb();
  6871. /* display interrupts */
  6872. cik_irq_ack(rdev);
  6873. while (rptr != wptr) {
  6874. /* wptr/rptr are in bytes! */
  6875. ring_index = rptr / 4;
  6876. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  6877. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  6878. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  6879. switch (src_id) {
  6880. case 1: /* D1 vblank/vline */
  6881. switch (src_data) {
  6882. case 0: /* D1 vblank */
  6883. if (!(rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT))
  6884. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6885. if (rdev->irq.crtc_vblank_int[0]) {
  6886. drm_handle_vblank(rdev->ddev, 0);
  6887. rdev->pm.vblank_sync = true;
  6888. wake_up(&rdev->irq.vblank_queue);
  6889. }
  6890. if (atomic_read(&rdev->irq.pflip[0]))
  6891. radeon_crtc_handle_vblank(rdev, 0);
  6892. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  6893. DRM_DEBUG("IH: D1 vblank\n");
  6894. break;
  6895. case 1: /* D1 vline */
  6896. if (!(rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT))
  6897. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6898. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  6899. DRM_DEBUG("IH: D1 vline\n");
  6900. break;
  6901. default:
  6902. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6903. break;
  6904. }
  6905. break;
  6906. case 2: /* D2 vblank/vline */
  6907. switch (src_data) {
  6908. case 0: /* D2 vblank */
  6909. if (!(rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT))
  6910. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6911. if (rdev->irq.crtc_vblank_int[1]) {
  6912. drm_handle_vblank(rdev->ddev, 1);
  6913. rdev->pm.vblank_sync = true;
  6914. wake_up(&rdev->irq.vblank_queue);
  6915. }
  6916. if (atomic_read(&rdev->irq.pflip[1]))
  6917. radeon_crtc_handle_vblank(rdev, 1);
  6918. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  6919. DRM_DEBUG("IH: D2 vblank\n");
  6920. break;
  6921. case 1: /* D2 vline */
  6922. if (!(rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT))
  6923. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6924. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  6925. DRM_DEBUG("IH: D2 vline\n");
  6926. break;
  6927. default:
  6928. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6929. break;
  6930. }
  6931. break;
  6932. case 3: /* D3 vblank/vline */
  6933. switch (src_data) {
  6934. case 0: /* D3 vblank */
  6935. if (!(rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT))
  6936. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6937. if (rdev->irq.crtc_vblank_int[2]) {
  6938. drm_handle_vblank(rdev->ddev, 2);
  6939. rdev->pm.vblank_sync = true;
  6940. wake_up(&rdev->irq.vblank_queue);
  6941. }
  6942. if (atomic_read(&rdev->irq.pflip[2]))
  6943. radeon_crtc_handle_vblank(rdev, 2);
  6944. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  6945. DRM_DEBUG("IH: D3 vblank\n");
  6946. break;
  6947. case 1: /* D3 vline */
  6948. if (!(rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT))
  6949. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6950. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  6951. DRM_DEBUG("IH: D3 vline\n");
  6952. break;
  6953. default:
  6954. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6955. break;
  6956. }
  6957. break;
  6958. case 4: /* D4 vblank/vline */
  6959. switch (src_data) {
  6960. case 0: /* D4 vblank */
  6961. if (!(rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT))
  6962. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6963. if (rdev->irq.crtc_vblank_int[3]) {
  6964. drm_handle_vblank(rdev->ddev, 3);
  6965. rdev->pm.vblank_sync = true;
  6966. wake_up(&rdev->irq.vblank_queue);
  6967. }
  6968. if (atomic_read(&rdev->irq.pflip[3]))
  6969. radeon_crtc_handle_vblank(rdev, 3);
  6970. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  6971. DRM_DEBUG("IH: D4 vblank\n");
  6972. break;
  6973. case 1: /* D4 vline */
  6974. if (!(rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT))
  6975. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6976. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  6977. DRM_DEBUG("IH: D4 vline\n");
  6978. break;
  6979. default:
  6980. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6981. break;
  6982. }
  6983. break;
  6984. case 5: /* D5 vblank/vline */
  6985. switch (src_data) {
  6986. case 0: /* D5 vblank */
  6987. if (!(rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT))
  6988. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  6989. if (rdev->irq.crtc_vblank_int[4]) {
  6990. drm_handle_vblank(rdev->ddev, 4);
  6991. rdev->pm.vblank_sync = true;
  6992. wake_up(&rdev->irq.vblank_queue);
  6993. }
  6994. if (atomic_read(&rdev->irq.pflip[4]))
  6995. radeon_crtc_handle_vblank(rdev, 4);
  6996. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  6997. DRM_DEBUG("IH: D5 vblank\n");
  6998. break;
  6999. case 1: /* D5 vline */
  7000. if (!(rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT))
  7001. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7002. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  7003. DRM_DEBUG("IH: D5 vline\n");
  7004. break;
  7005. default:
  7006. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7007. break;
  7008. }
  7009. break;
  7010. case 6: /* D6 vblank/vline */
  7011. switch (src_data) {
  7012. case 0: /* D6 vblank */
  7013. if (!(rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT))
  7014. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7015. if (rdev->irq.crtc_vblank_int[5]) {
  7016. drm_handle_vblank(rdev->ddev, 5);
  7017. rdev->pm.vblank_sync = true;
  7018. wake_up(&rdev->irq.vblank_queue);
  7019. }
  7020. if (atomic_read(&rdev->irq.pflip[5]))
  7021. radeon_crtc_handle_vblank(rdev, 5);
  7022. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  7023. DRM_DEBUG("IH: D6 vblank\n");
  7024. break;
  7025. case 1: /* D6 vline */
  7026. if (!(rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT))
  7027. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7028. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  7029. DRM_DEBUG("IH: D6 vline\n");
  7030. break;
  7031. default:
  7032. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7033. break;
  7034. }
  7035. break;
  7036. case 8: /* D1 page flip */
  7037. case 10: /* D2 page flip */
  7038. case 12: /* D3 page flip */
  7039. case 14: /* D4 page flip */
  7040. case 16: /* D5 page flip */
  7041. case 18: /* D6 page flip */
  7042. DRM_DEBUG("IH: D%d flip\n", ((src_id - 8) >> 1) + 1);
  7043. if (radeon_use_pflipirq > 0)
  7044. radeon_crtc_handle_flip(rdev, (src_id - 8) >> 1);
  7045. break;
  7046. case 42: /* HPD hotplug */
  7047. switch (src_data) {
  7048. case 0:
  7049. if (!(rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT))
  7050. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7051. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  7052. queue_hotplug = true;
  7053. DRM_DEBUG("IH: HPD1\n");
  7054. break;
  7055. case 1:
  7056. if (!(rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT))
  7057. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7058. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  7059. queue_hotplug = true;
  7060. DRM_DEBUG("IH: HPD2\n");
  7061. break;
  7062. case 2:
  7063. if (!(rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT))
  7064. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7065. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  7066. queue_hotplug = true;
  7067. DRM_DEBUG("IH: HPD3\n");
  7068. break;
  7069. case 3:
  7070. if (!(rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT))
  7071. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7072. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  7073. queue_hotplug = true;
  7074. DRM_DEBUG("IH: HPD4\n");
  7075. break;
  7076. case 4:
  7077. if (!(rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT))
  7078. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7079. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  7080. queue_hotplug = true;
  7081. DRM_DEBUG("IH: HPD5\n");
  7082. break;
  7083. case 5:
  7084. if (!(rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT))
  7085. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7086. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  7087. queue_hotplug = true;
  7088. DRM_DEBUG("IH: HPD6\n");
  7089. break;
  7090. case 6:
  7091. if (!(rdev->irq.stat_regs.cik.disp_int & DC_HPD1_RX_INTERRUPT))
  7092. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7093. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_RX_INTERRUPT;
  7094. queue_dp = true;
  7095. DRM_DEBUG("IH: HPD_RX 1\n");
  7096. break;
  7097. case 7:
  7098. if (!(rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_RX_INTERRUPT))
  7099. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7100. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_RX_INTERRUPT;
  7101. queue_dp = true;
  7102. DRM_DEBUG("IH: HPD_RX 2\n");
  7103. break;
  7104. case 8:
  7105. if (!(rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_RX_INTERRUPT))
  7106. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7107. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_RX_INTERRUPT;
  7108. queue_dp = true;
  7109. DRM_DEBUG("IH: HPD_RX 3\n");
  7110. break;
  7111. case 9:
  7112. if (!(rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_RX_INTERRUPT))
  7113. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7114. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_RX_INTERRUPT;
  7115. queue_dp = true;
  7116. DRM_DEBUG("IH: HPD_RX 4\n");
  7117. break;
  7118. case 10:
  7119. if (!(rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_RX_INTERRUPT))
  7120. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7121. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_RX_INTERRUPT;
  7122. queue_dp = true;
  7123. DRM_DEBUG("IH: HPD_RX 5\n");
  7124. break;
  7125. case 11:
  7126. if (!(rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_RX_INTERRUPT))
  7127. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7128. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_RX_INTERRUPT;
  7129. queue_dp = true;
  7130. DRM_DEBUG("IH: HPD_RX 6\n");
  7131. break;
  7132. default:
  7133. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7134. break;
  7135. }
  7136. break;
  7137. case 96:
  7138. DRM_ERROR("SRBM_READ_ERROR: 0x%x\n", RREG32(SRBM_READ_ERROR));
  7139. WREG32(SRBM_INT_ACK, 0x1);
  7140. break;
  7141. case 124: /* UVD */
  7142. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  7143. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  7144. break;
  7145. case 146:
  7146. case 147:
  7147. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  7148. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  7149. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  7150. /* reset addr and status */
  7151. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  7152. if (addr == 0x0 && status == 0x0)
  7153. break;
  7154. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  7155. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  7156. addr);
  7157. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  7158. status);
  7159. cik_vm_decode_fault(rdev, status, addr, mc_client);
  7160. break;
  7161. case 167: /* VCE */
  7162. DRM_DEBUG("IH: VCE int: 0x%08x\n", src_data);
  7163. switch (src_data) {
  7164. case 0:
  7165. radeon_fence_process(rdev, TN_RING_TYPE_VCE1_INDEX);
  7166. break;
  7167. case 1:
  7168. radeon_fence_process(rdev, TN_RING_TYPE_VCE2_INDEX);
  7169. break;
  7170. default:
  7171. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  7172. break;
  7173. }
  7174. break;
  7175. case 176: /* GFX RB CP_INT */
  7176. case 177: /* GFX IB CP_INT */
  7177. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7178. break;
  7179. case 181: /* CP EOP event */
  7180. DRM_DEBUG("IH: CP EOP\n");
  7181. /* XXX check the bitfield order! */
  7182. me_id = (ring_id & 0x60) >> 5;
  7183. pipe_id = (ring_id & 0x18) >> 3;
  7184. queue_id = (ring_id & 0x7) >> 0;
  7185. switch (me_id) {
  7186. case 0:
  7187. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7188. break;
  7189. case 1:
  7190. case 2:
  7191. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  7192. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  7193. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  7194. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  7195. break;
  7196. }
  7197. break;
  7198. case 184: /* CP Privileged reg access */
  7199. DRM_ERROR("Illegal register access in command stream\n");
  7200. /* XXX check the bitfield order! */
  7201. me_id = (ring_id & 0x60) >> 5;
  7202. pipe_id = (ring_id & 0x18) >> 3;
  7203. queue_id = (ring_id & 0x7) >> 0;
  7204. switch (me_id) {
  7205. case 0:
  7206. /* This results in a full GPU reset, but all we need to do is soft
  7207. * reset the CP for gfx
  7208. */
  7209. queue_reset = true;
  7210. break;
  7211. case 1:
  7212. /* XXX compute */
  7213. queue_reset = true;
  7214. break;
  7215. case 2:
  7216. /* XXX compute */
  7217. queue_reset = true;
  7218. break;
  7219. }
  7220. break;
  7221. case 185: /* CP Privileged inst */
  7222. DRM_ERROR("Illegal instruction in command stream\n");
  7223. /* XXX check the bitfield order! */
  7224. me_id = (ring_id & 0x60) >> 5;
  7225. pipe_id = (ring_id & 0x18) >> 3;
  7226. queue_id = (ring_id & 0x7) >> 0;
  7227. switch (me_id) {
  7228. case 0:
  7229. /* This results in a full GPU reset, but all we need to do is soft
  7230. * reset the CP for gfx
  7231. */
  7232. queue_reset = true;
  7233. break;
  7234. case 1:
  7235. /* XXX compute */
  7236. queue_reset = true;
  7237. break;
  7238. case 2:
  7239. /* XXX compute */
  7240. queue_reset = true;
  7241. break;
  7242. }
  7243. break;
  7244. case 224: /* SDMA trap event */
  7245. /* XXX check the bitfield order! */
  7246. me_id = (ring_id & 0x3) >> 0;
  7247. queue_id = (ring_id & 0xc) >> 2;
  7248. DRM_DEBUG("IH: SDMA trap\n");
  7249. switch (me_id) {
  7250. case 0:
  7251. switch (queue_id) {
  7252. case 0:
  7253. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  7254. break;
  7255. case 1:
  7256. /* XXX compute */
  7257. break;
  7258. case 2:
  7259. /* XXX compute */
  7260. break;
  7261. }
  7262. break;
  7263. case 1:
  7264. switch (queue_id) {
  7265. case 0:
  7266. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  7267. break;
  7268. case 1:
  7269. /* XXX compute */
  7270. break;
  7271. case 2:
  7272. /* XXX compute */
  7273. break;
  7274. }
  7275. break;
  7276. }
  7277. break;
  7278. case 230: /* thermal low to high */
  7279. DRM_DEBUG("IH: thermal low to high\n");
  7280. rdev->pm.dpm.thermal.high_to_low = false;
  7281. queue_thermal = true;
  7282. break;
  7283. case 231: /* thermal high to low */
  7284. DRM_DEBUG("IH: thermal high to low\n");
  7285. rdev->pm.dpm.thermal.high_to_low = true;
  7286. queue_thermal = true;
  7287. break;
  7288. case 233: /* GUI IDLE */
  7289. DRM_DEBUG("IH: GUI idle\n");
  7290. break;
  7291. case 241: /* SDMA Privileged inst */
  7292. case 247: /* SDMA Privileged inst */
  7293. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  7294. /* XXX check the bitfield order! */
  7295. me_id = (ring_id & 0x3) >> 0;
  7296. queue_id = (ring_id & 0xc) >> 2;
  7297. switch (me_id) {
  7298. case 0:
  7299. switch (queue_id) {
  7300. case 0:
  7301. queue_reset = true;
  7302. break;
  7303. case 1:
  7304. /* XXX compute */
  7305. queue_reset = true;
  7306. break;
  7307. case 2:
  7308. /* XXX compute */
  7309. queue_reset = true;
  7310. break;
  7311. }
  7312. break;
  7313. case 1:
  7314. switch (queue_id) {
  7315. case 0:
  7316. queue_reset = true;
  7317. break;
  7318. case 1:
  7319. /* XXX compute */
  7320. queue_reset = true;
  7321. break;
  7322. case 2:
  7323. /* XXX compute */
  7324. queue_reset = true;
  7325. break;
  7326. }
  7327. break;
  7328. }
  7329. break;
  7330. default:
  7331. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7332. break;
  7333. }
  7334. /* wptr/rptr are in bytes! */
  7335. rptr += 16;
  7336. rptr &= rdev->ih.ptr_mask;
  7337. WREG32(IH_RB_RPTR, rptr);
  7338. }
  7339. if (queue_dp)
  7340. schedule_work(&rdev->dp_work);
  7341. if (queue_hotplug)
  7342. schedule_delayed_work(&rdev->hotplug_work, 0);
  7343. if (queue_reset) {
  7344. rdev->needs_reset = true;
  7345. wake_up_all(&rdev->fence_queue);
  7346. }
  7347. if (queue_thermal)
  7348. schedule_work(&rdev->pm.dpm.thermal.work);
  7349. rdev->ih.rptr = rptr;
  7350. atomic_set(&rdev->ih.lock, 0);
  7351. /* make sure wptr hasn't changed while processing */
  7352. wptr = cik_get_ih_wptr(rdev);
  7353. if (wptr != rptr)
  7354. goto restart_ih;
  7355. return IRQ_HANDLED;
  7356. }
  7357. /*
  7358. * startup/shutdown callbacks
  7359. */
  7360. static void cik_uvd_init(struct radeon_device *rdev)
  7361. {
  7362. int r;
  7363. if (!rdev->has_uvd)
  7364. return;
  7365. r = radeon_uvd_init(rdev);
  7366. if (r) {
  7367. dev_err(rdev->dev, "failed UVD (%d) init.\n", r);
  7368. /*
  7369. * At this point rdev->uvd.vcpu_bo is NULL which trickles down
  7370. * to early fails cik_uvd_start() and thus nothing happens
  7371. * there. So it is pointless to try to go through that code
  7372. * hence why we disable uvd here.
  7373. */
  7374. rdev->has_uvd = 0;
  7375. return;
  7376. }
  7377. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
  7378. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX], 4096);
  7379. }
  7380. static void cik_uvd_start(struct radeon_device *rdev)
  7381. {
  7382. int r;
  7383. if (!rdev->has_uvd)
  7384. return;
  7385. r = radeon_uvd_resume(rdev);
  7386. if (r) {
  7387. dev_err(rdev->dev, "failed UVD resume (%d).\n", r);
  7388. goto error;
  7389. }
  7390. r = uvd_v4_2_resume(rdev);
  7391. if (r) {
  7392. dev_err(rdev->dev, "failed UVD 4.2 resume (%d).\n", r);
  7393. goto error;
  7394. }
  7395. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_UVD_INDEX);
  7396. if (r) {
  7397. dev_err(rdev->dev, "failed initializing UVD fences (%d).\n", r);
  7398. goto error;
  7399. }
  7400. return;
  7401. error:
  7402. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  7403. }
  7404. static void cik_uvd_resume(struct radeon_device *rdev)
  7405. {
  7406. struct radeon_ring *ring;
  7407. int r;
  7408. if (!rdev->has_uvd || !rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size)
  7409. return;
  7410. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  7411. r = radeon_ring_init(rdev, ring, ring->ring_size, 0, PACKET0(UVD_NO_OP, 0));
  7412. if (r) {
  7413. dev_err(rdev->dev, "failed initializing UVD ring (%d).\n", r);
  7414. return;
  7415. }
  7416. r = uvd_v1_0_init(rdev);
  7417. if (r) {
  7418. dev_err(rdev->dev, "failed initializing UVD (%d).\n", r);
  7419. return;
  7420. }
  7421. }
  7422. static void cik_vce_init(struct radeon_device *rdev)
  7423. {
  7424. int r;
  7425. if (!rdev->has_vce)
  7426. return;
  7427. r = radeon_vce_init(rdev);
  7428. if (r) {
  7429. dev_err(rdev->dev, "failed VCE (%d) init.\n", r);
  7430. /*
  7431. * At this point rdev->vce.vcpu_bo is NULL which trickles down
  7432. * to early fails cik_vce_start() and thus nothing happens
  7433. * there. So it is pointless to try to go through that code
  7434. * hence why we disable vce here.
  7435. */
  7436. rdev->has_vce = 0;
  7437. return;
  7438. }
  7439. rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_obj = NULL;
  7440. r600_ring_init(rdev, &rdev->ring[TN_RING_TYPE_VCE1_INDEX], 4096);
  7441. rdev->ring[TN_RING_TYPE_VCE2_INDEX].ring_obj = NULL;
  7442. r600_ring_init(rdev, &rdev->ring[TN_RING_TYPE_VCE2_INDEX], 4096);
  7443. }
  7444. static void cik_vce_start(struct radeon_device *rdev)
  7445. {
  7446. int r;
  7447. if (!rdev->has_vce)
  7448. return;
  7449. r = radeon_vce_resume(rdev);
  7450. if (r) {
  7451. dev_err(rdev->dev, "failed VCE resume (%d).\n", r);
  7452. goto error;
  7453. }
  7454. r = vce_v2_0_resume(rdev);
  7455. if (r) {
  7456. dev_err(rdev->dev, "failed VCE resume (%d).\n", r);
  7457. goto error;
  7458. }
  7459. r = radeon_fence_driver_start_ring(rdev, TN_RING_TYPE_VCE1_INDEX);
  7460. if (r) {
  7461. dev_err(rdev->dev, "failed initializing VCE1 fences (%d).\n", r);
  7462. goto error;
  7463. }
  7464. r = radeon_fence_driver_start_ring(rdev, TN_RING_TYPE_VCE2_INDEX);
  7465. if (r) {
  7466. dev_err(rdev->dev, "failed initializing VCE2 fences (%d).\n", r);
  7467. goto error;
  7468. }
  7469. return;
  7470. error:
  7471. rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_size = 0;
  7472. rdev->ring[TN_RING_TYPE_VCE2_INDEX].ring_size = 0;
  7473. }
  7474. static void cik_vce_resume(struct radeon_device *rdev)
  7475. {
  7476. struct radeon_ring *ring;
  7477. int r;
  7478. if (!rdev->has_vce || !rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_size)
  7479. return;
  7480. ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
  7481. r = radeon_ring_init(rdev, ring, ring->ring_size, 0, VCE_CMD_NO_OP);
  7482. if (r) {
  7483. dev_err(rdev->dev, "failed initializing VCE1 ring (%d).\n", r);
  7484. return;
  7485. }
  7486. ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
  7487. r = radeon_ring_init(rdev, ring, ring->ring_size, 0, VCE_CMD_NO_OP);
  7488. if (r) {
  7489. dev_err(rdev->dev, "failed initializing VCE1 ring (%d).\n", r);
  7490. return;
  7491. }
  7492. r = vce_v1_0_init(rdev);
  7493. if (r) {
  7494. dev_err(rdev->dev, "failed initializing VCE (%d).\n", r);
  7495. return;
  7496. }
  7497. }
  7498. /**
  7499. * cik_startup - program the asic to a functional state
  7500. *
  7501. * @rdev: radeon_device pointer
  7502. *
  7503. * Programs the asic to a functional state (CIK).
  7504. * Called by cik_init() and cik_resume().
  7505. * Returns 0 for success, error for failure.
  7506. */
  7507. static int cik_startup(struct radeon_device *rdev)
  7508. {
  7509. struct radeon_ring *ring;
  7510. u32 nop;
  7511. int r;
  7512. /* enable pcie gen2/3 link */
  7513. cik_pcie_gen3_enable(rdev);
  7514. /* enable aspm */
  7515. cik_program_aspm(rdev);
  7516. /* scratch needs to be initialized before MC */
  7517. r = r600_vram_scratch_init(rdev);
  7518. if (r)
  7519. return r;
  7520. cik_mc_program(rdev);
  7521. if (!(rdev->flags & RADEON_IS_IGP) && !rdev->pm.dpm_enabled) {
  7522. r = ci_mc_load_microcode(rdev);
  7523. if (r) {
  7524. DRM_ERROR("Failed to load MC firmware!\n");
  7525. return r;
  7526. }
  7527. }
  7528. r = cik_pcie_gart_enable(rdev);
  7529. if (r)
  7530. return r;
  7531. cik_gpu_init(rdev);
  7532. /* allocate rlc buffers */
  7533. if (rdev->flags & RADEON_IS_IGP) {
  7534. if (rdev->family == CHIP_KAVERI) {
  7535. rdev->rlc.reg_list = spectre_rlc_save_restore_register_list;
  7536. rdev->rlc.reg_list_size =
  7537. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  7538. } else {
  7539. rdev->rlc.reg_list = kalindi_rlc_save_restore_register_list;
  7540. rdev->rlc.reg_list_size =
  7541. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  7542. }
  7543. }
  7544. rdev->rlc.cs_data = ci_cs_data;
  7545. rdev->rlc.cp_table_size = ALIGN(CP_ME_TABLE_SIZE * 5 * 4, 2048); /* CP JT */
  7546. rdev->rlc.cp_table_size += 64 * 1024; /* GDS */
  7547. r = sumo_rlc_init(rdev);
  7548. if (r) {
  7549. DRM_ERROR("Failed to init rlc BOs!\n");
  7550. return r;
  7551. }
  7552. /* allocate wb buffer */
  7553. r = radeon_wb_init(rdev);
  7554. if (r)
  7555. return r;
  7556. /* allocate mec buffers */
  7557. r = cik_mec_init(rdev);
  7558. if (r) {
  7559. DRM_ERROR("Failed to init MEC BOs!\n");
  7560. return r;
  7561. }
  7562. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7563. if (r) {
  7564. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7565. return r;
  7566. }
  7567. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  7568. if (r) {
  7569. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7570. return r;
  7571. }
  7572. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  7573. if (r) {
  7574. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7575. return r;
  7576. }
  7577. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  7578. if (r) {
  7579. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7580. return r;
  7581. }
  7582. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  7583. if (r) {
  7584. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7585. return r;
  7586. }
  7587. cik_uvd_start(rdev);
  7588. cik_vce_start(rdev);
  7589. /* Enable IRQ */
  7590. if (!rdev->irq.installed) {
  7591. r = radeon_irq_kms_init(rdev);
  7592. if (r)
  7593. return r;
  7594. }
  7595. r = cik_irq_init(rdev);
  7596. if (r) {
  7597. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  7598. radeon_irq_kms_fini(rdev);
  7599. return r;
  7600. }
  7601. cik_irq_set(rdev);
  7602. if (rdev->family == CHIP_HAWAII) {
  7603. if (rdev->new_fw)
  7604. nop = PACKET3(PACKET3_NOP, 0x3FFF);
  7605. else
  7606. nop = RADEON_CP_PACKET2;
  7607. } else {
  7608. nop = PACKET3(PACKET3_NOP, 0x3FFF);
  7609. }
  7610. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  7611. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  7612. nop);
  7613. if (r)
  7614. return r;
  7615. /* set up the compute queues */
  7616. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7617. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7618. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  7619. nop);
  7620. if (r)
  7621. return r;
  7622. ring->me = 1; /* first MEC */
  7623. ring->pipe = 0; /* first pipe */
  7624. ring->queue = 0; /* first queue */
  7625. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  7626. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7627. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7628. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  7629. nop);
  7630. if (r)
  7631. return r;
  7632. /* dGPU only have 1 MEC */
  7633. ring->me = 1; /* first MEC */
  7634. ring->pipe = 0; /* first pipe */
  7635. ring->queue = 1; /* second queue */
  7636. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  7637. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  7638. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  7639. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7640. if (r)
  7641. return r;
  7642. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  7643. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  7644. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7645. if (r)
  7646. return r;
  7647. r = cik_cp_resume(rdev);
  7648. if (r)
  7649. return r;
  7650. r = cik_sdma_resume(rdev);
  7651. if (r)
  7652. return r;
  7653. cik_uvd_resume(rdev);
  7654. cik_vce_resume(rdev);
  7655. r = radeon_ib_pool_init(rdev);
  7656. if (r) {
  7657. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  7658. return r;
  7659. }
  7660. r = radeon_vm_manager_init(rdev);
  7661. if (r) {
  7662. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  7663. return r;
  7664. }
  7665. r = radeon_audio_init(rdev);
  7666. if (r)
  7667. return r;
  7668. return 0;
  7669. }
  7670. /**
  7671. * cik_resume - resume the asic to a functional state
  7672. *
  7673. * @rdev: radeon_device pointer
  7674. *
  7675. * Programs the asic to a functional state (CIK).
  7676. * Called at resume.
  7677. * Returns 0 for success, error for failure.
  7678. */
  7679. int cik_resume(struct radeon_device *rdev)
  7680. {
  7681. int r;
  7682. /* post card */
  7683. atom_asic_init(rdev->mode_info.atom_context);
  7684. /* init golden registers */
  7685. cik_init_golden_registers(rdev);
  7686. if (rdev->pm.pm_method == PM_METHOD_DPM)
  7687. radeon_pm_resume(rdev);
  7688. rdev->accel_working = true;
  7689. r = cik_startup(rdev);
  7690. if (r) {
  7691. DRM_ERROR("cik startup failed on resume\n");
  7692. rdev->accel_working = false;
  7693. return r;
  7694. }
  7695. return r;
  7696. }
  7697. /**
  7698. * cik_suspend - suspend the asic
  7699. *
  7700. * @rdev: radeon_device pointer
  7701. *
  7702. * Bring the chip into a state suitable for suspend (CIK).
  7703. * Called at suspend.
  7704. * Returns 0 for success.
  7705. */
  7706. int cik_suspend(struct radeon_device *rdev)
  7707. {
  7708. radeon_pm_suspend(rdev);
  7709. radeon_audio_fini(rdev);
  7710. radeon_vm_manager_fini(rdev);
  7711. cik_cp_enable(rdev, false);
  7712. cik_sdma_enable(rdev, false);
  7713. if (rdev->has_uvd) {
  7714. uvd_v1_0_fini(rdev);
  7715. radeon_uvd_suspend(rdev);
  7716. }
  7717. if (rdev->has_vce)
  7718. radeon_vce_suspend(rdev);
  7719. cik_fini_pg(rdev);
  7720. cik_fini_cg(rdev);
  7721. cik_irq_suspend(rdev);
  7722. radeon_wb_disable(rdev);
  7723. cik_pcie_gart_disable(rdev);
  7724. return 0;
  7725. }
  7726. /* Plan is to move initialization in that function and use
  7727. * helper function so that radeon_device_init pretty much
  7728. * do nothing more than calling asic specific function. This
  7729. * should also allow to remove a bunch of callback function
  7730. * like vram_info.
  7731. */
  7732. /**
  7733. * cik_init - asic specific driver and hw init
  7734. *
  7735. * @rdev: radeon_device pointer
  7736. *
  7737. * Setup asic specific driver variables and program the hw
  7738. * to a functional state (CIK).
  7739. * Called at driver startup.
  7740. * Returns 0 for success, errors for failure.
  7741. */
  7742. int cik_init(struct radeon_device *rdev)
  7743. {
  7744. struct radeon_ring *ring;
  7745. int r;
  7746. /* Read BIOS */
  7747. if (!radeon_get_bios(rdev)) {
  7748. if (ASIC_IS_AVIVO(rdev))
  7749. return -EINVAL;
  7750. }
  7751. /* Must be an ATOMBIOS */
  7752. if (!rdev->is_atom_bios) {
  7753. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  7754. return -EINVAL;
  7755. }
  7756. r = radeon_atombios_init(rdev);
  7757. if (r)
  7758. return r;
  7759. /* Post card if necessary */
  7760. if (!radeon_card_posted(rdev)) {
  7761. if (!rdev->bios) {
  7762. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  7763. return -EINVAL;
  7764. }
  7765. DRM_INFO("GPU not posted. posting now...\n");
  7766. atom_asic_init(rdev->mode_info.atom_context);
  7767. }
  7768. /* init golden registers */
  7769. cik_init_golden_registers(rdev);
  7770. /* Initialize scratch registers */
  7771. cik_scratch_init(rdev);
  7772. /* Initialize surface registers */
  7773. radeon_surface_init(rdev);
  7774. /* Initialize clocks */
  7775. radeon_get_clock_info(rdev->ddev);
  7776. /* Fence driver */
  7777. r = radeon_fence_driver_init(rdev);
  7778. if (r)
  7779. return r;
  7780. /* initialize memory controller */
  7781. r = cik_mc_init(rdev);
  7782. if (r)
  7783. return r;
  7784. /* Memory manager */
  7785. r = radeon_bo_init(rdev);
  7786. if (r)
  7787. return r;
  7788. if (rdev->flags & RADEON_IS_IGP) {
  7789. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  7790. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  7791. r = cik_init_microcode(rdev);
  7792. if (r) {
  7793. DRM_ERROR("Failed to load firmware!\n");
  7794. return r;
  7795. }
  7796. }
  7797. } else {
  7798. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  7799. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  7800. !rdev->mc_fw) {
  7801. r = cik_init_microcode(rdev);
  7802. if (r) {
  7803. DRM_ERROR("Failed to load firmware!\n");
  7804. return r;
  7805. }
  7806. }
  7807. }
  7808. /* Initialize power management */
  7809. radeon_pm_init(rdev);
  7810. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  7811. ring->ring_obj = NULL;
  7812. r600_ring_init(rdev, ring, 1024 * 1024);
  7813. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7814. ring->ring_obj = NULL;
  7815. r600_ring_init(rdev, ring, 1024 * 1024);
  7816. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  7817. if (r)
  7818. return r;
  7819. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7820. ring->ring_obj = NULL;
  7821. r600_ring_init(rdev, ring, 1024 * 1024);
  7822. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  7823. if (r)
  7824. return r;
  7825. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  7826. ring->ring_obj = NULL;
  7827. r600_ring_init(rdev, ring, 256 * 1024);
  7828. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  7829. ring->ring_obj = NULL;
  7830. r600_ring_init(rdev, ring, 256 * 1024);
  7831. cik_uvd_init(rdev);
  7832. cik_vce_init(rdev);
  7833. rdev->ih.ring_obj = NULL;
  7834. r600_ih_ring_init(rdev, 64 * 1024);
  7835. r = r600_pcie_gart_init(rdev);
  7836. if (r)
  7837. return r;
  7838. rdev->accel_working = true;
  7839. r = cik_startup(rdev);
  7840. if (r) {
  7841. dev_err(rdev->dev, "disabling GPU acceleration\n");
  7842. cik_cp_fini(rdev);
  7843. cik_sdma_fini(rdev);
  7844. cik_irq_fini(rdev);
  7845. sumo_rlc_fini(rdev);
  7846. cik_mec_fini(rdev);
  7847. radeon_wb_fini(rdev);
  7848. radeon_ib_pool_fini(rdev);
  7849. radeon_vm_manager_fini(rdev);
  7850. radeon_irq_kms_fini(rdev);
  7851. cik_pcie_gart_fini(rdev);
  7852. rdev->accel_working = false;
  7853. }
  7854. /* Don't start up if the MC ucode is missing.
  7855. * The default clocks and voltages before the MC ucode
  7856. * is loaded are not suffient for advanced operations.
  7857. */
  7858. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  7859. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  7860. return -EINVAL;
  7861. }
  7862. return 0;
  7863. }
  7864. /**
  7865. * cik_fini - asic specific driver and hw fini
  7866. *
  7867. * @rdev: radeon_device pointer
  7868. *
  7869. * Tear down the asic specific driver variables and program the hw
  7870. * to an idle state (CIK).
  7871. * Called at driver unload.
  7872. */
  7873. void cik_fini(struct radeon_device *rdev)
  7874. {
  7875. radeon_pm_fini(rdev);
  7876. cik_cp_fini(rdev);
  7877. cik_sdma_fini(rdev);
  7878. cik_fini_pg(rdev);
  7879. cik_fini_cg(rdev);
  7880. cik_irq_fini(rdev);
  7881. sumo_rlc_fini(rdev);
  7882. cik_mec_fini(rdev);
  7883. radeon_wb_fini(rdev);
  7884. radeon_vm_manager_fini(rdev);
  7885. radeon_ib_pool_fini(rdev);
  7886. radeon_irq_kms_fini(rdev);
  7887. uvd_v1_0_fini(rdev);
  7888. radeon_uvd_fini(rdev);
  7889. radeon_vce_fini(rdev);
  7890. cik_pcie_gart_fini(rdev);
  7891. r600_vram_scratch_fini(rdev);
  7892. radeon_gem_fini(rdev);
  7893. radeon_fence_driver_fini(rdev);
  7894. radeon_bo_fini(rdev);
  7895. radeon_atombios_fini(rdev);
  7896. kfree(rdev->bios);
  7897. rdev->bios = NULL;
  7898. }
  7899. void dce8_program_fmt(struct drm_encoder *encoder)
  7900. {
  7901. struct drm_device *dev = encoder->dev;
  7902. struct radeon_device *rdev = dev->dev_private;
  7903. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  7904. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  7905. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  7906. int bpc = 0;
  7907. u32 tmp = 0;
  7908. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  7909. if (connector) {
  7910. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  7911. bpc = radeon_get_monitor_bpc(connector);
  7912. dither = radeon_connector->dither;
  7913. }
  7914. /* LVDS/eDP FMT is set up by atom */
  7915. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  7916. return;
  7917. /* not needed for analog */
  7918. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  7919. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  7920. return;
  7921. if (bpc == 0)
  7922. return;
  7923. switch (bpc) {
  7924. case 6:
  7925. if (dither == RADEON_FMT_DITHER_ENABLE)
  7926. /* XXX sort out optimal dither settings */
  7927. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7928. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(0));
  7929. else
  7930. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(0));
  7931. break;
  7932. case 8:
  7933. if (dither == RADEON_FMT_DITHER_ENABLE)
  7934. /* XXX sort out optimal dither settings */
  7935. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7936. FMT_RGB_RANDOM_ENABLE |
  7937. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(1));
  7938. else
  7939. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(1));
  7940. break;
  7941. case 10:
  7942. if (dither == RADEON_FMT_DITHER_ENABLE)
  7943. /* XXX sort out optimal dither settings */
  7944. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  7945. FMT_RGB_RANDOM_ENABLE |
  7946. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(2));
  7947. else
  7948. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(2));
  7949. break;
  7950. default:
  7951. /* not needed */
  7952. break;
  7953. }
  7954. WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
  7955. }
  7956. /* display watermark setup */
  7957. /**
  7958. * dce8_line_buffer_adjust - Set up the line buffer
  7959. *
  7960. * @rdev: radeon_device pointer
  7961. * @radeon_crtc: the selected display controller
  7962. * @mode: the current display mode on the selected display
  7963. * controller
  7964. *
  7965. * Setup up the line buffer allocation for
  7966. * the selected display controller (CIK).
  7967. * Returns the line buffer size in pixels.
  7968. */
  7969. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  7970. struct radeon_crtc *radeon_crtc,
  7971. struct drm_display_mode *mode)
  7972. {
  7973. u32 tmp, buffer_alloc, i;
  7974. u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
  7975. /*
  7976. * Line Buffer Setup
  7977. * There are 6 line buffers, one for each display controllers.
  7978. * There are 3 partitions per LB. Select the number of partitions
  7979. * to enable based on the display width. For display widths larger
  7980. * than 4096, you need use to use 2 display controllers and combine
  7981. * them using the stereo blender.
  7982. */
  7983. if (radeon_crtc->base.enabled && mode) {
  7984. if (mode->crtc_hdisplay < 1920) {
  7985. tmp = 1;
  7986. buffer_alloc = 2;
  7987. } else if (mode->crtc_hdisplay < 2560) {
  7988. tmp = 2;
  7989. buffer_alloc = 2;
  7990. } else if (mode->crtc_hdisplay < 4096) {
  7991. tmp = 0;
  7992. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  7993. } else {
  7994. DRM_DEBUG_KMS("Mode too big for LB!\n");
  7995. tmp = 0;
  7996. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  7997. }
  7998. } else {
  7999. tmp = 1;
  8000. buffer_alloc = 0;
  8001. }
  8002. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  8003. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  8004. WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  8005. DMIF_BUFFERS_ALLOCATED(buffer_alloc));
  8006. for (i = 0; i < rdev->usec_timeout; i++) {
  8007. if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  8008. DMIF_BUFFERS_ALLOCATED_COMPLETED)
  8009. break;
  8010. udelay(1);
  8011. }
  8012. if (radeon_crtc->base.enabled && mode) {
  8013. switch (tmp) {
  8014. case 0:
  8015. default:
  8016. return 4096 * 2;
  8017. case 1:
  8018. return 1920 * 2;
  8019. case 2:
  8020. return 2560 * 2;
  8021. }
  8022. }
  8023. /* controller not enabled, so no lb used */
  8024. return 0;
  8025. }
  8026. /**
  8027. * cik_get_number_of_dram_channels - get the number of dram channels
  8028. *
  8029. * @rdev: radeon_device pointer
  8030. *
  8031. * Look up the number of video ram channels (CIK).
  8032. * Used for display watermark bandwidth calculations
  8033. * Returns the number of dram channels
  8034. */
  8035. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  8036. {
  8037. u32 tmp = RREG32(MC_SHARED_CHMAP);
  8038. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  8039. case 0:
  8040. default:
  8041. return 1;
  8042. case 1:
  8043. return 2;
  8044. case 2:
  8045. return 4;
  8046. case 3:
  8047. return 8;
  8048. case 4:
  8049. return 3;
  8050. case 5:
  8051. return 6;
  8052. case 6:
  8053. return 10;
  8054. case 7:
  8055. return 12;
  8056. case 8:
  8057. return 16;
  8058. }
  8059. }
  8060. struct dce8_wm_params {
  8061. u32 dram_channels; /* number of dram channels */
  8062. u32 yclk; /* bandwidth per dram data pin in kHz */
  8063. u32 sclk; /* engine clock in kHz */
  8064. u32 disp_clk; /* display clock in kHz */
  8065. u32 src_width; /* viewport width */
  8066. u32 active_time; /* active display time in ns */
  8067. u32 blank_time; /* blank time in ns */
  8068. bool interlaced; /* mode is interlaced */
  8069. fixed20_12 vsc; /* vertical scale ratio */
  8070. u32 num_heads; /* number of active crtcs */
  8071. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  8072. u32 lb_size; /* line buffer allocated to pipe */
  8073. u32 vtaps; /* vertical scaler taps */
  8074. };
  8075. /**
  8076. * dce8_dram_bandwidth - get the dram bandwidth
  8077. *
  8078. * @wm: watermark calculation data
  8079. *
  8080. * Calculate the raw dram bandwidth (CIK).
  8081. * Used for display watermark bandwidth calculations
  8082. * Returns the dram bandwidth in MBytes/s
  8083. */
  8084. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  8085. {
  8086. /* Calculate raw DRAM Bandwidth */
  8087. fixed20_12 dram_efficiency; /* 0.7 */
  8088. fixed20_12 yclk, dram_channels, bandwidth;
  8089. fixed20_12 a;
  8090. a.full = dfixed_const(1000);
  8091. yclk.full = dfixed_const(wm->yclk);
  8092. yclk.full = dfixed_div(yclk, a);
  8093. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  8094. a.full = dfixed_const(10);
  8095. dram_efficiency.full = dfixed_const(7);
  8096. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  8097. bandwidth.full = dfixed_mul(dram_channels, yclk);
  8098. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  8099. return dfixed_trunc(bandwidth);
  8100. }
  8101. /**
  8102. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  8103. *
  8104. * @wm: watermark calculation data
  8105. *
  8106. * Calculate the dram bandwidth used for display (CIK).
  8107. * Used for display watermark bandwidth calculations
  8108. * Returns the dram bandwidth for display in MBytes/s
  8109. */
  8110. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  8111. {
  8112. /* Calculate DRAM Bandwidth and the part allocated to display. */
  8113. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  8114. fixed20_12 yclk, dram_channels, bandwidth;
  8115. fixed20_12 a;
  8116. a.full = dfixed_const(1000);
  8117. yclk.full = dfixed_const(wm->yclk);
  8118. yclk.full = dfixed_div(yclk, a);
  8119. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  8120. a.full = dfixed_const(10);
  8121. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  8122. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  8123. bandwidth.full = dfixed_mul(dram_channels, yclk);
  8124. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  8125. return dfixed_trunc(bandwidth);
  8126. }
  8127. /**
  8128. * dce8_data_return_bandwidth - get the data return bandwidth
  8129. *
  8130. * @wm: watermark calculation data
  8131. *
  8132. * Calculate the data return bandwidth used for display (CIK).
  8133. * Used for display watermark bandwidth calculations
  8134. * Returns the data return bandwidth in MBytes/s
  8135. */
  8136. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  8137. {
  8138. /* Calculate the display Data return Bandwidth */
  8139. fixed20_12 return_efficiency; /* 0.8 */
  8140. fixed20_12 sclk, bandwidth;
  8141. fixed20_12 a;
  8142. a.full = dfixed_const(1000);
  8143. sclk.full = dfixed_const(wm->sclk);
  8144. sclk.full = dfixed_div(sclk, a);
  8145. a.full = dfixed_const(10);
  8146. return_efficiency.full = dfixed_const(8);
  8147. return_efficiency.full = dfixed_div(return_efficiency, a);
  8148. a.full = dfixed_const(32);
  8149. bandwidth.full = dfixed_mul(a, sclk);
  8150. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  8151. return dfixed_trunc(bandwidth);
  8152. }
  8153. /**
  8154. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  8155. *
  8156. * @wm: watermark calculation data
  8157. *
  8158. * Calculate the dmif bandwidth used for display (CIK).
  8159. * Used for display watermark bandwidth calculations
  8160. * Returns the dmif bandwidth in MBytes/s
  8161. */
  8162. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  8163. {
  8164. /* Calculate the DMIF Request Bandwidth */
  8165. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  8166. fixed20_12 disp_clk, bandwidth;
  8167. fixed20_12 a, b;
  8168. a.full = dfixed_const(1000);
  8169. disp_clk.full = dfixed_const(wm->disp_clk);
  8170. disp_clk.full = dfixed_div(disp_clk, a);
  8171. a.full = dfixed_const(32);
  8172. b.full = dfixed_mul(a, disp_clk);
  8173. a.full = dfixed_const(10);
  8174. disp_clk_request_efficiency.full = dfixed_const(8);
  8175. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  8176. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  8177. return dfixed_trunc(bandwidth);
  8178. }
  8179. /**
  8180. * dce8_available_bandwidth - get the min available bandwidth
  8181. *
  8182. * @wm: watermark calculation data
  8183. *
  8184. * Calculate the min available bandwidth used for display (CIK).
  8185. * Used for display watermark bandwidth calculations
  8186. * Returns the min available bandwidth in MBytes/s
  8187. */
  8188. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  8189. {
  8190. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  8191. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  8192. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  8193. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  8194. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  8195. }
  8196. /**
  8197. * dce8_average_bandwidth - get the average available bandwidth
  8198. *
  8199. * @wm: watermark calculation data
  8200. *
  8201. * Calculate the average available bandwidth used for display (CIK).
  8202. * Used for display watermark bandwidth calculations
  8203. * Returns the average available bandwidth in MBytes/s
  8204. */
  8205. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  8206. {
  8207. /* Calculate the display mode Average Bandwidth
  8208. * DisplayMode should contain the source and destination dimensions,
  8209. * timing, etc.
  8210. */
  8211. fixed20_12 bpp;
  8212. fixed20_12 line_time;
  8213. fixed20_12 src_width;
  8214. fixed20_12 bandwidth;
  8215. fixed20_12 a;
  8216. a.full = dfixed_const(1000);
  8217. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  8218. line_time.full = dfixed_div(line_time, a);
  8219. bpp.full = dfixed_const(wm->bytes_per_pixel);
  8220. src_width.full = dfixed_const(wm->src_width);
  8221. bandwidth.full = dfixed_mul(src_width, bpp);
  8222. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  8223. bandwidth.full = dfixed_div(bandwidth, line_time);
  8224. return dfixed_trunc(bandwidth);
  8225. }
  8226. /**
  8227. * dce8_latency_watermark - get the latency watermark
  8228. *
  8229. * @wm: watermark calculation data
  8230. *
  8231. * Calculate the latency watermark (CIK).
  8232. * Used for display watermark bandwidth calculations
  8233. * Returns the latency watermark in ns
  8234. */
  8235. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  8236. {
  8237. /* First calculate the latency in ns */
  8238. u32 mc_latency = 2000; /* 2000 ns. */
  8239. u32 available_bandwidth = dce8_available_bandwidth(wm);
  8240. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  8241. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  8242. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  8243. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  8244. (wm->num_heads * cursor_line_pair_return_time);
  8245. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  8246. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  8247. u32 tmp, dmif_size = 12288;
  8248. fixed20_12 a, b, c;
  8249. if (wm->num_heads == 0)
  8250. return 0;
  8251. a.full = dfixed_const(2);
  8252. b.full = dfixed_const(1);
  8253. if ((wm->vsc.full > a.full) ||
  8254. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  8255. (wm->vtaps >= 5) ||
  8256. ((wm->vsc.full >= a.full) && wm->interlaced))
  8257. max_src_lines_per_dst_line = 4;
  8258. else
  8259. max_src_lines_per_dst_line = 2;
  8260. a.full = dfixed_const(available_bandwidth);
  8261. b.full = dfixed_const(wm->num_heads);
  8262. a.full = dfixed_div(a, b);
  8263. tmp = div_u64((u64) dmif_size * (u64) wm->disp_clk, mc_latency + 512);
  8264. tmp = min(dfixed_trunc(a), tmp);
  8265. lb_fill_bw = min(tmp, wm->disp_clk * wm->bytes_per_pixel / 1000);
  8266. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  8267. b.full = dfixed_const(1000);
  8268. c.full = dfixed_const(lb_fill_bw);
  8269. b.full = dfixed_div(c, b);
  8270. a.full = dfixed_div(a, b);
  8271. line_fill_time = dfixed_trunc(a);
  8272. if (line_fill_time < wm->active_time)
  8273. return latency;
  8274. else
  8275. return latency + (line_fill_time - wm->active_time);
  8276. }
  8277. /**
  8278. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  8279. * average and available dram bandwidth
  8280. *
  8281. * @wm: watermark calculation data
  8282. *
  8283. * Check if the display average bandwidth fits in the display
  8284. * dram bandwidth (CIK).
  8285. * Used for display watermark bandwidth calculations
  8286. * Returns true if the display fits, false if not.
  8287. */
  8288. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  8289. {
  8290. if (dce8_average_bandwidth(wm) <=
  8291. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  8292. return true;
  8293. else
  8294. return false;
  8295. }
  8296. /**
  8297. * dce8_average_bandwidth_vs_available_bandwidth - check
  8298. * average and available bandwidth
  8299. *
  8300. * @wm: watermark calculation data
  8301. *
  8302. * Check if the display average bandwidth fits in the display
  8303. * available bandwidth (CIK).
  8304. * Used for display watermark bandwidth calculations
  8305. * Returns true if the display fits, false if not.
  8306. */
  8307. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  8308. {
  8309. if (dce8_average_bandwidth(wm) <=
  8310. (dce8_available_bandwidth(wm) / wm->num_heads))
  8311. return true;
  8312. else
  8313. return false;
  8314. }
  8315. /**
  8316. * dce8_check_latency_hiding - check latency hiding
  8317. *
  8318. * @wm: watermark calculation data
  8319. *
  8320. * Check latency hiding (CIK).
  8321. * Used for display watermark bandwidth calculations
  8322. * Returns true if the display fits, false if not.
  8323. */
  8324. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  8325. {
  8326. u32 lb_partitions = wm->lb_size / wm->src_width;
  8327. u32 line_time = wm->active_time + wm->blank_time;
  8328. u32 latency_tolerant_lines;
  8329. u32 latency_hiding;
  8330. fixed20_12 a;
  8331. a.full = dfixed_const(1);
  8332. if (wm->vsc.full > a.full)
  8333. latency_tolerant_lines = 1;
  8334. else {
  8335. if (lb_partitions <= (wm->vtaps + 1))
  8336. latency_tolerant_lines = 1;
  8337. else
  8338. latency_tolerant_lines = 2;
  8339. }
  8340. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  8341. if (dce8_latency_watermark(wm) <= latency_hiding)
  8342. return true;
  8343. else
  8344. return false;
  8345. }
  8346. /**
  8347. * dce8_program_watermarks - program display watermarks
  8348. *
  8349. * @rdev: radeon_device pointer
  8350. * @radeon_crtc: the selected display controller
  8351. * @lb_size: line buffer size
  8352. * @num_heads: number of display controllers in use
  8353. *
  8354. * Calculate and program the display watermarks for the
  8355. * selected display controller (CIK).
  8356. */
  8357. static void dce8_program_watermarks(struct radeon_device *rdev,
  8358. struct radeon_crtc *radeon_crtc,
  8359. u32 lb_size, u32 num_heads)
  8360. {
  8361. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  8362. struct dce8_wm_params wm_low, wm_high;
  8363. u32 active_time;
  8364. u32 line_time = 0;
  8365. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  8366. u32 tmp, wm_mask;
  8367. if (radeon_crtc->base.enabled && num_heads && mode) {
  8368. active_time = (u32) div_u64((u64)mode->crtc_hdisplay * 1000000,
  8369. (u32)mode->clock);
  8370. line_time = (u32) div_u64((u64)mode->crtc_htotal * 1000000,
  8371. (u32)mode->clock);
  8372. line_time = min(line_time, (u32)65535);
  8373. /* watermark for high clocks */
  8374. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  8375. rdev->pm.dpm_enabled) {
  8376. wm_high.yclk =
  8377. radeon_dpm_get_mclk(rdev, false) * 10;
  8378. wm_high.sclk =
  8379. radeon_dpm_get_sclk(rdev, false) * 10;
  8380. } else {
  8381. wm_high.yclk = rdev->pm.current_mclk * 10;
  8382. wm_high.sclk = rdev->pm.current_sclk * 10;
  8383. }
  8384. wm_high.disp_clk = mode->clock;
  8385. wm_high.src_width = mode->crtc_hdisplay;
  8386. wm_high.active_time = active_time;
  8387. wm_high.blank_time = line_time - wm_high.active_time;
  8388. wm_high.interlaced = false;
  8389. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  8390. wm_high.interlaced = true;
  8391. wm_high.vsc = radeon_crtc->vsc;
  8392. wm_high.vtaps = 1;
  8393. if (radeon_crtc->rmx_type != RMX_OFF)
  8394. wm_high.vtaps = 2;
  8395. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  8396. wm_high.lb_size = lb_size;
  8397. wm_high.dram_channels = cik_get_number_of_dram_channels(rdev);
  8398. wm_high.num_heads = num_heads;
  8399. /* set for high clocks */
  8400. latency_watermark_a = min(dce8_latency_watermark(&wm_high), (u32)65535);
  8401. /* possibly force display priority to high */
  8402. /* should really do this at mode validation time... */
  8403. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  8404. !dce8_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  8405. !dce8_check_latency_hiding(&wm_high) ||
  8406. (rdev->disp_priority == 2)) {
  8407. DRM_DEBUG_KMS("force priority to high\n");
  8408. }
  8409. /* watermark for low clocks */
  8410. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  8411. rdev->pm.dpm_enabled) {
  8412. wm_low.yclk =
  8413. radeon_dpm_get_mclk(rdev, true) * 10;
  8414. wm_low.sclk =
  8415. radeon_dpm_get_sclk(rdev, true) * 10;
  8416. } else {
  8417. wm_low.yclk = rdev->pm.current_mclk * 10;
  8418. wm_low.sclk = rdev->pm.current_sclk * 10;
  8419. }
  8420. wm_low.disp_clk = mode->clock;
  8421. wm_low.src_width = mode->crtc_hdisplay;
  8422. wm_low.active_time = active_time;
  8423. wm_low.blank_time = line_time - wm_low.active_time;
  8424. wm_low.interlaced = false;
  8425. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  8426. wm_low.interlaced = true;
  8427. wm_low.vsc = radeon_crtc->vsc;
  8428. wm_low.vtaps = 1;
  8429. if (radeon_crtc->rmx_type != RMX_OFF)
  8430. wm_low.vtaps = 2;
  8431. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  8432. wm_low.lb_size = lb_size;
  8433. wm_low.dram_channels = cik_get_number_of_dram_channels(rdev);
  8434. wm_low.num_heads = num_heads;
  8435. /* set for low clocks */
  8436. latency_watermark_b = min(dce8_latency_watermark(&wm_low), (u32)65535);
  8437. /* possibly force display priority to high */
  8438. /* should really do this at mode validation time... */
  8439. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  8440. !dce8_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  8441. !dce8_check_latency_hiding(&wm_low) ||
  8442. (rdev->disp_priority == 2)) {
  8443. DRM_DEBUG_KMS("force priority to high\n");
  8444. }
  8445. /* Save number of lines the linebuffer leads before the scanout */
  8446. radeon_crtc->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  8447. }
  8448. /* select wm A */
  8449. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8450. tmp = wm_mask;
  8451. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8452. tmp |= LATENCY_WATERMARK_MASK(1);
  8453. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8454. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8455. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  8456. LATENCY_HIGH_WATERMARK(line_time)));
  8457. /* select wm B */
  8458. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8459. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8460. tmp |= LATENCY_WATERMARK_MASK(2);
  8461. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8462. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8463. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  8464. LATENCY_HIGH_WATERMARK(line_time)));
  8465. /* restore original selection */
  8466. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  8467. /* save values for DPM */
  8468. radeon_crtc->line_time = line_time;
  8469. radeon_crtc->wm_high = latency_watermark_a;
  8470. radeon_crtc->wm_low = latency_watermark_b;
  8471. }
  8472. /**
  8473. * dce8_bandwidth_update - program display watermarks
  8474. *
  8475. * @rdev: radeon_device pointer
  8476. *
  8477. * Calculate and program the display watermarks and line
  8478. * buffer allocation (CIK).
  8479. */
  8480. void dce8_bandwidth_update(struct radeon_device *rdev)
  8481. {
  8482. struct drm_display_mode *mode = NULL;
  8483. u32 num_heads = 0, lb_size;
  8484. int i;
  8485. if (!rdev->mode_info.mode_config_initialized)
  8486. return;
  8487. radeon_update_display_priority(rdev);
  8488. for (i = 0; i < rdev->num_crtc; i++) {
  8489. if (rdev->mode_info.crtcs[i]->base.enabled)
  8490. num_heads++;
  8491. }
  8492. for (i = 0; i < rdev->num_crtc; i++) {
  8493. mode = &rdev->mode_info.crtcs[i]->base.mode;
  8494. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  8495. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  8496. }
  8497. }
  8498. /**
  8499. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  8500. *
  8501. * @rdev: radeon_device pointer
  8502. *
  8503. * Fetches a GPU clock counter snapshot (SI).
  8504. * Returns the 64 bit clock counter snapshot.
  8505. */
  8506. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  8507. {
  8508. uint64_t clock;
  8509. mutex_lock(&rdev->gpu_clock_mutex);
  8510. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  8511. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  8512. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  8513. mutex_unlock(&rdev->gpu_clock_mutex);
  8514. return clock;
  8515. }
  8516. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  8517. u32 cntl_reg, u32 status_reg)
  8518. {
  8519. int r, i;
  8520. struct atom_clock_dividers dividers;
  8521. uint32_t tmp;
  8522. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  8523. clock, false, &dividers);
  8524. if (r)
  8525. return r;
  8526. tmp = RREG32_SMC(cntl_reg);
  8527. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  8528. tmp |= dividers.post_divider;
  8529. WREG32_SMC(cntl_reg, tmp);
  8530. for (i = 0; i < 100; i++) {
  8531. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  8532. break;
  8533. mdelay(10);
  8534. }
  8535. if (i == 100)
  8536. return -ETIMEDOUT;
  8537. return 0;
  8538. }
  8539. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  8540. {
  8541. int r = 0;
  8542. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  8543. if (r)
  8544. return r;
  8545. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  8546. return r;
  8547. }
  8548. int cik_set_vce_clocks(struct radeon_device *rdev, u32 evclk, u32 ecclk)
  8549. {
  8550. int r, i;
  8551. struct atom_clock_dividers dividers;
  8552. u32 tmp;
  8553. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  8554. ecclk, false, &dividers);
  8555. if (r)
  8556. return r;
  8557. for (i = 0; i < 100; i++) {
  8558. if (RREG32_SMC(CG_ECLK_STATUS) & ECLK_STATUS)
  8559. break;
  8560. mdelay(10);
  8561. }
  8562. if (i == 100)
  8563. return -ETIMEDOUT;
  8564. tmp = RREG32_SMC(CG_ECLK_CNTL);
  8565. tmp &= ~(ECLK_DIR_CNTL_EN|ECLK_DIVIDER_MASK);
  8566. tmp |= dividers.post_divider;
  8567. WREG32_SMC(CG_ECLK_CNTL, tmp);
  8568. for (i = 0; i < 100; i++) {
  8569. if (RREG32_SMC(CG_ECLK_STATUS) & ECLK_STATUS)
  8570. break;
  8571. mdelay(10);
  8572. }
  8573. if (i == 100)
  8574. return -ETIMEDOUT;
  8575. return 0;
  8576. }
  8577. static void cik_pcie_gen3_enable(struct radeon_device *rdev)
  8578. {
  8579. struct pci_dev *root = rdev->pdev->bus->self;
  8580. enum pci_bus_speed speed_cap;
  8581. int bridge_pos, gpu_pos;
  8582. u32 speed_cntl, current_data_rate;
  8583. int i;
  8584. u16 tmp16;
  8585. if (pci_is_root_bus(rdev->pdev->bus))
  8586. return;
  8587. if (radeon_pcie_gen2 == 0)
  8588. return;
  8589. if (rdev->flags & RADEON_IS_IGP)
  8590. return;
  8591. if (!(rdev->flags & RADEON_IS_PCIE))
  8592. return;
  8593. speed_cap = pcie_get_speed_cap(root);
  8594. if (speed_cap == PCI_SPEED_UNKNOWN)
  8595. return;
  8596. if ((speed_cap != PCIE_SPEED_8_0GT) &&
  8597. (speed_cap != PCIE_SPEED_5_0GT))
  8598. return;
  8599. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8600. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  8601. LC_CURRENT_DATA_RATE_SHIFT;
  8602. if (speed_cap == PCIE_SPEED_8_0GT) {
  8603. if (current_data_rate == 2) {
  8604. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  8605. return;
  8606. }
  8607. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  8608. } else if (speed_cap == PCIE_SPEED_5_0GT) {
  8609. if (current_data_rate == 1) {
  8610. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  8611. return;
  8612. }
  8613. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  8614. }
  8615. bridge_pos = pci_pcie_cap(root);
  8616. if (!bridge_pos)
  8617. return;
  8618. gpu_pos = pci_pcie_cap(rdev->pdev);
  8619. if (!gpu_pos)
  8620. return;
  8621. if (speed_cap == PCIE_SPEED_8_0GT) {
  8622. /* re-try equalization if gen3 is not already enabled */
  8623. if (current_data_rate != 2) {
  8624. u16 bridge_cfg, gpu_cfg;
  8625. u16 bridge_cfg2, gpu_cfg2;
  8626. u32 max_lw, current_lw, tmp;
  8627. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8628. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8629. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  8630. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8631. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  8632. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8633. tmp = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  8634. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  8635. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  8636. if (current_lw < max_lw) {
  8637. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  8638. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  8639. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  8640. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  8641. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  8642. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  8643. }
  8644. }
  8645. for (i = 0; i < 10; i++) {
  8646. /* check status */
  8647. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  8648. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  8649. break;
  8650. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8651. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8652. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  8653. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  8654. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8655. tmp |= LC_SET_QUIESCE;
  8656. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8657. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8658. tmp |= LC_REDO_EQ;
  8659. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8660. mdelay(100);
  8661. /* linkctl */
  8662. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  8663. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8664. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  8665. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8666. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  8667. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8668. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  8669. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8670. /* linkctl2 */
  8671. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  8672. tmp16 &= ~((1 << 4) | (7 << 9));
  8673. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  8674. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  8675. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8676. tmp16 &= ~((1 << 4) | (7 << 9));
  8677. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  8678. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8679. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8680. tmp &= ~LC_SET_QUIESCE;
  8681. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8682. }
  8683. }
  8684. }
  8685. /* set the link speed */
  8686. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  8687. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  8688. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  8689. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8690. tmp16 &= ~0xf;
  8691. if (speed_cap == PCIE_SPEED_8_0GT)
  8692. tmp16 |= 3; /* gen3 */
  8693. else if (speed_cap == PCIE_SPEED_5_0GT)
  8694. tmp16 |= 2; /* gen2 */
  8695. else
  8696. tmp16 |= 1; /* gen1 */
  8697. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8698. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8699. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  8700. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  8701. for (i = 0; i < rdev->usec_timeout; i++) {
  8702. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8703. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  8704. break;
  8705. udelay(1);
  8706. }
  8707. }
  8708. static void cik_program_aspm(struct radeon_device *rdev)
  8709. {
  8710. u32 data, orig;
  8711. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  8712. bool disable_clkreq = false;
  8713. if (radeon_aspm == 0)
  8714. return;
  8715. /* XXX double check IGPs */
  8716. if (rdev->flags & RADEON_IS_IGP)
  8717. return;
  8718. if (!(rdev->flags & RADEON_IS_PCIE))
  8719. return;
  8720. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  8721. data &= ~LC_XMIT_N_FTS_MASK;
  8722. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  8723. if (orig != data)
  8724. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  8725. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  8726. data |= LC_GO_TO_RECOVERY;
  8727. if (orig != data)
  8728. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  8729. orig = data = RREG32_PCIE_PORT(PCIE_P_CNTL);
  8730. data |= P_IGNORE_EDB_ERR;
  8731. if (orig != data)
  8732. WREG32_PCIE_PORT(PCIE_P_CNTL, data);
  8733. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  8734. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  8735. data |= LC_PMI_TO_L1_DIS;
  8736. if (!disable_l0s)
  8737. data |= LC_L0S_INACTIVITY(7);
  8738. if (!disable_l1) {
  8739. data |= LC_L1_INACTIVITY(7);
  8740. data &= ~LC_PMI_TO_L1_DIS;
  8741. if (orig != data)
  8742. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8743. if (!disable_plloff_in_l1) {
  8744. bool clk_req_support;
  8745. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0);
  8746. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  8747. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  8748. if (orig != data)
  8749. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0, data);
  8750. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1);
  8751. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  8752. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  8753. if (orig != data)
  8754. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1, data);
  8755. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0);
  8756. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  8757. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  8758. if (orig != data)
  8759. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0, data);
  8760. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1);
  8761. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  8762. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  8763. if (orig != data)
  8764. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1, data);
  8765. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  8766. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  8767. data |= LC_DYN_LANES_PWR_STATE(3);
  8768. if (orig != data)
  8769. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  8770. if (!disable_clkreq &&
  8771. !pci_is_root_bus(rdev->pdev->bus)) {
  8772. struct pci_dev *root = rdev->pdev->bus->self;
  8773. u32 lnkcap;
  8774. clk_req_support = false;
  8775. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  8776. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  8777. clk_req_support = true;
  8778. } else {
  8779. clk_req_support = false;
  8780. }
  8781. if (clk_req_support) {
  8782. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  8783. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  8784. if (orig != data)
  8785. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  8786. orig = data = RREG32_SMC(THM_CLK_CNTL);
  8787. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  8788. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  8789. if (orig != data)
  8790. WREG32_SMC(THM_CLK_CNTL, data);
  8791. orig = data = RREG32_SMC(MISC_CLK_CTRL);
  8792. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  8793. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  8794. if (orig != data)
  8795. WREG32_SMC(MISC_CLK_CTRL, data);
  8796. orig = data = RREG32_SMC(CG_CLKPIN_CNTL);
  8797. data &= ~BCLK_AS_XCLK;
  8798. if (orig != data)
  8799. WREG32_SMC(CG_CLKPIN_CNTL, data);
  8800. orig = data = RREG32_SMC(CG_CLKPIN_CNTL_2);
  8801. data &= ~FORCE_BIF_REFCLK_EN;
  8802. if (orig != data)
  8803. WREG32_SMC(CG_CLKPIN_CNTL_2, data);
  8804. orig = data = RREG32_SMC(MPLL_BYPASSCLK_SEL);
  8805. data &= ~MPLL_CLKOUT_SEL_MASK;
  8806. data |= MPLL_CLKOUT_SEL(4);
  8807. if (orig != data)
  8808. WREG32_SMC(MPLL_BYPASSCLK_SEL, data);
  8809. }
  8810. }
  8811. } else {
  8812. if (orig != data)
  8813. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8814. }
  8815. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  8816. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  8817. if (orig != data)
  8818. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  8819. if (!disable_l0s) {
  8820. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  8821. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  8822. data = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  8823. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  8824. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  8825. data &= ~LC_L0S_INACTIVITY_MASK;
  8826. if (orig != data)
  8827. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  8828. }
  8829. }
  8830. }
  8831. }