r300.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include <drm/radeon_drm.h>
  37. #include "r100_track.h"
  38. #include "r300d.h"
  39. #include "rv350d.h"
  40. #include "r300_reg_safe.h"
  41. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  42. *
  43. * GPU Errata:
  44. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  45. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  46. * However, scheduling such write to the ring seems harmless, i suspect
  47. * the CP read collide with the flush somehow, or maybe the MC, hard to
  48. * tell. (Jerome Glisse)
  49. */
  50. /*
  51. * Indirect registers accessor
  52. */
  53. uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  54. {
  55. unsigned long flags;
  56. uint32_t r;
  57. spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
  58. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  59. r = RREG32(RADEON_PCIE_DATA);
  60. spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
  61. return r;
  62. }
  63. void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  64. {
  65. unsigned long flags;
  66. spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
  67. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  68. WREG32(RADEON_PCIE_DATA, (v));
  69. spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
  70. }
  71. /*
  72. * rv370,rv380 PCIE GART
  73. */
  74. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  75. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  76. {
  77. uint32_t tmp;
  78. int i;
  79. /* Workaround HW bug do flush 2 times */
  80. for (i = 0; i < 2; i++) {
  81. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  82. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  83. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  84. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  85. }
  86. mb();
  87. }
  88. #define R300_PTE_UNSNOOPED (1 << 0)
  89. #define R300_PTE_WRITEABLE (1 << 2)
  90. #define R300_PTE_READABLE (1 << 3)
  91. uint64_t rv370_pcie_gart_get_page_entry(uint64_t addr, uint32_t flags)
  92. {
  93. addr = (lower_32_bits(addr) >> 8) |
  94. ((upper_32_bits(addr) & 0xff) << 24);
  95. if (flags & RADEON_GART_PAGE_READ)
  96. addr |= R300_PTE_READABLE;
  97. if (flags & RADEON_GART_PAGE_WRITE)
  98. addr |= R300_PTE_WRITEABLE;
  99. if (!(flags & RADEON_GART_PAGE_SNOOP))
  100. addr |= R300_PTE_UNSNOOPED;
  101. return addr;
  102. }
  103. void rv370_pcie_gart_set_page(struct radeon_device *rdev, unsigned i,
  104. uint64_t entry)
  105. {
  106. void __iomem *ptr = rdev->gart.ptr;
  107. /* on x86 we want this to be CPU endian, on powerpc
  108. * on powerpc without HW swappers, it'll get swapped on way
  109. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  110. writel(entry, ((void __iomem *)ptr) + (i * 4));
  111. }
  112. int rv370_pcie_gart_init(struct radeon_device *rdev)
  113. {
  114. int r;
  115. if (rdev->gart.robj) {
  116. WARN(1, "RV370 PCIE GART already initialized\n");
  117. return 0;
  118. }
  119. /* Initialize common gart structure */
  120. r = radeon_gart_init(rdev);
  121. if (r)
  122. return r;
  123. r = rv370_debugfs_pcie_gart_info_init(rdev);
  124. if (r)
  125. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  126. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  127. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  128. rdev->asic->gart.get_page_entry = &rv370_pcie_gart_get_page_entry;
  129. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  130. return radeon_gart_table_vram_alloc(rdev);
  131. }
  132. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  133. {
  134. uint32_t table_addr;
  135. uint32_t tmp;
  136. int r;
  137. if (rdev->gart.robj == NULL) {
  138. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  139. return -EINVAL;
  140. }
  141. r = radeon_gart_table_vram_pin(rdev);
  142. if (r)
  143. return r;
  144. /* discard memory request outside of configured range */
  145. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  146. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  147. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  148. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  149. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  150. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  151. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  152. table_addr = rdev->gart.table_addr;
  153. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  154. /* FIXME: setup default page */
  155. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  156. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  157. /* Clear error */
  158. WREG32_PCIE(RADEON_PCIE_TX_GART_ERROR, 0);
  159. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  160. tmp |= RADEON_PCIE_TX_GART_EN;
  161. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  162. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  163. rv370_pcie_gart_tlb_flush(rdev);
  164. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  165. (unsigned)(rdev->mc.gtt_size >> 20),
  166. (unsigned long long)table_addr);
  167. rdev->gart.ready = true;
  168. return 0;
  169. }
  170. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  171. {
  172. u32 tmp;
  173. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, 0);
  174. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, 0);
  175. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  176. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  177. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  178. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  179. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  180. radeon_gart_table_vram_unpin(rdev);
  181. }
  182. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  183. {
  184. radeon_gart_fini(rdev);
  185. rv370_pcie_gart_disable(rdev);
  186. radeon_gart_table_vram_free(rdev);
  187. }
  188. void r300_fence_ring_emit(struct radeon_device *rdev,
  189. struct radeon_fence *fence)
  190. {
  191. struct radeon_ring *ring = &rdev->ring[fence->ring];
  192. /* Who ever call radeon_fence_emit should call ring_lock and ask
  193. * for enough space (today caller are ib schedule and buffer move) */
  194. /* Write SC register so SC & US assert idle */
  195. radeon_ring_write(ring, PACKET0(R300_RE_SCISSORS_TL, 0));
  196. radeon_ring_write(ring, 0);
  197. radeon_ring_write(ring, PACKET0(R300_RE_SCISSORS_BR, 0));
  198. radeon_ring_write(ring, 0);
  199. /* Flush 3D cache */
  200. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  201. radeon_ring_write(ring, R300_RB3D_DC_FLUSH);
  202. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  203. radeon_ring_write(ring, R300_ZC_FLUSH);
  204. /* Wait until IDLE & CLEAN */
  205. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  206. radeon_ring_write(ring, (RADEON_WAIT_3D_IDLECLEAN |
  207. RADEON_WAIT_2D_IDLECLEAN |
  208. RADEON_WAIT_DMA_GUI_IDLE));
  209. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  210. radeon_ring_write(ring, rdev->config.r300.hdp_cntl |
  211. RADEON_HDP_READ_BUFFER_INVALIDATE);
  212. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  213. radeon_ring_write(ring, rdev->config.r300.hdp_cntl);
  214. /* Emit fence sequence & fire IRQ */
  215. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  216. radeon_ring_write(ring, fence->seq);
  217. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  218. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  219. }
  220. void r300_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  221. {
  222. unsigned gb_tile_config;
  223. int r;
  224. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  225. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  226. switch(rdev->num_gb_pipes) {
  227. case 2:
  228. gb_tile_config |= R300_PIPE_COUNT_R300;
  229. break;
  230. case 3:
  231. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  232. break;
  233. case 4:
  234. gb_tile_config |= R300_PIPE_COUNT_R420;
  235. break;
  236. case 1:
  237. default:
  238. gb_tile_config |= R300_PIPE_COUNT_RV350;
  239. break;
  240. }
  241. r = radeon_ring_lock(rdev, ring, 64);
  242. if (r) {
  243. return;
  244. }
  245. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  246. radeon_ring_write(ring,
  247. RADEON_ISYNC_ANY2D_IDLE3D |
  248. RADEON_ISYNC_ANY3D_IDLE2D |
  249. RADEON_ISYNC_WAIT_IDLEGUI |
  250. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  251. radeon_ring_write(ring, PACKET0(R300_GB_TILE_CONFIG, 0));
  252. radeon_ring_write(ring, gb_tile_config);
  253. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  254. radeon_ring_write(ring,
  255. RADEON_WAIT_2D_IDLECLEAN |
  256. RADEON_WAIT_3D_IDLECLEAN);
  257. radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0));
  258. radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG);
  259. radeon_ring_write(ring, PACKET0(R300_GB_SELECT, 0));
  260. radeon_ring_write(ring, 0);
  261. radeon_ring_write(ring, PACKET0(R300_GB_ENABLE, 0));
  262. radeon_ring_write(ring, 0);
  263. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  264. radeon_ring_write(ring, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  265. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  266. radeon_ring_write(ring, R300_ZC_FLUSH | R300_ZC_FREE);
  267. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  268. radeon_ring_write(ring,
  269. RADEON_WAIT_2D_IDLECLEAN |
  270. RADEON_WAIT_3D_IDLECLEAN);
  271. radeon_ring_write(ring, PACKET0(R300_GB_AA_CONFIG, 0));
  272. radeon_ring_write(ring, 0);
  273. radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  274. radeon_ring_write(ring, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  275. radeon_ring_write(ring, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  276. radeon_ring_write(ring, R300_ZC_FLUSH | R300_ZC_FREE);
  277. radeon_ring_write(ring, PACKET0(R300_GB_MSPOS0, 0));
  278. radeon_ring_write(ring,
  279. ((6 << R300_MS_X0_SHIFT) |
  280. (6 << R300_MS_Y0_SHIFT) |
  281. (6 << R300_MS_X1_SHIFT) |
  282. (6 << R300_MS_Y1_SHIFT) |
  283. (6 << R300_MS_X2_SHIFT) |
  284. (6 << R300_MS_Y2_SHIFT) |
  285. (6 << R300_MSBD0_Y_SHIFT) |
  286. (6 << R300_MSBD0_X_SHIFT)));
  287. radeon_ring_write(ring, PACKET0(R300_GB_MSPOS1, 0));
  288. radeon_ring_write(ring,
  289. ((6 << R300_MS_X3_SHIFT) |
  290. (6 << R300_MS_Y3_SHIFT) |
  291. (6 << R300_MS_X4_SHIFT) |
  292. (6 << R300_MS_Y4_SHIFT) |
  293. (6 << R300_MS_X5_SHIFT) |
  294. (6 << R300_MS_Y5_SHIFT) |
  295. (6 << R300_MSBD1_SHIFT)));
  296. radeon_ring_write(ring, PACKET0(R300_GA_ENHANCE, 0));
  297. radeon_ring_write(ring, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  298. radeon_ring_write(ring, PACKET0(R300_GA_POLY_MODE, 0));
  299. radeon_ring_write(ring,
  300. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  301. radeon_ring_write(ring, PACKET0(R300_GA_ROUND_MODE, 0));
  302. radeon_ring_write(ring,
  303. R300_GEOMETRY_ROUND_NEAREST |
  304. R300_COLOR_ROUND_NEAREST);
  305. radeon_ring_unlock_commit(rdev, ring, false);
  306. }
  307. static void r300_errata(struct radeon_device *rdev)
  308. {
  309. rdev->pll_errata = 0;
  310. if (rdev->family == CHIP_R300 &&
  311. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  312. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  313. }
  314. }
  315. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  316. {
  317. unsigned i;
  318. uint32_t tmp;
  319. for (i = 0; i < rdev->usec_timeout; i++) {
  320. /* read MC_STATUS */
  321. tmp = RREG32(RADEON_MC_STATUS);
  322. if (tmp & R300_MC_IDLE) {
  323. return 0;
  324. }
  325. DRM_UDELAY(1);
  326. }
  327. return -1;
  328. }
  329. static void r300_gpu_init(struct radeon_device *rdev)
  330. {
  331. uint32_t gb_tile_config, tmp;
  332. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  333. (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
  334. /* r300,r350 */
  335. rdev->num_gb_pipes = 2;
  336. } else {
  337. /* rv350,rv370,rv380,r300 AD, r350 AH */
  338. rdev->num_gb_pipes = 1;
  339. }
  340. rdev->num_z_pipes = 1;
  341. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  342. switch (rdev->num_gb_pipes) {
  343. case 2:
  344. gb_tile_config |= R300_PIPE_COUNT_R300;
  345. break;
  346. case 3:
  347. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  348. break;
  349. case 4:
  350. gb_tile_config |= R300_PIPE_COUNT_R420;
  351. break;
  352. default:
  353. case 1:
  354. gb_tile_config |= R300_PIPE_COUNT_RV350;
  355. break;
  356. }
  357. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  358. if (r100_gui_wait_for_idle(rdev)) {
  359. pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n");
  360. }
  361. tmp = RREG32(R300_DST_PIPE_CONFIG);
  362. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  363. WREG32(R300_RB2D_DSTCACHE_MODE,
  364. R300_DC_AUTOFLUSH_ENABLE |
  365. R300_DC_DC_DISABLE_IGNORE_PE);
  366. if (r100_gui_wait_for_idle(rdev)) {
  367. pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n");
  368. }
  369. if (r300_mc_wait_for_idle(rdev)) {
  370. pr_warn("Failed to wait MC idle while programming pipes. Bad things might happen.\n");
  371. }
  372. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized\n",
  373. rdev->num_gb_pipes, rdev->num_z_pipes);
  374. }
  375. int r300_asic_reset(struct radeon_device *rdev, bool hard)
  376. {
  377. struct r100_mc_save save;
  378. u32 status, tmp;
  379. int ret = 0;
  380. status = RREG32(R_000E40_RBBM_STATUS);
  381. if (!G_000E40_GUI_ACTIVE(status)) {
  382. return 0;
  383. }
  384. r100_mc_stop(rdev, &save);
  385. status = RREG32(R_000E40_RBBM_STATUS);
  386. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  387. /* stop CP */
  388. WREG32(RADEON_CP_CSQ_CNTL, 0);
  389. tmp = RREG32(RADEON_CP_RB_CNTL);
  390. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  391. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  392. WREG32(RADEON_CP_RB_WPTR, 0);
  393. WREG32(RADEON_CP_RB_CNTL, tmp);
  394. /* save PCI state */
  395. pci_save_state(rdev->pdev);
  396. /* disable bus mastering */
  397. r100_bm_disable(rdev);
  398. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  399. S_0000F0_SOFT_RESET_GA(1));
  400. RREG32(R_0000F0_RBBM_SOFT_RESET);
  401. mdelay(500);
  402. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  403. mdelay(1);
  404. status = RREG32(R_000E40_RBBM_STATUS);
  405. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  406. /* resetting the CP seems to be problematic sometimes it end up
  407. * hard locking the computer, but it's necessary for successful
  408. * reset more test & playing is needed on R3XX/R4XX to find a
  409. * reliable (if any solution)
  410. */
  411. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  412. RREG32(R_0000F0_RBBM_SOFT_RESET);
  413. mdelay(500);
  414. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  415. mdelay(1);
  416. status = RREG32(R_000E40_RBBM_STATUS);
  417. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  418. /* restore PCI & busmastering */
  419. pci_restore_state(rdev->pdev);
  420. r100_enable_bm(rdev);
  421. /* Check if GPU is idle */
  422. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  423. dev_err(rdev->dev, "failed to reset GPU\n");
  424. ret = -1;
  425. } else
  426. dev_info(rdev->dev, "GPU reset succeed\n");
  427. r100_mc_resume(rdev, &save);
  428. return ret;
  429. }
  430. /*
  431. * r300,r350,rv350,rv380 VRAM info
  432. */
  433. void r300_mc_init(struct radeon_device *rdev)
  434. {
  435. u64 base;
  436. u32 tmp;
  437. /* DDR for all card after R300 & IGP */
  438. rdev->mc.vram_is_ddr = true;
  439. tmp = RREG32(RADEON_MEM_CNTL);
  440. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  441. switch (tmp) {
  442. case 0: rdev->mc.vram_width = 64; break;
  443. case 1: rdev->mc.vram_width = 128; break;
  444. case 2: rdev->mc.vram_width = 256; break;
  445. default: rdev->mc.vram_width = 128; break;
  446. }
  447. r100_vram_init_sizes(rdev);
  448. base = rdev->mc.aper_base;
  449. if (rdev->flags & RADEON_IS_IGP)
  450. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  451. radeon_vram_location(rdev, &rdev->mc, base);
  452. rdev->mc.gtt_base_align = 0;
  453. if (!(rdev->flags & RADEON_IS_AGP))
  454. radeon_gtt_location(rdev, &rdev->mc);
  455. radeon_update_bandwidth_info(rdev);
  456. }
  457. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  458. {
  459. uint32_t link_width_cntl, mask;
  460. if (rdev->flags & RADEON_IS_IGP)
  461. return;
  462. if (!(rdev->flags & RADEON_IS_PCIE))
  463. return;
  464. /* FIXME wait for idle */
  465. switch (lanes) {
  466. case 0:
  467. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  468. break;
  469. case 1:
  470. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  471. break;
  472. case 2:
  473. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  474. break;
  475. case 4:
  476. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  477. break;
  478. case 8:
  479. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  480. break;
  481. case 12:
  482. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  483. break;
  484. case 16:
  485. default:
  486. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  487. break;
  488. }
  489. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  490. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  491. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  492. return;
  493. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  494. RADEON_PCIE_LC_RECONFIG_NOW |
  495. RADEON_PCIE_LC_RECONFIG_LATER |
  496. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  497. link_width_cntl |= mask;
  498. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  499. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  500. RADEON_PCIE_LC_RECONFIG_NOW));
  501. /* wait for lane set to complete */
  502. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  503. while (link_width_cntl == 0xffffffff)
  504. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  505. }
  506. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  507. {
  508. u32 link_width_cntl;
  509. if (rdev->flags & RADEON_IS_IGP)
  510. return 0;
  511. if (!(rdev->flags & RADEON_IS_PCIE))
  512. return 0;
  513. /* FIXME wait for idle */
  514. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  515. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  516. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  517. return 0;
  518. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  519. return 1;
  520. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  521. return 2;
  522. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  523. return 4;
  524. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  525. return 8;
  526. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  527. default:
  528. return 16;
  529. }
  530. }
  531. #if defined(CONFIG_DEBUG_FS)
  532. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  533. {
  534. struct drm_info_node *node = (struct drm_info_node *) m->private;
  535. struct drm_device *dev = node->minor->dev;
  536. struct radeon_device *rdev = dev->dev_private;
  537. uint32_t tmp;
  538. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  539. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  540. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  541. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  542. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  543. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  544. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  545. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  546. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  547. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  548. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  549. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  550. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  551. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  552. return 0;
  553. }
  554. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  555. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  556. };
  557. #endif
  558. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  559. {
  560. #if defined(CONFIG_DEBUG_FS)
  561. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  562. #else
  563. return 0;
  564. #endif
  565. }
  566. static int r300_packet0_check(struct radeon_cs_parser *p,
  567. struct radeon_cs_packet *pkt,
  568. unsigned idx, unsigned reg)
  569. {
  570. struct radeon_bo_list *reloc;
  571. struct r100_cs_track *track;
  572. volatile uint32_t *ib;
  573. uint32_t tmp, tile_flags = 0;
  574. unsigned i;
  575. int r;
  576. u32 idx_value;
  577. ib = p->ib.ptr;
  578. track = (struct r100_cs_track *)p->track;
  579. idx_value = radeon_get_ib_value(p, idx);
  580. switch(reg) {
  581. case AVIVO_D1MODE_VLINE_START_END:
  582. case RADEON_CRTC_GUI_TRIG_VLINE:
  583. r = r100_cs_packet_parse_vline(p);
  584. if (r) {
  585. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  586. idx, reg);
  587. radeon_cs_dump_packet(p, pkt);
  588. return r;
  589. }
  590. break;
  591. case RADEON_DST_PITCH_OFFSET:
  592. case RADEON_SRC_PITCH_OFFSET:
  593. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  594. if (r)
  595. return r;
  596. break;
  597. case R300_RB3D_COLOROFFSET0:
  598. case R300_RB3D_COLOROFFSET1:
  599. case R300_RB3D_COLOROFFSET2:
  600. case R300_RB3D_COLOROFFSET3:
  601. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  602. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  603. if (r) {
  604. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  605. idx, reg);
  606. radeon_cs_dump_packet(p, pkt);
  607. return r;
  608. }
  609. track->cb[i].robj = reloc->robj;
  610. track->cb[i].offset = idx_value;
  611. track->cb_dirty = true;
  612. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  613. break;
  614. case R300_ZB_DEPTHOFFSET:
  615. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  616. if (r) {
  617. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  618. idx, reg);
  619. radeon_cs_dump_packet(p, pkt);
  620. return r;
  621. }
  622. track->zb.robj = reloc->robj;
  623. track->zb.offset = idx_value;
  624. track->zb_dirty = true;
  625. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  626. break;
  627. case R300_TX_OFFSET_0:
  628. case R300_TX_OFFSET_0+4:
  629. case R300_TX_OFFSET_0+8:
  630. case R300_TX_OFFSET_0+12:
  631. case R300_TX_OFFSET_0+16:
  632. case R300_TX_OFFSET_0+20:
  633. case R300_TX_OFFSET_0+24:
  634. case R300_TX_OFFSET_0+28:
  635. case R300_TX_OFFSET_0+32:
  636. case R300_TX_OFFSET_0+36:
  637. case R300_TX_OFFSET_0+40:
  638. case R300_TX_OFFSET_0+44:
  639. case R300_TX_OFFSET_0+48:
  640. case R300_TX_OFFSET_0+52:
  641. case R300_TX_OFFSET_0+56:
  642. case R300_TX_OFFSET_0+60:
  643. i = (reg - R300_TX_OFFSET_0) >> 2;
  644. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  645. if (r) {
  646. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  647. idx, reg);
  648. radeon_cs_dump_packet(p, pkt);
  649. return r;
  650. }
  651. if (p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) {
  652. ib[idx] = (idx_value & 31) | /* keep the 1st 5 bits */
  653. ((idx_value & ~31) + (u32)reloc->gpu_offset);
  654. } else {
  655. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  656. tile_flags |= R300_TXO_MACRO_TILE;
  657. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  658. tile_flags |= R300_TXO_MICRO_TILE;
  659. else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE)
  660. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  661. tmp = idx_value + ((u32)reloc->gpu_offset);
  662. tmp |= tile_flags;
  663. ib[idx] = tmp;
  664. }
  665. track->textures[i].robj = reloc->robj;
  666. track->tex_dirty = true;
  667. break;
  668. /* Tracked registers */
  669. case 0x2084:
  670. /* VAP_VF_CNTL */
  671. track->vap_vf_cntl = idx_value;
  672. break;
  673. case 0x20B4:
  674. /* VAP_VTX_SIZE */
  675. track->vtx_size = idx_value & 0x7F;
  676. break;
  677. case 0x2134:
  678. /* VAP_VF_MAX_VTX_INDX */
  679. track->max_indx = idx_value & 0x00FFFFFFUL;
  680. break;
  681. case 0x2088:
  682. /* VAP_ALT_NUM_VERTICES - only valid on r500 */
  683. if (p->rdev->family < CHIP_RV515)
  684. goto fail;
  685. track->vap_alt_nverts = idx_value & 0xFFFFFF;
  686. break;
  687. case 0x43E4:
  688. /* SC_SCISSOR1 */
  689. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  690. if (p->rdev->family < CHIP_RV515) {
  691. track->maxy -= 1440;
  692. }
  693. track->cb_dirty = true;
  694. track->zb_dirty = true;
  695. break;
  696. case 0x4E00:
  697. /* RB3D_CCTL */
  698. if ((idx_value & (1 << 10)) && /* CMASK_ENABLE */
  699. p->rdev->cmask_filp != p->filp) {
  700. DRM_ERROR("Invalid RB3D_CCTL: Cannot enable CMASK.\n");
  701. return -EINVAL;
  702. }
  703. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  704. track->cb_dirty = true;
  705. break;
  706. case 0x4E38:
  707. case 0x4E3C:
  708. case 0x4E40:
  709. case 0x4E44:
  710. /* RB3D_COLORPITCH0 */
  711. /* RB3D_COLORPITCH1 */
  712. /* RB3D_COLORPITCH2 */
  713. /* RB3D_COLORPITCH3 */
  714. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  715. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  716. if (r) {
  717. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  718. idx, reg);
  719. radeon_cs_dump_packet(p, pkt);
  720. return r;
  721. }
  722. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  723. tile_flags |= R300_COLOR_TILE_ENABLE;
  724. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  725. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  726. else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE)
  727. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  728. tmp = idx_value & ~(0x7 << 16);
  729. tmp |= tile_flags;
  730. ib[idx] = tmp;
  731. }
  732. i = (reg - 0x4E38) >> 2;
  733. track->cb[i].pitch = idx_value & 0x3FFE;
  734. switch (((idx_value >> 21) & 0xF)) {
  735. case 9:
  736. case 11:
  737. case 12:
  738. track->cb[i].cpp = 1;
  739. break;
  740. case 3:
  741. case 4:
  742. case 13:
  743. case 15:
  744. track->cb[i].cpp = 2;
  745. break;
  746. case 5:
  747. if (p->rdev->family < CHIP_RV515) {
  748. DRM_ERROR("Invalid color buffer format (%d)!\n",
  749. ((idx_value >> 21) & 0xF));
  750. return -EINVAL;
  751. }
  752. /* Pass through. */
  753. case 6:
  754. track->cb[i].cpp = 4;
  755. break;
  756. case 10:
  757. track->cb[i].cpp = 8;
  758. break;
  759. case 7:
  760. track->cb[i].cpp = 16;
  761. break;
  762. default:
  763. DRM_ERROR("Invalid color buffer format (%d) !\n",
  764. ((idx_value >> 21) & 0xF));
  765. return -EINVAL;
  766. }
  767. track->cb_dirty = true;
  768. break;
  769. case 0x4F00:
  770. /* ZB_CNTL */
  771. if (idx_value & 2) {
  772. track->z_enabled = true;
  773. } else {
  774. track->z_enabled = false;
  775. }
  776. track->zb_dirty = true;
  777. break;
  778. case 0x4F10:
  779. /* ZB_FORMAT */
  780. switch ((idx_value & 0xF)) {
  781. case 0:
  782. case 1:
  783. track->zb.cpp = 2;
  784. break;
  785. case 2:
  786. track->zb.cpp = 4;
  787. break;
  788. default:
  789. DRM_ERROR("Invalid z buffer format (%d) !\n",
  790. (idx_value & 0xF));
  791. return -EINVAL;
  792. }
  793. track->zb_dirty = true;
  794. break;
  795. case 0x4F24:
  796. /* ZB_DEPTHPITCH */
  797. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  798. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  799. if (r) {
  800. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  801. idx, reg);
  802. radeon_cs_dump_packet(p, pkt);
  803. return r;
  804. }
  805. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  806. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  807. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  808. tile_flags |= R300_DEPTHMICROTILE_TILED;
  809. else if (reloc->tiling_flags & RADEON_TILING_MICRO_SQUARE)
  810. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  811. tmp = idx_value & ~(0x7 << 16);
  812. tmp |= tile_flags;
  813. ib[idx] = tmp;
  814. }
  815. track->zb.pitch = idx_value & 0x3FFC;
  816. track->zb_dirty = true;
  817. break;
  818. case 0x4104:
  819. /* TX_ENABLE */
  820. for (i = 0; i < 16; i++) {
  821. bool enabled;
  822. enabled = !!(idx_value & (1 << i));
  823. track->textures[i].enabled = enabled;
  824. }
  825. track->tex_dirty = true;
  826. break;
  827. case 0x44C0:
  828. case 0x44C4:
  829. case 0x44C8:
  830. case 0x44CC:
  831. case 0x44D0:
  832. case 0x44D4:
  833. case 0x44D8:
  834. case 0x44DC:
  835. case 0x44E0:
  836. case 0x44E4:
  837. case 0x44E8:
  838. case 0x44EC:
  839. case 0x44F0:
  840. case 0x44F4:
  841. case 0x44F8:
  842. case 0x44FC:
  843. /* TX_FORMAT1_[0-15] */
  844. i = (reg - 0x44C0) >> 2;
  845. tmp = (idx_value >> 25) & 0x3;
  846. track->textures[i].tex_coord_type = tmp;
  847. switch ((idx_value & 0x1F)) {
  848. case R300_TX_FORMAT_X8:
  849. case R300_TX_FORMAT_Y4X4:
  850. case R300_TX_FORMAT_Z3Y3X2:
  851. track->textures[i].cpp = 1;
  852. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  853. break;
  854. case R300_TX_FORMAT_X16:
  855. case R300_TX_FORMAT_FL_I16:
  856. case R300_TX_FORMAT_Y8X8:
  857. case R300_TX_FORMAT_Z5Y6X5:
  858. case R300_TX_FORMAT_Z6Y5X5:
  859. case R300_TX_FORMAT_W4Z4Y4X4:
  860. case R300_TX_FORMAT_W1Z5Y5X5:
  861. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  862. case R300_TX_FORMAT_B8G8_B8G8:
  863. case R300_TX_FORMAT_G8R8_G8B8:
  864. track->textures[i].cpp = 2;
  865. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  866. break;
  867. case R300_TX_FORMAT_Y16X16:
  868. case R300_TX_FORMAT_FL_I16A16:
  869. case R300_TX_FORMAT_Z11Y11X10:
  870. case R300_TX_FORMAT_Z10Y11X11:
  871. case R300_TX_FORMAT_W8Z8Y8X8:
  872. case R300_TX_FORMAT_W2Z10Y10X10:
  873. case 0x17:
  874. case R300_TX_FORMAT_FL_I32:
  875. case 0x1e:
  876. track->textures[i].cpp = 4;
  877. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  878. break;
  879. case R300_TX_FORMAT_W16Z16Y16X16:
  880. case R300_TX_FORMAT_FL_R16G16B16A16:
  881. case R300_TX_FORMAT_FL_I32A32:
  882. track->textures[i].cpp = 8;
  883. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  884. break;
  885. case R300_TX_FORMAT_FL_R32G32B32A32:
  886. track->textures[i].cpp = 16;
  887. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  888. break;
  889. case R300_TX_FORMAT_DXT1:
  890. track->textures[i].cpp = 1;
  891. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  892. break;
  893. case R300_TX_FORMAT_ATI2N:
  894. if (p->rdev->family < CHIP_R420) {
  895. DRM_ERROR("Invalid texture format %u\n",
  896. (idx_value & 0x1F));
  897. return -EINVAL;
  898. }
  899. /* The same rules apply as for DXT3/5. */
  900. /* Pass through. */
  901. case R300_TX_FORMAT_DXT3:
  902. case R300_TX_FORMAT_DXT5:
  903. track->textures[i].cpp = 1;
  904. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  905. break;
  906. default:
  907. DRM_ERROR("Invalid texture format %u\n",
  908. (idx_value & 0x1F));
  909. return -EINVAL;
  910. }
  911. track->tex_dirty = true;
  912. break;
  913. case 0x4400:
  914. case 0x4404:
  915. case 0x4408:
  916. case 0x440C:
  917. case 0x4410:
  918. case 0x4414:
  919. case 0x4418:
  920. case 0x441C:
  921. case 0x4420:
  922. case 0x4424:
  923. case 0x4428:
  924. case 0x442C:
  925. case 0x4430:
  926. case 0x4434:
  927. case 0x4438:
  928. case 0x443C:
  929. /* TX_FILTER0_[0-15] */
  930. i = (reg - 0x4400) >> 2;
  931. tmp = idx_value & 0x7;
  932. if (tmp == 2 || tmp == 4 || tmp == 6) {
  933. track->textures[i].roundup_w = false;
  934. }
  935. tmp = (idx_value >> 3) & 0x7;
  936. if (tmp == 2 || tmp == 4 || tmp == 6) {
  937. track->textures[i].roundup_h = false;
  938. }
  939. track->tex_dirty = true;
  940. break;
  941. case 0x4500:
  942. case 0x4504:
  943. case 0x4508:
  944. case 0x450C:
  945. case 0x4510:
  946. case 0x4514:
  947. case 0x4518:
  948. case 0x451C:
  949. case 0x4520:
  950. case 0x4524:
  951. case 0x4528:
  952. case 0x452C:
  953. case 0x4530:
  954. case 0x4534:
  955. case 0x4538:
  956. case 0x453C:
  957. /* TX_FORMAT2_[0-15] */
  958. i = (reg - 0x4500) >> 2;
  959. tmp = idx_value & 0x3FFF;
  960. track->textures[i].pitch = tmp + 1;
  961. if (p->rdev->family >= CHIP_RV515) {
  962. tmp = ((idx_value >> 15) & 1) << 11;
  963. track->textures[i].width_11 = tmp;
  964. tmp = ((idx_value >> 16) & 1) << 11;
  965. track->textures[i].height_11 = tmp;
  966. /* ATI1N */
  967. if (idx_value & (1 << 14)) {
  968. /* The same rules apply as for DXT1. */
  969. track->textures[i].compress_format =
  970. R100_TRACK_COMP_DXT1;
  971. }
  972. } else if (idx_value & (1 << 14)) {
  973. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  974. return -EINVAL;
  975. }
  976. track->tex_dirty = true;
  977. break;
  978. case 0x4480:
  979. case 0x4484:
  980. case 0x4488:
  981. case 0x448C:
  982. case 0x4490:
  983. case 0x4494:
  984. case 0x4498:
  985. case 0x449C:
  986. case 0x44A0:
  987. case 0x44A4:
  988. case 0x44A8:
  989. case 0x44AC:
  990. case 0x44B0:
  991. case 0x44B4:
  992. case 0x44B8:
  993. case 0x44BC:
  994. /* TX_FORMAT0_[0-15] */
  995. i = (reg - 0x4480) >> 2;
  996. tmp = idx_value & 0x7FF;
  997. track->textures[i].width = tmp + 1;
  998. tmp = (idx_value >> 11) & 0x7FF;
  999. track->textures[i].height = tmp + 1;
  1000. tmp = (idx_value >> 26) & 0xF;
  1001. track->textures[i].num_levels = tmp;
  1002. tmp = idx_value & (1 << 31);
  1003. track->textures[i].use_pitch = !!tmp;
  1004. tmp = (idx_value >> 22) & 0xF;
  1005. track->textures[i].txdepth = tmp;
  1006. track->tex_dirty = true;
  1007. break;
  1008. case R300_ZB_ZPASS_ADDR:
  1009. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1010. if (r) {
  1011. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1012. idx, reg);
  1013. radeon_cs_dump_packet(p, pkt);
  1014. return r;
  1015. }
  1016. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1017. break;
  1018. case 0x4e0c:
  1019. /* RB3D_COLOR_CHANNEL_MASK */
  1020. track->color_channel_mask = idx_value;
  1021. track->cb_dirty = true;
  1022. break;
  1023. case 0x43a4:
  1024. /* SC_HYPERZ_EN */
  1025. /* r300c emits this register - we need to disable hyperz for it
  1026. * without complaining */
  1027. if (p->rdev->hyperz_filp != p->filp) {
  1028. if (idx_value & 0x1)
  1029. ib[idx] = idx_value & ~1;
  1030. }
  1031. break;
  1032. case 0x4f1c:
  1033. /* ZB_BW_CNTL */
  1034. track->zb_cb_clear = !!(idx_value & (1 << 5));
  1035. track->cb_dirty = true;
  1036. track->zb_dirty = true;
  1037. if (p->rdev->hyperz_filp != p->filp) {
  1038. if (idx_value & (R300_HIZ_ENABLE |
  1039. R300_RD_COMP_ENABLE |
  1040. R300_WR_COMP_ENABLE |
  1041. R300_FAST_FILL_ENABLE))
  1042. goto fail;
  1043. }
  1044. break;
  1045. case 0x4e04:
  1046. /* RB3D_BLENDCNTL */
  1047. track->blend_read_enable = !!(idx_value & (1 << 2));
  1048. track->cb_dirty = true;
  1049. break;
  1050. case R300_RB3D_AARESOLVE_OFFSET:
  1051. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1052. if (r) {
  1053. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1054. idx, reg);
  1055. radeon_cs_dump_packet(p, pkt);
  1056. return r;
  1057. }
  1058. track->aa.robj = reloc->robj;
  1059. track->aa.offset = idx_value;
  1060. track->aa_dirty = true;
  1061. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  1062. break;
  1063. case R300_RB3D_AARESOLVE_PITCH:
  1064. track->aa.pitch = idx_value & 0x3FFE;
  1065. track->aa_dirty = true;
  1066. break;
  1067. case R300_RB3D_AARESOLVE_CTL:
  1068. track->aaresolve = idx_value & 0x1;
  1069. track->aa_dirty = true;
  1070. break;
  1071. case 0x4f30: /* ZB_MASK_OFFSET */
  1072. case 0x4f34: /* ZB_ZMASK_PITCH */
  1073. case 0x4f44: /* ZB_HIZ_OFFSET */
  1074. case 0x4f54: /* ZB_HIZ_PITCH */
  1075. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1076. goto fail;
  1077. break;
  1078. case 0x4028:
  1079. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1080. goto fail;
  1081. /* GB_Z_PEQ_CONFIG */
  1082. if (p->rdev->family >= CHIP_RV350)
  1083. break;
  1084. goto fail;
  1085. break;
  1086. case 0x4be8:
  1087. /* valid register only on RV530 */
  1088. if (p->rdev->family == CHIP_RV530)
  1089. break;
  1090. /* fallthrough do not move */
  1091. default:
  1092. goto fail;
  1093. }
  1094. return 0;
  1095. fail:
  1096. pr_err("Forbidden register 0x%04X in cs at %d (val=%08x)\n",
  1097. reg, idx, idx_value);
  1098. return -EINVAL;
  1099. }
  1100. static int r300_packet3_check(struct radeon_cs_parser *p,
  1101. struct radeon_cs_packet *pkt)
  1102. {
  1103. struct radeon_bo_list *reloc;
  1104. struct r100_cs_track *track;
  1105. volatile uint32_t *ib;
  1106. unsigned idx;
  1107. int r;
  1108. ib = p->ib.ptr;
  1109. idx = pkt->idx + 1;
  1110. track = (struct r100_cs_track *)p->track;
  1111. switch(pkt->opcode) {
  1112. case PACKET3_3D_LOAD_VBPNTR:
  1113. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1114. if (r)
  1115. return r;
  1116. break;
  1117. case PACKET3_INDX_BUFFER:
  1118. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1119. if (r) {
  1120. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1121. radeon_cs_dump_packet(p, pkt);
  1122. return r;
  1123. }
  1124. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
  1125. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1126. if (r) {
  1127. return r;
  1128. }
  1129. break;
  1130. /* Draw packet */
  1131. case PACKET3_3D_DRAW_IMMD:
  1132. /* Number of dwords is vtx_size * (num_vertices - 1)
  1133. * PRIM_WALK must be equal to 3 vertex data in embedded
  1134. * in cmd stream */
  1135. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1136. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1137. return -EINVAL;
  1138. }
  1139. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1140. track->immd_dwords = pkt->count - 1;
  1141. r = r100_cs_track_check(p->rdev, track);
  1142. if (r) {
  1143. return r;
  1144. }
  1145. break;
  1146. case PACKET3_3D_DRAW_IMMD_2:
  1147. /* Number of dwords is vtx_size * (num_vertices - 1)
  1148. * PRIM_WALK must be equal to 3 vertex data in embedded
  1149. * in cmd stream */
  1150. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1151. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1152. return -EINVAL;
  1153. }
  1154. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1155. track->immd_dwords = pkt->count;
  1156. r = r100_cs_track_check(p->rdev, track);
  1157. if (r) {
  1158. return r;
  1159. }
  1160. break;
  1161. case PACKET3_3D_DRAW_VBUF:
  1162. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1163. r = r100_cs_track_check(p->rdev, track);
  1164. if (r) {
  1165. return r;
  1166. }
  1167. break;
  1168. case PACKET3_3D_DRAW_VBUF_2:
  1169. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1170. r = r100_cs_track_check(p->rdev, track);
  1171. if (r) {
  1172. return r;
  1173. }
  1174. break;
  1175. case PACKET3_3D_DRAW_INDX:
  1176. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1177. r = r100_cs_track_check(p->rdev, track);
  1178. if (r) {
  1179. return r;
  1180. }
  1181. break;
  1182. case PACKET3_3D_DRAW_INDX_2:
  1183. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1184. r = r100_cs_track_check(p->rdev, track);
  1185. if (r) {
  1186. return r;
  1187. }
  1188. break;
  1189. case PACKET3_3D_CLEAR_HIZ:
  1190. case PACKET3_3D_CLEAR_ZMASK:
  1191. if (p->rdev->hyperz_filp != p->filp)
  1192. return -EINVAL;
  1193. break;
  1194. case PACKET3_3D_CLEAR_CMASK:
  1195. if (p->rdev->cmask_filp != p->filp)
  1196. return -EINVAL;
  1197. break;
  1198. case PACKET3_NOP:
  1199. break;
  1200. default:
  1201. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1202. return -EINVAL;
  1203. }
  1204. return 0;
  1205. }
  1206. int r300_cs_parse(struct radeon_cs_parser *p)
  1207. {
  1208. struct radeon_cs_packet pkt;
  1209. struct r100_cs_track *track;
  1210. int r;
  1211. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1212. if (track == NULL)
  1213. return -ENOMEM;
  1214. r100_cs_track_clear(p->rdev, track);
  1215. p->track = track;
  1216. do {
  1217. r = radeon_cs_packet_parse(p, &pkt, p->idx);
  1218. if (r) {
  1219. return r;
  1220. }
  1221. p->idx += pkt.count + 2;
  1222. switch (pkt.type) {
  1223. case RADEON_PACKET_TYPE0:
  1224. r = r100_cs_parse_packet0(p, &pkt,
  1225. p->rdev->config.r300.reg_safe_bm,
  1226. p->rdev->config.r300.reg_safe_bm_size,
  1227. &r300_packet0_check);
  1228. break;
  1229. case RADEON_PACKET_TYPE2:
  1230. break;
  1231. case RADEON_PACKET_TYPE3:
  1232. r = r300_packet3_check(p, &pkt);
  1233. break;
  1234. default:
  1235. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1236. return -EINVAL;
  1237. }
  1238. if (r) {
  1239. return r;
  1240. }
  1241. } while (p->idx < p->chunk_ib->length_dw);
  1242. return 0;
  1243. }
  1244. void r300_set_reg_safe(struct radeon_device *rdev)
  1245. {
  1246. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1247. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1248. }
  1249. void r300_mc_program(struct radeon_device *rdev)
  1250. {
  1251. struct r100_mc_save save;
  1252. int r;
  1253. r = r100_debugfs_mc_info_init(rdev);
  1254. if (r) {
  1255. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1256. }
  1257. /* Stops all mc clients */
  1258. r100_mc_stop(rdev, &save);
  1259. if (rdev->flags & RADEON_IS_AGP) {
  1260. WREG32(R_00014C_MC_AGP_LOCATION,
  1261. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1262. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1263. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1264. WREG32(R_00015C_AGP_BASE_2,
  1265. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1266. } else {
  1267. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1268. WREG32(R_000170_AGP_BASE, 0);
  1269. WREG32(R_00015C_AGP_BASE_2, 0);
  1270. }
  1271. /* Wait for mc idle */
  1272. if (r300_mc_wait_for_idle(rdev))
  1273. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1274. /* Program MC, should be a 32bits limited address space */
  1275. WREG32(R_000148_MC_FB_LOCATION,
  1276. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1277. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1278. r100_mc_resume(rdev, &save);
  1279. }
  1280. void r300_clock_startup(struct radeon_device *rdev)
  1281. {
  1282. u32 tmp;
  1283. if (radeon_dynclks != -1 && radeon_dynclks)
  1284. radeon_legacy_set_clock_gating(rdev, 1);
  1285. /* We need to force on some of the block */
  1286. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1287. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1288. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1289. tmp |= S_00000D_FORCE_VAP(1);
  1290. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1291. }
  1292. static int r300_startup(struct radeon_device *rdev)
  1293. {
  1294. int r;
  1295. /* set common regs */
  1296. r100_set_common_regs(rdev);
  1297. /* program mc */
  1298. r300_mc_program(rdev);
  1299. /* Resume clock */
  1300. r300_clock_startup(rdev);
  1301. /* Initialize GPU configuration (# pipes, ...) */
  1302. r300_gpu_init(rdev);
  1303. /* Initialize GART (initialize after TTM so we can allocate
  1304. * memory through TTM but finalize after TTM) */
  1305. if (rdev->flags & RADEON_IS_PCIE) {
  1306. r = rv370_pcie_gart_enable(rdev);
  1307. if (r)
  1308. return r;
  1309. }
  1310. if (rdev->family == CHIP_R300 ||
  1311. rdev->family == CHIP_R350 ||
  1312. rdev->family == CHIP_RV350)
  1313. r100_enable_bm(rdev);
  1314. if (rdev->flags & RADEON_IS_PCI) {
  1315. r = r100_pci_gart_enable(rdev);
  1316. if (r)
  1317. return r;
  1318. }
  1319. /* allocate wb buffer */
  1320. r = radeon_wb_init(rdev);
  1321. if (r)
  1322. return r;
  1323. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1324. if (r) {
  1325. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1326. return r;
  1327. }
  1328. /* Enable IRQ */
  1329. if (!rdev->irq.installed) {
  1330. r = radeon_irq_kms_init(rdev);
  1331. if (r)
  1332. return r;
  1333. }
  1334. r100_irq_set(rdev);
  1335. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1336. /* 1M ring buffer */
  1337. r = r100_cp_init(rdev, 1024 * 1024);
  1338. if (r) {
  1339. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  1340. return r;
  1341. }
  1342. r = radeon_ib_pool_init(rdev);
  1343. if (r) {
  1344. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1345. return r;
  1346. }
  1347. return 0;
  1348. }
  1349. int r300_resume(struct radeon_device *rdev)
  1350. {
  1351. int r;
  1352. /* Make sur GART are not working */
  1353. if (rdev->flags & RADEON_IS_PCIE)
  1354. rv370_pcie_gart_disable(rdev);
  1355. if (rdev->flags & RADEON_IS_PCI)
  1356. r100_pci_gart_disable(rdev);
  1357. /* Resume clock before doing reset */
  1358. r300_clock_startup(rdev);
  1359. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1360. if (radeon_asic_reset(rdev)) {
  1361. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1362. RREG32(R_000E40_RBBM_STATUS),
  1363. RREG32(R_0007C0_CP_STAT));
  1364. }
  1365. /* post */
  1366. radeon_combios_asic_init(rdev->ddev);
  1367. /* Resume clock after posting */
  1368. r300_clock_startup(rdev);
  1369. /* Initialize surface registers */
  1370. radeon_surface_init(rdev);
  1371. rdev->accel_working = true;
  1372. r = r300_startup(rdev);
  1373. if (r) {
  1374. rdev->accel_working = false;
  1375. }
  1376. return r;
  1377. }
  1378. int r300_suspend(struct radeon_device *rdev)
  1379. {
  1380. radeon_pm_suspend(rdev);
  1381. r100_cp_disable(rdev);
  1382. radeon_wb_disable(rdev);
  1383. r100_irq_disable(rdev);
  1384. if (rdev->flags & RADEON_IS_PCIE)
  1385. rv370_pcie_gart_disable(rdev);
  1386. if (rdev->flags & RADEON_IS_PCI)
  1387. r100_pci_gart_disable(rdev);
  1388. return 0;
  1389. }
  1390. void r300_fini(struct radeon_device *rdev)
  1391. {
  1392. radeon_pm_fini(rdev);
  1393. r100_cp_fini(rdev);
  1394. radeon_wb_fini(rdev);
  1395. radeon_ib_pool_fini(rdev);
  1396. radeon_gem_fini(rdev);
  1397. if (rdev->flags & RADEON_IS_PCIE)
  1398. rv370_pcie_gart_fini(rdev);
  1399. if (rdev->flags & RADEON_IS_PCI)
  1400. r100_pci_gart_fini(rdev);
  1401. radeon_agp_fini(rdev);
  1402. radeon_irq_kms_fini(rdev);
  1403. radeon_fence_driver_fini(rdev);
  1404. radeon_bo_fini(rdev);
  1405. radeon_atombios_fini(rdev);
  1406. kfree(rdev->bios);
  1407. rdev->bios = NULL;
  1408. }
  1409. int r300_init(struct radeon_device *rdev)
  1410. {
  1411. int r;
  1412. /* Disable VGA */
  1413. r100_vga_render_disable(rdev);
  1414. /* Initialize scratch registers */
  1415. radeon_scratch_init(rdev);
  1416. /* Initialize surface registers */
  1417. radeon_surface_init(rdev);
  1418. /* TODO: disable VGA need to use VGA request */
  1419. /* restore some register to sane defaults */
  1420. r100_restore_sanity(rdev);
  1421. /* BIOS*/
  1422. if (!radeon_get_bios(rdev)) {
  1423. if (ASIC_IS_AVIVO(rdev))
  1424. return -EINVAL;
  1425. }
  1426. if (rdev->is_atom_bios) {
  1427. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1428. return -EINVAL;
  1429. } else {
  1430. r = radeon_combios_init(rdev);
  1431. if (r)
  1432. return r;
  1433. }
  1434. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1435. if (radeon_asic_reset(rdev)) {
  1436. dev_warn(rdev->dev,
  1437. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1438. RREG32(R_000E40_RBBM_STATUS),
  1439. RREG32(R_0007C0_CP_STAT));
  1440. }
  1441. /* check if cards are posted or not */
  1442. if (radeon_boot_test_post_card(rdev) == false)
  1443. return -EINVAL;
  1444. /* Set asic errata */
  1445. r300_errata(rdev);
  1446. /* Initialize clocks */
  1447. radeon_get_clock_info(rdev->ddev);
  1448. /* initialize AGP */
  1449. if (rdev->flags & RADEON_IS_AGP) {
  1450. r = radeon_agp_init(rdev);
  1451. if (r) {
  1452. radeon_agp_disable(rdev);
  1453. }
  1454. }
  1455. /* initialize memory controller */
  1456. r300_mc_init(rdev);
  1457. /* Fence driver */
  1458. r = radeon_fence_driver_init(rdev);
  1459. if (r)
  1460. return r;
  1461. /* Memory manager */
  1462. r = radeon_bo_init(rdev);
  1463. if (r)
  1464. return r;
  1465. if (rdev->flags & RADEON_IS_PCIE) {
  1466. r = rv370_pcie_gart_init(rdev);
  1467. if (r)
  1468. return r;
  1469. }
  1470. if (rdev->flags & RADEON_IS_PCI) {
  1471. r = r100_pci_gart_init(rdev);
  1472. if (r)
  1473. return r;
  1474. }
  1475. r300_set_reg_safe(rdev);
  1476. /* Initialize power management */
  1477. radeon_pm_init(rdev);
  1478. rdev->accel_working = true;
  1479. r = r300_startup(rdev);
  1480. if (r) {
  1481. /* Something went wrong with the accel init, so stop accel */
  1482. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1483. r100_cp_fini(rdev);
  1484. radeon_wb_fini(rdev);
  1485. radeon_ib_pool_fini(rdev);
  1486. radeon_irq_kms_fini(rdev);
  1487. if (rdev->flags & RADEON_IS_PCIE)
  1488. rv370_pcie_gart_fini(rdev);
  1489. if (rdev->flags & RADEON_IS_PCI)
  1490. r100_pci_gart_fini(rdev);
  1491. radeon_agp_fini(rdev);
  1492. rdev->accel_working = false;
  1493. }
  1494. return 0;
  1495. }