radeon.h 95 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <linux/interval_tree.h>
  65. #include <linux/hashtable.h>
  66. #include <linux/dma-fence.h>
  67. #include <drm/ttm/ttm_bo_api.h>
  68. #include <drm/ttm/ttm_bo_driver.h>
  69. #include <drm/ttm/ttm_placement.h>
  70. #include <drm/ttm/ttm_module.h>
  71. #include <drm/ttm/ttm_execbuf_util.h>
  72. #include <drm/drm_gem.h>
  73. #include "radeon_family.h"
  74. #include "radeon_mode.h"
  75. #include "radeon_reg.h"
  76. /*
  77. * Modules parameters.
  78. */
  79. extern int radeon_no_wb;
  80. extern int radeon_modeset;
  81. extern int radeon_dynclks;
  82. extern int radeon_r4xx_atom;
  83. extern int radeon_agpmode;
  84. extern int radeon_vram_limit;
  85. extern int radeon_gart_size;
  86. extern int radeon_benchmarking;
  87. extern int radeon_testing;
  88. extern int radeon_connector_table;
  89. extern int radeon_tv;
  90. extern int radeon_audio;
  91. extern int radeon_disp_priority;
  92. extern int radeon_hw_i2c;
  93. extern int radeon_pcie_gen2;
  94. extern int radeon_msi;
  95. extern int radeon_lockup_timeout;
  96. extern int radeon_fastfb;
  97. extern int radeon_dpm;
  98. extern int radeon_aspm;
  99. extern int radeon_runtime_pm;
  100. extern int radeon_hard_reset;
  101. extern int radeon_vm_size;
  102. extern int radeon_vm_block_size;
  103. extern int radeon_deep_color;
  104. extern int radeon_use_pflipirq;
  105. extern int radeon_bapm;
  106. extern int radeon_backlight;
  107. extern int radeon_auxch;
  108. extern int radeon_mst;
  109. extern int radeon_uvd;
  110. extern int radeon_vce;
  111. extern int radeon_si_support;
  112. extern int radeon_cik_support;
  113. /*
  114. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  115. * symbol;
  116. */
  117. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  118. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  119. #define RADEON_USEC_IB_TEST_TIMEOUT 1000000 /* 1s */
  120. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  121. #define RADEON_IB_POOL_SIZE 16
  122. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  123. #define RADEONFB_CONN_LIMIT 4
  124. #define RADEON_BIOS_NUM_SCRATCH 8
  125. /* internal ring indices */
  126. /* r1xx+ has gfx CP ring */
  127. #define RADEON_RING_TYPE_GFX_INDEX 0
  128. /* cayman has 2 compute CP rings */
  129. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  130. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  131. /* R600+ has an async dma ring */
  132. #define R600_RING_TYPE_DMA_INDEX 3
  133. /* cayman add a second async dma ring */
  134. #define CAYMAN_RING_TYPE_DMA1_INDEX 4
  135. /* R600+ */
  136. #define R600_RING_TYPE_UVD_INDEX 5
  137. /* TN+ */
  138. #define TN_RING_TYPE_VCE1_INDEX 6
  139. #define TN_RING_TYPE_VCE2_INDEX 7
  140. /* max number of rings */
  141. #define RADEON_NUM_RINGS 8
  142. /* number of hw syncs before falling back on blocking */
  143. #define RADEON_NUM_SYNCS 4
  144. /* hardcode those limit for now */
  145. #define RADEON_VA_IB_OFFSET (1 << 20)
  146. #define RADEON_VA_RESERVED_SIZE (8 << 20)
  147. #define RADEON_IB_VM_MAX_SIZE (64 << 10)
  148. /* hard reset data */
  149. #define RADEON_ASIC_RESET_DATA 0x39d5e86b
  150. /* reset flags */
  151. #define RADEON_RESET_GFX (1 << 0)
  152. #define RADEON_RESET_COMPUTE (1 << 1)
  153. #define RADEON_RESET_DMA (1 << 2)
  154. #define RADEON_RESET_CP (1 << 3)
  155. #define RADEON_RESET_GRBM (1 << 4)
  156. #define RADEON_RESET_DMA1 (1 << 5)
  157. #define RADEON_RESET_RLC (1 << 6)
  158. #define RADEON_RESET_SEM (1 << 7)
  159. #define RADEON_RESET_IH (1 << 8)
  160. #define RADEON_RESET_VMC (1 << 9)
  161. #define RADEON_RESET_MC (1 << 10)
  162. #define RADEON_RESET_DISPLAY (1 << 11)
  163. /* CG block flags */
  164. #define RADEON_CG_BLOCK_GFX (1 << 0)
  165. #define RADEON_CG_BLOCK_MC (1 << 1)
  166. #define RADEON_CG_BLOCK_SDMA (1 << 2)
  167. #define RADEON_CG_BLOCK_UVD (1 << 3)
  168. #define RADEON_CG_BLOCK_VCE (1 << 4)
  169. #define RADEON_CG_BLOCK_HDP (1 << 5)
  170. #define RADEON_CG_BLOCK_BIF (1 << 6)
  171. /* CG flags */
  172. #define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
  173. #define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
  174. #define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
  175. #define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
  176. #define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
  177. #define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  178. #define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
  179. #define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  180. #define RADEON_CG_SUPPORT_MC_LS (1 << 8)
  181. #define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
  182. #define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
  183. #define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
  184. #define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
  185. #define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
  186. #define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
  187. #define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
  188. #define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
  189. /* PG flags */
  190. #define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
  191. #define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
  192. #define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
  193. #define RADEON_PG_SUPPORT_UVD (1 << 3)
  194. #define RADEON_PG_SUPPORT_VCE (1 << 4)
  195. #define RADEON_PG_SUPPORT_CP (1 << 5)
  196. #define RADEON_PG_SUPPORT_GDS (1 << 6)
  197. #define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  198. #define RADEON_PG_SUPPORT_SDMA (1 << 8)
  199. #define RADEON_PG_SUPPORT_ACP (1 << 9)
  200. #define RADEON_PG_SUPPORT_SAMU (1 << 10)
  201. /* max cursor sizes (in pixels) */
  202. #define CURSOR_WIDTH 64
  203. #define CURSOR_HEIGHT 64
  204. #define CIK_CURSOR_WIDTH 128
  205. #define CIK_CURSOR_HEIGHT 128
  206. /*
  207. * Errata workarounds.
  208. */
  209. enum radeon_pll_errata {
  210. CHIP_ERRATA_R300_CG = 0x00000001,
  211. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  212. CHIP_ERRATA_PLL_DELAY = 0x00000004
  213. };
  214. struct radeon_device;
  215. /*
  216. * BIOS.
  217. */
  218. bool radeon_get_bios(struct radeon_device *rdev);
  219. /*
  220. * Dummy page
  221. */
  222. struct radeon_dummy_page {
  223. uint64_t entry;
  224. struct page *page;
  225. dma_addr_t addr;
  226. };
  227. int radeon_dummy_page_init(struct radeon_device *rdev);
  228. void radeon_dummy_page_fini(struct radeon_device *rdev);
  229. /*
  230. * Clocks
  231. */
  232. struct radeon_clock {
  233. struct radeon_pll p1pll;
  234. struct radeon_pll p2pll;
  235. struct radeon_pll dcpll;
  236. struct radeon_pll spll;
  237. struct radeon_pll mpll;
  238. /* 10 Khz units */
  239. uint32_t default_mclk;
  240. uint32_t default_sclk;
  241. uint32_t default_dispclk;
  242. uint32_t current_dispclk;
  243. uint32_t dp_extclk;
  244. uint32_t max_pixel_clock;
  245. uint32_t vco_freq;
  246. };
  247. /*
  248. * Power management
  249. */
  250. int radeon_pm_init(struct radeon_device *rdev);
  251. int radeon_pm_late_init(struct radeon_device *rdev);
  252. void radeon_pm_fini(struct radeon_device *rdev);
  253. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  254. void radeon_pm_suspend(struct radeon_device *rdev);
  255. void radeon_pm_resume(struct radeon_device *rdev);
  256. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  257. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  258. int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
  259. u8 clock_type,
  260. u32 clock,
  261. bool strobe_mode,
  262. struct atom_clock_dividers *dividers);
  263. int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
  264. u32 clock,
  265. bool strobe_mode,
  266. struct atom_mpll_param *mpll_param);
  267. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  268. int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
  269. u16 voltage_level, u8 voltage_type,
  270. u32 *gpio_value, u32 *gpio_mask);
  271. void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
  272. u32 eng_clock, u32 mem_clock);
  273. int radeon_atom_get_voltage_step(struct radeon_device *rdev,
  274. u8 voltage_type, u16 *voltage_step);
  275. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  276. u16 voltage_id, u16 *voltage);
  277. int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
  278. u16 *voltage,
  279. u16 leakage_idx);
  280. int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
  281. u16 *leakage_id);
  282. int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
  283. u16 *vddc, u16 *vddci,
  284. u16 virtual_voltage_id,
  285. u16 vbios_voltage_id);
  286. int radeon_atom_get_voltage_evv(struct radeon_device *rdev,
  287. u16 virtual_voltage_id,
  288. u16 *voltage);
  289. int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
  290. u8 voltage_type,
  291. u16 nominal_voltage,
  292. u16 *true_voltage);
  293. int radeon_atom_get_min_voltage(struct radeon_device *rdev,
  294. u8 voltage_type, u16 *min_voltage);
  295. int radeon_atom_get_max_voltage(struct radeon_device *rdev,
  296. u8 voltage_type, u16 *max_voltage);
  297. int radeon_atom_get_voltage_table(struct radeon_device *rdev,
  298. u8 voltage_type, u8 voltage_mode,
  299. struct atom_voltage_table *voltage_table);
  300. bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
  301. u8 voltage_type, u8 voltage_mode);
  302. int radeon_atom_get_svi2_info(struct radeon_device *rdev,
  303. u8 voltage_type,
  304. u8 *svd_gpio_id, u8 *svc_gpio_id);
  305. void radeon_atom_update_memory_dll(struct radeon_device *rdev,
  306. u32 mem_clock);
  307. void radeon_atom_set_ac_timing(struct radeon_device *rdev,
  308. u32 mem_clock);
  309. int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
  310. u8 module_index,
  311. struct atom_mc_reg_table *reg_table);
  312. int radeon_atom_get_memory_info(struct radeon_device *rdev,
  313. u8 module_index, struct atom_memory_info *mem_info);
  314. int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
  315. bool gddr5, u8 module_index,
  316. struct atom_memory_clock_range_table *mclk_range_table);
  317. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  318. u16 voltage_id, u16 *voltage);
  319. void rs690_pm_info(struct radeon_device *rdev);
  320. extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  321. unsigned *bankh, unsigned *mtaspect,
  322. unsigned *tile_split);
  323. /*
  324. * Fences.
  325. */
  326. struct radeon_fence_driver {
  327. struct radeon_device *rdev;
  328. uint32_t scratch_reg;
  329. uint64_t gpu_addr;
  330. volatile uint32_t *cpu_addr;
  331. /* sync_seq is protected by ring emission lock */
  332. uint64_t sync_seq[RADEON_NUM_RINGS];
  333. atomic64_t last_seq;
  334. bool initialized, delayed_irq;
  335. struct delayed_work lockup_work;
  336. };
  337. struct radeon_fence {
  338. struct dma_fence base;
  339. struct radeon_device *rdev;
  340. uint64_t seq;
  341. /* RB, DMA, etc. */
  342. unsigned ring;
  343. bool is_vm_update;
  344. wait_queue_entry_t fence_wake;
  345. };
  346. int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
  347. int radeon_fence_driver_init(struct radeon_device *rdev);
  348. void radeon_fence_driver_fini(struct radeon_device *rdev);
  349. void radeon_fence_driver_force_completion(struct radeon_device *rdev, int ring);
  350. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  351. void radeon_fence_process(struct radeon_device *rdev, int ring);
  352. bool radeon_fence_signaled(struct radeon_fence *fence);
  353. long radeon_fence_wait_timeout(struct radeon_fence *fence, bool interruptible, long timeout);
  354. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  355. int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
  356. int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
  357. int radeon_fence_wait_any(struct radeon_device *rdev,
  358. struct radeon_fence **fences,
  359. bool intr);
  360. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  361. void radeon_fence_unref(struct radeon_fence **fence);
  362. unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
  363. bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
  364. void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
  365. static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
  366. struct radeon_fence *b)
  367. {
  368. if (!a) {
  369. return b;
  370. }
  371. if (!b) {
  372. return a;
  373. }
  374. BUG_ON(a->ring != b->ring);
  375. if (a->seq > b->seq) {
  376. return a;
  377. } else {
  378. return b;
  379. }
  380. }
  381. static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
  382. struct radeon_fence *b)
  383. {
  384. if (!a) {
  385. return false;
  386. }
  387. if (!b) {
  388. return true;
  389. }
  390. BUG_ON(a->ring != b->ring);
  391. return a->seq < b->seq;
  392. }
  393. /*
  394. * Tiling registers
  395. */
  396. struct radeon_surface_reg {
  397. struct radeon_bo *bo;
  398. };
  399. #define RADEON_GEM_MAX_SURFACES 8
  400. /*
  401. * TTM.
  402. */
  403. struct radeon_mman {
  404. struct ttm_bo_global_ref bo_global_ref;
  405. struct drm_global_reference mem_global_ref;
  406. struct ttm_bo_device bdev;
  407. bool mem_global_referenced;
  408. bool initialized;
  409. #if defined(CONFIG_DEBUG_FS)
  410. struct dentry *vram;
  411. struct dentry *gtt;
  412. #endif
  413. };
  414. struct radeon_bo_list {
  415. struct radeon_bo *robj;
  416. struct ttm_validate_buffer tv;
  417. uint64_t gpu_offset;
  418. unsigned preferred_domains;
  419. unsigned allowed_domains;
  420. uint32_t tiling_flags;
  421. };
  422. /* bo virtual address in a specific vm */
  423. struct radeon_bo_va {
  424. /* protected by bo being reserved */
  425. struct list_head bo_list;
  426. uint32_t flags;
  427. struct radeon_fence *last_pt_update;
  428. unsigned ref_count;
  429. /* protected by vm mutex */
  430. struct interval_tree_node it;
  431. struct list_head vm_status;
  432. /* constant after initialization */
  433. struct radeon_vm *vm;
  434. struct radeon_bo *bo;
  435. };
  436. struct radeon_bo {
  437. /* Protected by gem.mutex */
  438. struct list_head list;
  439. /* Protected by tbo.reserved */
  440. u32 initial_domain;
  441. struct ttm_place placements[4];
  442. struct ttm_placement placement;
  443. struct ttm_buffer_object tbo;
  444. struct ttm_bo_kmap_obj kmap;
  445. u32 flags;
  446. unsigned pin_count;
  447. void *kptr;
  448. u32 tiling_flags;
  449. u32 pitch;
  450. int surface_reg;
  451. unsigned prime_shared_count;
  452. /* list of all virtual address to which this bo
  453. * is associated to
  454. */
  455. struct list_head va;
  456. /* Constant after initialization */
  457. struct radeon_device *rdev;
  458. struct drm_gem_object gem_base;
  459. struct ttm_bo_kmap_obj dma_buf_vmap;
  460. pid_t pid;
  461. struct radeon_mn *mn;
  462. struct list_head mn_list;
  463. };
  464. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  465. int radeon_gem_debugfs_init(struct radeon_device *rdev);
  466. /* sub-allocation manager, it has to be protected by another lock.
  467. * By conception this is an helper for other part of the driver
  468. * like the indirect buffer or semaphore, which both have their
  469. * locking.
  470. *
  471. * Principe is simple, we keep a list of sub allocation in offset
  472. * order (first entry has offset == 0, last entry has the highest
  473. * offset).
  474. *
  475. * When allocating new object we first check if there is room at
  476. * the end total_size - (last_object_offset + last_object_size) >=
  477. * alloc_size. If so we allocate new object there.
  478. *
  479. * When there is not enough room at the end, we start waiting for
  480. * each sub object until we reach object_offset+object_size >=
  481. * alloc_size, this object then become the sub object we return.
  482. *
  483. * Alignment can't be bigger than page size.
  484. *
  485. * Hole are not considered for allocation to keep things simple.
  486. * Assumption is that there won't be hole (all object on same
  487. * alignment).
  488. */
  489. struct radeon_sa_manager {
  490. wait_queue_head_t wq;
  491. struct radeon_bo *bo;
  492. struct list_head *hole;
  493. struct list_head flist[RADEON_NUM_RINGS];
  494. struct list_head olist;
  495. unsigned size;
  496. uint64_t gpu_addr;
  497. void *cpu_ptr;
  498. uint32_t domain;
  499. uint32_t align;
  500. };
  501. struct radeon_sa_bo;
  502. /* sub-allocation buffer */
  503. struct radeon_sa_bo {
  504. struct list_head olist;
  505. struct list_head flist;
  506. struct radeon_sa_manager *manager;
  507. unsigned soffset;
  508. unsigned eoffset;
  509. struct radeon_fence *fence;
  510. };
  511. /*
  512. * GEM objects.
  513. */
  514. struct radeon_gem {
  515. struct mutex mutex;
  516. struct list_head objects;
  517. };
  518. int radeon_gem_init(struct radeon_device *rdev);
  519. void radeon_gem_fini(struct radeon_device *rdev);
  520. int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
  521. int alignment, int initial_domain,
  522. u32 flags, bool kernel,
  523. struct drm_gem_object **obj);
  524. int radeon_mode_dumb_create(struct drm_file *file_priv,
  525. struct drm_device *dev,
  526. struct drm_mode_create_dumb *args);
  527. int radeon_mode_dumb_mmap(struct drm_file *filp,
  528. struct drm_device *dev,
  529. uint32_t handle, uint64_t *offset_p);
  530. /*
  531. * Semaphores.
  532. */
  533. struct radeon_semaphore {
  534. struct radeon_sa_bo *sa_bo;
  535. signed waiters;
  536. uint64_t gpu_addr;
  537. };
  538. int radeon_semaphore_create(struct radeon_device *rdev,
  539. struct radeon_semaphore **semaphore);
  540. bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  541. struct radeon_semaphore *semaphore);
  542. bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  543. struct radeon_semaphore *semaphore);
  544. void radeon_semaphore_free(struct radeon_device *rdev,
  545. struct radeon_semaphore **semaphore,
  546. struct radeon_fence *fence);
  547. /*
  548. * Synchronization
  549. */
  550. struct radeon_sync {
  551. struct radeon_semaphore *semaphores[RADEON_NUM_SYNCS];
  552. struct radeon_fence *sync_to[RADEON_NUM_RINGS];
  553. struct radeon_fence *last_vm_update;
  554. };
  555. void radeon_sync_create(struct radeon_sync *sync);
  556. void radeon_sync_fence(struct radeon_sync *sync,
  557. struct radeon_fence *fence);
  558. int radeon_sync_resv(struct radeon_device *rdev,
  559. struct radeon_sync *sync,
  560. struct reservation_object *resv,
  561. bool shared);
  562. int radeon_sync_rings(struct radeon_device *rdev,
  563. struct radeon_sync *sync,
  564. int waiting_ring);
  565. void radeon_sync_free(struct radeon_device *rdev, struct radeon_sync *sync,
  566. struct radeon_fence *fence);
  567. /*
  568. * GART structures, functions & helpers
  569. */
  570. struct radeon_mc;
  571. #define RADEON_GPU_PAGE_SIZE 4096
  572. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  573. #define RADEON_GPU_PAGE_SHIFT 12
  574. #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
  575. #define RADEON_GART_PAGE_DUMMY 0
  576. #define RADEON_GART_PAGE_VALID (1 << 0)
  577. #define RADEON_GART_PAGE_READ (1 << 1)
  578. #define RADEON_GART_PAGE_WRITE (1 << 2)
  579. #define RADEON_GART_PAGE_SNOOP (1 << 3)
  580. struct radeon_gart {
  581. dma_addr_t table_addr;
  582. struct radeon_bo *robj;
  583. void *ptr;
  584. unsigned num_gpu_pages;
  585. unsigned num_cpu_pages;
  586. unsigned table_size;
  587. struct page **pages;
  588. uint64_t *pages_entry;
  589. bool ready;
  590. };
  591. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  592. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  593. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  594. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  595. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  596. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  597. int radeon_gart_init(struct radeon_device *rdev);
  598. void radeon_gart_fini(struct radeon_device *rdev);
  599. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  600. int pages);
  601. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  602. int pages, struct page **pagelist,
  603. dma_addr_t *dma_addr, uint32_t flags);
  604. /*
  605. * GPU MC structures, functions & helpers
  606. */
  607. struct radeon_mc {
  608. resource_size_t aper_size;
  609. resource_size_t aper_base;
  610. resource_size_t agp_base;
  611. /* for some chips with <= 32MB we need to lie
  612. * about vram size near mc fb location */
  613. u64 mc_vram_size;
  614. u64 visible_vram_size;
  615. u64 gtt_size;
  616. u64 gtt_start;
  617. u64 gtt_end;
  618. u64 vram_start;
  619. u64 vram_end;
  620. unsigned vram_width;
  621. u64 real_vram_size;
  622. int vram_mtrr;
  623. bool vram_is_ddr;
  624. bool igp_sideport_enabled;
  625. u64 gtt_base_align;
  626. u64 mc_mask;
  627. };
  628. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  629. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  630. /*
  631. * GPU scratch registers structures, functions & helpers
  632. */
  633. struct radeon_scratch {
  634. unsigned num_reg;
  635. uint32_t reg_base;
  636. bool free[32];
  637. uint32_t reg[32];
  638. };
  639. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  640. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  641. /*
  642. * GPU doorbell structures, functions & helpers
  643. */
  644. #define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
  645. struct radeon_doorbell {
  646. /* doorbell mmio */
  647. resource_size_t base;
  648. resource_size_t size;
  649. u32 __iomem *ptr;
  650. u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
  651. DECLARE_BITMAP(used, RADEON_MAX_DOORBELLS);
  652. };
  653. int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
  654. void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
  655. /*
  656. * IRQS.
  657. */
  658. struct radeon_flip_work {
  659. struct work_struct flip_work;
  660. struct work_struct unpin_work;
  661. struct radeon_device *rdev;
  662. int crtc_id;
  663. u32 target_vblank;
  664. uint64_t base;
  665. struct drm_pending_vblank_event *event;
  666. struct radeon_bo *old_rbo;
  667. struct dma_fence *fence;
  668. bool async;
  669. };
  670. struct r500_irq_stat_regs {
  671. u32 disp_int;
  672. u32 hdmi0_status;
  673. };
  674. struct r600_irq_stat_regs {
  675. u32 disp_int;
  676. u32 disp_int_cont;
  677. u32 disp_int_cont2;
  678. u32 d1grph_int;
  679. u32 d2grph_int;
  680. u32 hdmi0_status;
  681. u32 hdmi1_status;
  682. };
  683. struct evergreen_irq_stat_regs {
  684. u32 disp_int[6];
  685. u32 grph_int[6];
  686. u32 afmt_status[6];
  687. };
  688. struct cik_irq_stat_regs {
  689. u32 disp_int;
  690. u32 disp_int_cont;
  691. u32 disp_int_cont2;
  692. u32 disp_int_cont3;
  693. u32 disp_int_cont4;
  694. u32 disp_int_cont5;
  695. u32 disp_int_cont6;
  696. u32 d1grph_int;
  697. u32 d2grph_int;
  698. u32 d3grph_int;
  699. u32 d4grph_int;
  700. u32 d5grph_int;
  701. u32 d6grph_int;
  702. };
  703. union radeon_irq_stat_regs {
  704. struct r500_irq_stat_regs r500;
  705. struct r600_irq_stat_regs r600;
  706. struct evergreen_irq_stat_regs evergreen;
  707. struct cik_irq_stat_regs cik;
  708. };
  709. struct radeon_irq {
  710. bool installed;
  711. spinlock_t lock;
  712. atomic_t ring_int[RADEON_NUM_RINGS];
  713. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  714. atomic_t pflip[RADEON_MAX_CRTCS];
  715. wait_queue_head_t vblank_queue;
  716. bool hpd[RADEON_MAX_HPD_PINS];
  717. bool afmt[RADEON_MAX_AFMT_BLOCKS];
  718. union radeon_irq_stat_regs stat_regs;
  719. bool dpm_thermal;
  720. };
  721. int radeon_irq_kms_init(struct radeon_device *rdev);
  722. void radeon_irq_kms_fini(struct radeon_device *rdev);
  723. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
  724. bool radeon_irq_kms_sw_irq_get_delayed(struct radeon_device *rdev, int ring);
  725. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
  726. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  727. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  728. void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
  729. void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
  730. void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  731. void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  732. /*
  733. * CP & rings.
  734. */
  735. struct radeon_ib {
  736. struct radeon_sa_bo *sa_bo;
  737. uint32_t length_dw;
  738. uint64_t gpu_addr;
  739. uint32_t *ptr;
  740. int ring;
  741. struct radeon_fence *fence;
  742. struct radeon_vm *vm;
  743. bool is_const_ib;
  744. struct radeon_sync sync;
  745. };
  746. struct radeon_ring {
  747. struct radeon_bo *ring_obj;
  748. volatile uint32_t *ring;
  749. unsigned rptr_offs;
  750. unsigned rptr_save_reg;
  751. u64 next_rptr_gpu_addr;
  752. volatile u32 *next_rptr_cpu_addr;
  753. unsigned wptr;
  754. unsigned wptr_old;
  755. unsigned ring_size;
  756. unsigned ring_free_dw;
  757. int count_dw;
  758. atomic_t last_rptr;
  759. atomic64_t last_activity;
  760. uint64_t gpu_addr;
  761. uint32_t align_mask;
  762. uint32_t ptr_mask;
  763. bool ready;
  764. u32 nop;
  765. u32 idx;
  766. u64 last_semaphore_signal_addr;
  767. u64 last_semaphore_wait_addr;
  768. /* for CIK queues */
  769. u32 me;
  770. u32 pipe;
  771. u32 queue;
  772. struct radeon_bo *mqd_obj;
  773. u32 doorbell_index;
  774. unsigned wptr_offs;
  775. };
  776. struct radeon_mec {
  777. struct radeon_bo *hpd_eop_obj;
  778. u64 hpd_eop_gpu_addr;
  779. u32 num_pipe;
  780. u32 num_mec;
  781. u32 num_queue;
  782. };
  783. /*
  784. * VM
  785. */
  786. /* maximum number of VMIDs */
  787. #define RADEON_NUM_VM 16
  788. /* number of entries in page table */
  789. #define RADEON_VM_PTE_COUNT (1 << radeon_vm_block_size)
  790. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  791. #define RADEON_VM_PTB_ALIGN_SIZE 32768
  792. #define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
  793. #define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
  794. #define R600_PTE_VALID (1 << 0)
  795. #define R600_PTE_SYSTEM (1 << 1)
  796. #define R600_PTE_SNOOPED (1 << 2)
  797. #define R600_PTE_READABLE (1 << 5)
  798. #define R600_PTE_WRITEABLE (1 << 6)
  799. /* PTE (Page Table Entry) fragment field for different page sizes */
  800. #define R600_PTE_FRAG_4KB (0 << 7)
  801. #define R600_PTE_FRAG_64KB (4 << 7)
  802. #define R600_PTE_FRAG_256KB (6 << 7)
  803. /* flags needed to be set so we can copy directly from the GART table */
  804. #define R600_PTE_GART_MASK ( R600_PTE_READABLE | R600_PTE_WRITEABLE | \
  805. R600_PTE_SYSTEM | R600_PTE_VALID )
  806. struct radeon_vm_pt {
  807. struct radeon_bo *bo;
  808. uint64_t addr;
  809. };
  810. struct radeon_vm_id {
  811. unsigned id;
  812. uint64_t pd_gpu_addr;
  813. /* last flushed PD/PT update */
  814. struct radeon_fence *flushed_updates;
  815. /* last use of vmid */
  816. struct radeon_fence *last_id_use;
  817. };
  818. struct radeon_vm {
  819. struct mutex mutex;
  820. struct rb_root_cached va;
  821. /* protecting invalidated and freed */
  822. spinlock_t status_lock;
  823. /* BOs moved, but not yet updated in the PT */
  824. struct list_head invalidated;
  825. /* BOs freed, but not yet updated in the PT */
  826. struct list_head freed;
  827. /* BOs cleared in the PT */
  828. struct list_head cleared;
  829. /* contains the page directory */
  830. struct radeon_bo *page_directory;
  831. unsigned max_pde_used;
  832. /* array of page tables, one for each page directory entry */
  833. struct radeon_vm_pt *page_tables;
  834. struct radeon_bo_va *ib_bo_va;
  835. /* for id and flush management per ring */
  836. struct radeon_vm_id ids[RADEON_NUM_RINGS];
  837. };
  838. struct radeon_vm_manager {
  839. struct radeon_fence *active[RADEON_NUM_VM];
  840. uint32_t max_pfn;
  841. /* number of VMIDs */
  842. unsigned nvm;
  843. /* vram base address for page table entry */
  844. u64 vram_base_offset;
  845. /* is vm enabled? */
  846. bool enabled;
  847. /* for hw to save the PD addr on suspend/resume */
  848. uint32_t saved_table_addr[RADEON_NUM_VM];
  849. };
  850. /*
  851. * file private structure
  852. */
  853. struct radeon_fpriv {
  854. struct radeon_vm vm;
  855. };
  856. /*
  857. * R6xx+ IH ring
  858. */
  859. struct r600_ih {
  860. struct radeon_bo *ring_obj;
  861. volatile uint32_t *ring;
  862. unsigned rptr;
  863. unsigned ring_size;
  864. uint64_t gpu_addr;
  865. uint32_t ptr_mask;
  866. atomic_t lock;
  867. bool enabled;
  868. };
  869. /*
  870. * RLC stuff
  871. */
  872. #include "clearstate_defs.h"
  873. struct radeon_rlc {
  874. /* for power gating */
  875. struct radeon_bo *save_restore_obj;
  876. uint64_t save_restore_gpu_addr;
  877. volatile uint32_t *sr_ptr;
  878. const u32 *reg_list;
  879. u32 reg_list_size;
  880. /* for clear state */
  881. struct radeon_bo *clear_state_obj;
  882. uint64_t clear_state_gpu_addr;
  883. volatile uint32_t *cs_ptr;
  884. const struct cs_section_def *cs_data;
  885. u32 clear_state_size;
  886. /* for cp tables */
  887. struct radeon_bo *cp_table_obj;
  888. uint64_t cp_table_gpu_addr;
  889. volatile uint32_t *cp_table_ptr;
  890. u32 cp_table_size;
  891. };
  892. int radeon_ib_get(struct radeon_device *rdev, int ring,
  893. struct radeon_ib *ib, struct radeon_vm *vm,
  894. unsigned size);
  895. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
  896. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
  897. struct radeon_ib *const_ib, bool hdp_flush);
  898. int radeon_ib_pool_init(struct radeon_device *rdev);
  899. void radeon_ib_pool_fini(struct radeon_device *rdev);
  900. int radeon_ib_ring_tests(struct radeon_device *rdev);
  901. /* Ring access between begin & end cannot sleep */
  902. bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
  903. struct radeon_ring *ring);
  904. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
  905. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  906. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  907. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp,
  908. bool hdp_flush);
  909. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp,
  910. bool hdp_flush);
  911. void radeon_ring_undo(struct radeon_ring *ring);
  912. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
  913. int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
  914. void radeon_ring_lockup_update(struct radeon_device *rdev,
  915. struct radeon_ring *ring);
  916. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
  917. unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
  918. uint32_t **data);
  919. int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
  920. unsigned size, uint32_t *data);
  921. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
  922. unsigned rptr_offs, u32 nop);
  923. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
  924. /* r600 async dma */
  925. void r600_dma_stop(struct radeon_device *rdev);
  926. int r600_dma_resume(struct radeon_device *rdev);
  927. void r600_dma_fini(struct radeon_device *rdev);
  928. void cayman_dma_stop(struct radeon_device *rdev);
  929. int cayman_dma_resume(struct radeon_device *rdev);
  930. void cayman_dma_fini(struct radeon_device *rdev);
  931. /*
  932. * CS.
  933. */
  934. struct radeon_cs_chunk {
  935. uint32_t length_dw;
  936. uint32_t *kdata;
  937. void __user *user_ptr;
  938. };
  939. struct radeon_cs_parser {
  940. struct device *dev;
  941. struct radeon_device *rdev;
  942. struct drm_file *filp;
  943. /* chunks */
  944. unsigned nchunks;
  945. struct radeon_cs_chunk *chunks;
  946. uint64_t *chunks_array;
  947. /* IB */
  948. unsigned idx;
  949. /* relocations */
  950. unsigned nrelocs;
  951. struct radeon_bo_list *relocs;
  952. struct radeon_bo_list *vm_bos;
  953. struct list_head validated;
  954. unsigned dma_reloc_idx;
  955. /* indices of various chunks */
  956. struct radeon_cs_chunk *chunk_ib;
  957. struct radeon_cs_chunk *chunk_relocs;
  958. struct radeon_cs_chunk *chunk_flags;
  959. struct radeon_cs_chunk *chunk_const_ib;
  960. struct radeon_ib ib;
  961. struct radeon_ib const_ib;
  962. void *track;
  963. unsigned family;
  964. int parser_error;
  965. u32 cs_flags;
  966. u32 ring;
  967. s32 priority;
  968. struct ww_acquire_ctx ticket;
  969. };
  970. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  971. {
  972. struct radeon_cs_chunk *ibc = p->chunk_ib;
  973. if (ibc->kdata)
  974. return ibc->kdata[idx];
  975. return p->ib.ptr[idx];
  976. }
  977. struct radeon_cs_packet {
  978. unsigned idx;
  979. unsigned type;
  980. unsigned reg;
  981. unsigned opcode;
  982. int count;
  983. unsigned one_reg_wr;
  984. };
  985. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  986. struct radeon_cs_packet *pkt,
  987. unsigned idx, unsigned reg);
  988. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  989. struct radeon_cs_packet *pkt);
  990. /*
  991. * AGP
  992. */
  993. int radeon_agp_init(struct radeon_device *rdev);
  994. void radeon_agp_resume(struct radeon_device *rdev);
  995. void radeon_agp_suspend(struct radeon_device *rdev);
  996. void radeon_agp_fini(struct radeon_device *rdev);
  997. /*
  998. * Writeback
  999. */
  1000. struct radeon_wb {
  1001. struct radeon_bo *wb_obj;
  1002. volatile uint32_t *wb;
  1003. uint64_t gpu_addr;
  1004. bool enabled;
  1005. bool use_event;
  1006. };
  1007. #define RADEON_WB_SCRATCH_OFFSET 0
  1008. #define RADEON_WB_RING0_NEXT_RPTR 256
  1009. #define RADEON_WB_CP_RPTR_OFFSET 1024
  1010. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  1011. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  1012. #define R600_WB_DMA_RPTR_OFFSET 1792
  1013. #define R600_WB_IH_WPTR_OFFSET 2048
  1014. #define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
  1015. #define R600_WB_EVENT_OFFSET 3072
  1016. #define CIK_WB_CP1_WPTR_OFFSET 3328
  1017. #define CIK_WB_CP2_WPTR_OFFSET 3584
  1018. #define R600_WB_DMA_RING_TEST_OFFSET 3588
  1019. #define CAYMAN_WB_DMA1_RING_TEST_OFFSET 3592
  1020. /**
  1021. * struct radeon_pm - power management datas
  1022. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  1023. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  1024. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  1025. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  1026. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  1027. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  1028. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  1029. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  1030. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  1031. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  1032. * @needed_bandwidth: current bandwidth needs
  1033. *
  1034. * It keeps track of various data needed to take powermanagement decision.
  1035. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  1036. * Equation between gpu/memory clock and available bandwidth is hw dependent
  1037. * (type of memory, bus size, efficiency, ...)
  1038. */
  1039. enum radeon_pm_method {
  1040. PM_METHOD_PROFILE,
  1041. PM_METHOD_DYNPM,
  1042. PM_METHOD_DPM,
  1043. };
  1044. enum radeon_dynpm_state {
  1045. DYNPM_STATE_DISABLED,
  1046. DYNPM_STATE_MINIMUM,
  1047. DYNPM_STATE_PAUSED,
  1048. DYNPM_STATE_ACTIVE,
  1049. DYNPM_STATE_SUSPENDED,
  1050. };
  1051. enum radeon_dynpm_action {
  1052. DYNPM_ACTION_NONE,
  1053. DYNPM_ACTION_MINIMUM,
  1054. DYNPM_ACTION_DOWNCLOCK,
  1055. DYNPM_ACTION_UPCLOCK,
  1056. DYNPM_ACTION_DEFAULT
  1057. };
  1058. enum radeon_voltage_type {
  1059. VOLTAGE_NONE = 0,
  1060. VOLTAGE_GPIO,
  1061. VOLTAGE_VDDC,
  1062. VOLTAGE_SW
  1063. };
  1064. enum radeon_pm_state_type {
  1065. /* not used for dpm */
  1066. POWER_STATE_TYPE_DEFAULT,
  1067. POWER_STATE_TYPE_POWERSAVE,
  1068. /* user selectable states */
  1069. POWER_STATE_TYPE_BATTERY,
  1070. POWER_STATE_TYPE_BALANCED,
  1071. POWER_STATE_TYPE_PERFORMANCE,
  1072. /* internal states */
  1073. POWER_STATE_TYPE_INTERNAL_UVD,
  1074. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  1075. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  1076. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  1077. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  1078. POWER_STATE_TYPE_INTERNAL_BOOT,
  1079. POWER_STATE_TYPE_INTERNAL_THERMAL,
  1080. POWER_STATE_TYPE_INTERNAL_ACPI,
  1081. POWER_STATE_TYPE_INTERNAL_ULV,
  1082. POWER_STATE_TYPE_INTERNAL_3DPERF,
  1083. };
  1084. enum radeon_pm_profile_type {
  1085. PM_PROFILE_DEFAULT,
  1086. PM_PROFILE_AUTO,
  1087. PM_PROFILE_LOW,
  1088. PM_PROFILE_MID,
  1089. PM_PROFILE_HIGH,
  1090. };
  1091. #define PM_PROFILE_DEFAULT_IDX 0
  1092. #define PM_PROFILE_LOW_SH_IDX 1
  1093. #define PM_PROFILE_MID_SH_IDX 2
  1094. #define PM_PROFILE_HIGH_SH_IDX 3
  1095. #define PM_PROFILE_LOW_MH_IDX 4
  1096. #define PM_PROFILE_MID_MH_IDX 5
  1097. #define PM_PROFILE_HIGH_MH_IDX 6
  1098. #define PM_PROFILE_MAX 7
  1099. struct radeon_pm_profile {
  1100. int dpms_off_ps_idx;
  1101. int dpms_on_ps_idx;
  1102. int dpms_off_cm_idx;
  1103. int dpms_on_cm_idx;
  1104. };
  1105. enum radeon_int_thermal_type {
  1106. THERMAL_TYPE_NONE,
  1107. THERMAL_TYPE_EXTERNAL,
  1108. THERMAL_TYPE_EXTERNAL_GPIO,
  1109. THERMAL_TYPE_RV6XX,
  1110. THERMAL_TYPE_RV770,
  1111. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1112. THERMAL_TYPE_EVERGREEN,
  1113. THERMAL_TYPE_SUMO,
  1114. THERMAL_TYPE_NI,
  1115. THERMAL_TYPE_SI,
  1116. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1117. THERMAL_TYPE_CI,
  1118. THERMAL_TYPE_KV,
  1119. };
  1120. struct radeon_voltage {
  1121. enum radeon_voltage_type type;
  1122. /* gpio voltage */
  1123. struct radeon_gpio_rec gpio;
  1124. u32 delay; /* delay in usec from voltage drop to sclk change */
  1125. bool active_high; /* voltage drop is active when bit is high */
  1126. /* VDDC voltage */
  1127. u8 vddc_id; /* index into vddc voltage table */
  1128. u8 vddci_id; /* index into vddci voltage table */
  1129. bool vddci_enabled;
  1130. /* r6xx+ sw */
  1131. u16 voltage;
  1132. /* evergreen+ vddci */
  1133. u16 vddci;
  1134. };
  1135. /* clock mode flags */
  1136. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  1137. struct radeon_pm_clock_info {
  1138. /* memory clock */
  1139. u32 mclk;
  1140. /* engine clock */
  1141. u32 sclk;
  1142. /* voltage info */
  1143. struct radeon_voltage voltage;
  1144. /* standardized clock flags */
  1145. u32 flags;
  1146. };
  1147. /* state flags */
  1148. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  1149. struct radeon_power_state {
  1150. enum radeon_pm_state_type type;
  1151. struct radeon_pm_clock_info *clock_info;
  1152. /* number of valid clock modes in this power state */
  1153. int num_clock_modes;
  1154. struct radeon_pm_clock_info *default_clock_mode;
  1155. /* standardized state flags */
  1156. u32 flags;
  1157. u32 misc; /* vbios specific flags */
  1158. u32 misc2; /* vbios specific flags */
  1159. int pcie_lanes; /* pcie lanes */
  1160. };
  1161. /*
  1162. * Some modes are overclocked by very low value, accept them
  1163. */
  1164. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  1165. enum radeon_dpm_auto_throttle_src {
  1166. RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1167. RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1168. };
  1169. enum radeon_dpm_event_src {
  1170. RADEON_DPM_EVENT_SRC_ANALOG = 0,
  1171. RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
  1172. RADEON_DPM_EVENT_SRC_DIGITAL = 2,
  1173. RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1174. RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1175. };
  1176. #define RADEON_MAX_VCE_LEVELS 6
  1177. enum radeon_vce_level {
  1178. RADEON_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1179. RADEON_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1180. RADEON_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1181. RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1182. RADEON_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1183. RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1184. };
  1185. struct radeon_ps {
  1186. u32 caps; /* vbios flags */
  1187. u32 class; /* vbios flags */
  1188. u32 class2; /* vbios flags */
  1189. /* UVD clocks */
  1190. u32 vclk;
  1191. u32 dclk;
  1192. /* VCE clocks */
  1193. u32 evclk;
  1194. u32 ecclk;
  1195. bool vce_active;
  1196. enum radeon_vce_level vce_level;
  1197. /* asic priv */
  1198. void *ps_priv;
  1199. };
  1200. struct radeon_dpm_thermal {
  1201. /* thermal interrupt work */
  1202. struct work_struct work;
  1203. /* low temperature threshold */
  1204. int min_temp;
  1205. /* high temperature threshold */
  1206. int max_temp;
  1207. /* was interrupt low to high or high to low */
  1208. bool high_to_low;
  1209. };
  1210. enum radeon_clk_action
  1211. {
  1212. RADEON_SCLK_UP = 1,
  1213. RADEON_SCLK_DOWN
  1214. };
  1215. struct radeon_blacklist_clocks
  1216. {
  1217. u32 sclk;
  1218. u32 mclk;
  1219. enum radeon_clk_action action;
  1220. };
  1221. struct radeon_clock_and_voltage_limits {
  1222. u32 sclk;
  1223. u32 mclk;
  1224. u16 vddc;
  1225. u16 vddci;
  1226. };
  1227. struct radeon_clock_array {
  1228. u32 count;
  1229. u32 *values;
  1230. };
  1231. struct radeon_clock_voltage_dependency_entry {
  1232. u32 clk;
  1233. u16 v;
  1234. };
  1235. struct radeon_clock_voltage_dependency_table {
  1236. u32 count;
  1237. struct radeon_clock_voltage_dependency_entry *entries;
  1238. };
  1239. union radeon_cac_leakage_entry {
  1240. struct {
  1241. u16 vddc;
  1242. u32 leakage;
  1243. };
  1244. struct {
  1245. u16 vddc1;
  1246. u16 vddc2;
  1247. u16 vddc3;
  1248. };
  1249. };
  1250. struct radeon_cac_leakage_table {
  1251. u32 count;
  1252. union radeon_cac_leakage_entry *entries;
  1253. };
  1254. struct radeon_phase_shedding_limits_entry {
  1255. u16 voltage;
  1256. u32 sclk;
  1257. u32 mclk;
  1258. };
  1259. struct radeon_phase_shedding_limits_table {
  1260. u32 count;
  1261. struct radeon_phase_shedding_limits_entry *entries;
  1262. };
  1263. struct radeon_uvd_clock_voltage_dependency_entry {
  1264. u32 vclk;
  1265. u32 dclk;
  1266. u16 v;
  1267. };
  1268. struct radeon_uvd_clock_voltage_dependency_table {
  1269. u8 count;
  1270. struct radeon_uvd_clock_voltage_dependency_entry *entries;
  1271. };
  1272. struct radeon_vce_clock_voltage_dependency_entry {
  1273. u32 ecclk;
  1274. u32 evclk;
  1275. u16 v;
  1276. };
  1277. struct radeon_vce_clock_voltage_dependency_table {
  1278. u8 count;
  1279. struct radeon_vce_clock_voltage_dependency_entry *entries;
  1280. };
  1281. struct radeon_ppm_table {
  1282. u8 ppm_design;
  1283. u16 cpu_core_number;
  1284. u32 platform_tdp;
  1285. u32 small_ac_platform_tdp;
  1286. u32 platform_tdc;
  1287. u32 small_ac_platform_tdc;
  1288. u32 apu_tdp;
  1289. u32 dgpu_tdp;
  1290. u32 dgpu_ulv_power;
  1291. u32 tj_max;
  1292. };
  1293. struct radeon_cac_tdp_table {
  1294. u16 tdp;
  1295. u16 configurable_tdp;
  1296. u16 tdc;
  1297. u16 battery_power_limit;
  1298. u16 small_power_limit;
  1299. u16 low_cac_leakage;
  1300. u16 high_cac_leakage;
  1301. u16 maximum_power_delivery_limit;
  1302. };
  1303. struct radeon_dpm_dynamic_state {
  1304. struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1305. struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1306. struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1307. struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1308. struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1309. struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1310. struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1311. struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1312. struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1313. struct radeon_clock_array valid_sclk_values;
  1314. struct radeon_clock_array valid_mclk_values;
  1315. struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
  1316. struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
  1317. u32 mclk_sclk_ratio;
  1318. u32 sclk_mclk_delta;
  1319. u16 vddc_vddci_delta;
  1320. u16 min_vddc_for_pcie_gen2;
  1321. struct radeon_cac_leakage_table cac_leakage_table;
  1322. struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
  1323. struct radeon_ppm_table *ppm_table;
  1324. struct radeon_cac_tdp_table *cac_tdp_table;
  1325. };
  1326. struct radeon_dpm_fan {
  1327. u16 t_min;
  1328. u16 t_med;
  1329. u16 t_high;
  1330. u16 pwm_min;
  1331. u16 pwm_med;
  1332. u16 pwm_high;
  1333. u8 t_hyst;
  1334. u32 cycle_delay;
  1335. u16 t_max;
  1336. u8 control_mode;
  1337. u16 default_max_fan_pwm;
  1338. u16 default_fan_output_sensitivity;
  1339. u16 fan_output_sensitivity;
  1340. bool ucode_fan_control;
  1341. };
  1342. enum radeon_pcie_gen {
  1343. RADEON_PCIE_GEN1 = 0,
  1344. RADEON_PCIE_GEN2 = 1,
  1345. RADEON_PCIE_GEN3 = 2,
  1346. RADEON_PCIE_GEN_INVALID = 0xffff
  1347. };
  1348. enum radeon_dpm_forced_level {
  1349. RADEON_DPM_FORCED_LEVEL_AUTO = 0,
  1350. RADEON_DPM_FORCED_LEVEL_LOW = 1,
  1351. RADEON_DPM_FORCED_LEVEL_HIGH = 2,
  1352. };
  1353. struct radeon_vce_state {
  1354. /* vce clocks */
  1355. u32 evclk;
  1356. u32 ecclk;
  1357. /* gpu clocks */
  1358. u32 sclk;
  1359. u32 mclk;
  1360. u8 clk_idx;
  1361. u8 pstate;
  1362. };
  1363. struct radeon_dpm {
  1364. struct radeon_ps *ps;
  1365. /* number of valid power states */
  1366. int num_ps;
  1367. /* current power state that is active */
  1368. struct radeon_ps *current_ps;
  1369. /* requested power state */
  1370. struct radeon_ps *requested_ps;
  1371. /* boot up power state */
  1372. struct radeon_ps *boot_ps;
  1373. /* default uvd power state */
  1374. struct radeon_ps *uvd_ps;
  1375. /* vce requirements */
  1376. struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
  1377. enum radeon_vce_level vce_level;
  1378. enum radeon_pm_state_type state;
  1379. enum radeon_pm_state_type user_state;
  1380. u32 platform_caps;
  1381. u32 voltage_response_time;
  1382. u32 backbias_response_time;
  1383. void *priv;
  1384. u32 new_active_crtcs;
  1385. int new_active_crtc_count;
  1386. int high_pixelclock_count;
  1387. u32 current_active_crtcs;
  1388. int current_active_crtc_count;
  1389. bool single_display;
  1390. struct radeon_dpm_dynamic_state dyn_state;
  1391. struct radeon_dpm_fan fan;
  1392. u32 tdp_limit;
  1393. u32 near_tdp_limit;
  1394. u32 near_tdp_limit_adjusted;
  1395. u32 sq_ramping_threshold;
  1396. u32 cac_leakage;
  1397. u16 tdp_od_limit;
  1398. u32 tdp_adjustment;
  1399. u16 load_line_slope;
  1400. bool power_control;
  1401. bool ac_power;
  1402. /* special states active */
  1403. bool thermal_active;
  1404. bool uvd_active;
  1405. bool vce_active;
  1406. /* thermal handling */
  1407. struct radeon_dpm_thermal thermal;
  1408. /* forced levels */
  1409. enum radeon_dpm_forced_level forced_level;
  1410. /* track UVD streams */
  1411. unsigned sd;
  1412. unsigned hd;
  1413. };
  1414. void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
  1415. void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
  1416. struct radeon_pm {
  1417. struct mutex mutex;
  1418. /* write locked while reprogramming mclk */
  1419. struct rw_semaphore mclk_lock;
  1420. u32 active_crtcs;
  1421. int active_crtc_count;
  1422. int req_vblank;
  1423. bool vblank_sync;
  1424. fixed20_12 max_bandwidth;
  1425. fixed20_12 igp_sideport_mclk;
  1426. fixed20_12 igp_system_mclk;
  1427. fixed20_12 igp_ht_link_clk;
  1428. fixed20_12 igp_ht_link_width;
  1429. fixed20_12 k8_bandwidth;
  1430. fixed20_12 sideport_bandwidth;
  1431. fixed20_12 ht_bandwidth;
  1432. fixed20_12 core_bandwidth;
  1433. fixed20_12 sclk;
  1434. fixed20_12 mclk;
  1435. fixed20_12 needed_bandwidth;
  1436. struct radeon_power_state *power_state;
  1437. /* number of valid power states */
  1438. int num_power_states;
  1439. int current_power_state_index;
  1440. int current_clock_mode_index;
  1441. int requested_power_state_index;
  1442. int requested_clock_mode_index;
  1443. int default_power_state_index;
  1444. u32 current_sclk;
  1445. u32 current_mclk;
  1446. u16 current_vddc;
  1447. u16 current_vddci;
  1448. u32 default_sclk;
  1449. u32 default_mclk;
  1450. u16 default_vddc;
  1451. u16 default_vddci;
  1452. struct radeon_i2c_chan *i2c_bus;
  1453. /* selected pm method */
  1454. enum radeon_pm_method pm_method;
  1455. /* dynpm power management */
  1456. struct delayed_work dynpm_idle_work;
  1457. enum radeon_dynpm_state dynpm_state;
  1458. enum radeon_dynpm_action dynpm_planned_action;
  1459. unsigned long dynpm_action_timeout;
  1460. bool dynpm_can_upclock;
  1461. bool dynpm_can_downclock;
  1462. /* profile-based power management */
  1463. enum radeon_pm_profile_type profile;
  1464. int profile_index;
  1465. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  1466. /* internal thermal controller on rv6xx+ */
  1467. enum radeon_int_thermal_type int_thermal_type;
  1468. struct device *int_hwmon_dev;
  1469. /* fan control parameters */
  1470. bool no_fan;
  1471. u8 fan_pulses_per_revolution;
  1472. u8 fan_min_rpm;
  1473. u8 fan_max_rpm;
  1474. /* dpm */
  1475. bool dpm_enabled;
  1476. bool sysfs_initialized;
  1477. struct radeon_dpm dpm;
  1478. };
  1479. #define RADEON_PCIE_SPEED_25 1
  1480. #define RADEON_PCIE_SPEED_50 2
  1481. #define RADEON_PCIE_SPEED_80 4
  1482. int radeon_pm_get_type_index(struct radeon_device *rdev,
  1483. enum radeon_pm_state_type ps_type,
  1484. int instance);
  1485. /*
  1486. * UVD
  1487. */
  1488. #define RADEON_DEFAULT_UVD_HANDLES 10
  1489. #define RADEON_MAX_UVD_HANDLES 30
  1490. #define RADEON_UVD_STACK_SIZE (200*1024)
  1491. #define RADEON_UVD_HEAP_SIZE (256*1024)
  1492. #define RADEON_UVD_SESSION_SIZE (50*1024)
  1493. struct radeon_uvd {
  1494. bool fw_header_present;
  1495. struct radeon_bo *vcpu_bo;
  1496. void *cpu_addr;
  1497. uint64_t gpu_addr;
  1498. unsigned max_handles;
  1499. atomic_t handles[RADEON_MAX_UVD_HANDLES];
  1500. struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
  1501. unsigned img_size[RADEON_MAX_UVD_HANDLES];
  1502. struct delayed_work idle_work;
  1503. };
  1504. int radeon_uvd_init(struct radeon_device *rdev);
  1505. void radeon_uvd_fini(struct radeon_device *rdev);
  1506. int radeon_uvd_suspend(struct radeon_device *rdev);
  1507. int radeon_uvd_resume(struct radeon_device *rdev);
  1508. int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
  1509. uint32_t handle, struct radeon_fence **fence);
  1510. int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
  1511. uint32_t handle, struct radeon_fence **fence);
  1512. void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo,
  1513. uint32_t allowed_domains);
  1514. void radeon_uvd_free_handles(struct radeon_device *rdev,
  1515. struct drm_file *filp);
  1516. int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
  1517. void radeon_uvd_note_usage(struct radeon_device *rdev);
  1518. int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
  1519. unsigned vclk, unsigned dclk,
  1520. unsigned vco_min, unsigned vco_max,
  1521. unsigned fb_factor, unsigned fb_mask,
  1522. unsigned pd_min, unsigned pd_max,
  1523. unsigned pd_even,
  1524. unsigned *optimal_fb_div,
  1525. unsigned *optimal_vclk_div,
  1526. unsigned *optimal_dclk_div);
  1527. int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
  1528. unsigned cg_upll_func_cntl);
  1529. /*
  1530. * VCE
  1531. */
  1532. #define RADEON_MAX_VCE_HANDLES 16
  1533. struct radeon_vce {
  1534. struct radeon_bo *vcpu_bo;
  1535. uint64_t gpu_addr;
  1536. unsigned fw_version;
  1537. unsigned fb_version;
  1538. atomic_t handles[RADEON_MAX_VCE_HANDLES];
  1539. struct drm_file *filp[RADEON_MAX_VCE_HANDLES];
  1540. unsigned img_size[RADEON_MAX_VCE_HANDLES];
  1541. struct delayed_work idle_work;
  1542. uint32_t keyselect;
  1543. };
  1544. int radeon_vce_init(struct radeon_device *rdev);
  1545. void radeon_vce_fini(struct radeon_device *rdev);
  1546. int radeon_vce_suspend(struct radeon_device *rdev);
  1547. int radeon_vce_resume(struct radeon_device *rdev);
  1548. int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
  1549. uint32_t handle, struct radeon_fence **fence);
  1550. int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
  1551. uint32_t handle, struct radeon_fence **fence);
  1552. void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
  1553. void radeon_vce_note_usage(struct radeon_device *rdev);
  1554. int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi, unsigned size);
  1555. int radeon_vce_cs_parse(struct radeon_cs_parser *p);
  1556. bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
  1557. struct radeon_ring *ring,
  1558. struct radeon_semaphore *semaphore,
  1559. bool emit_wait);
  1560. void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  1561. void radeon_vce_fence_emit(struct radeon_device *rdev,
  1562. struct radeon_fence *fence);
  1563. int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
  1564. int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
  1565. struct r600_audio_pin {
  1566. int channels;
  1567. int rate;
  1568. int bits_per_sample;
  1569. u8 status_bits;
  1570. u8 category_code;
  1571. u32 offset;
  1572. bool connected;
  1573. u32 id;
  1574. };
  1575. struct r600_audio {
  1576. bool enabled;
  1577. struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
  1578. int num_pins;
  1579. struct radeon_audio_funcs *hdmi_funcs;
  1580. struct radeon_audio_funcs *dp_funcs;
  1581. struct radeon_audio_basic_funcs *funcs;
  1582. };
  1583. /*
  1584. * Benchmarking
  1585. */
  1586. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  1587. /*
  1588. * Testing
  1589. */
  1590. void radeon_test_moves(struct radeon_device *rdev);
  1591. void radeon_test_ring_sync(struct radeon_device *rdev,
  1592. struct radeon_ring *cpA,
  1593. struct radeon_ring *cpB);
  1594. void radeon_test_syncing(struct radeon_device *rdev);
  1595. /*
  1596. * MMU Notifier
  1597. */
  1598. #if defined(CONFIG_MMU_NOTIFIER)
  1599. int radeon_mn_register(struct radeon_bo *bo, unsigned long addr);
  1600. void radeon_mn_unregister(struct radeon_bo *bo);
  1601. #else
  1602. static inline int radeon_mn_register(struct radeon_bo *bo, unsigned long addr)
  1603. {
  1604. return -ENODEV;
  1605. }
  1606. static inline void radeon_mn_unregister(struct radeon_bo *bo) {}
  1607. #endif
  1608. /*
  1609. * Debugfs
  1610. */
  1611. struct radeon_debugfs {
  1612. struct drm_info_list *files;
  1613. unsigned num_files;
  1614. };
  1615. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1616. struct drm_info_list *files,
  1617. unsigned nfiles);
  1618. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  1619. /*
  1620. * ASIC ring specific functions.
  1621. */
  1622. struct radeon_asic_ring {
  1623. /* ring read/write ptr handling */
  1624. u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1625. u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1626. void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1627. /* validating and patching of IBs */
  1628. int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
  1629. int (*cs_parse)(struct radeon_cs_parser *p);
  1630. /* command emmit functions */
  1631. void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  1632. void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
  1633. void (*hdp_flush)(struct radeon_device *rdev, struct radeon_ring *ring);
  1634. bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
  1635. struct radeon_semaphore *semaphore, bool emit_wait);
  1636. void (*vm_flush)(struct radeon_device *rdev, struct radeon_ring *ring,
  1637. unsigned vm_id, uint64_t pd_addr);
  1638. /* testing functions */
  1639. int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1640. int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1641. bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
  1642. /* deprecated */
  1643. void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
  1644. };
  1645. /*
  1646. * ASIC specific functions.
  1647. */
  1648. struct radeon_asic {
  1649. int (*init)(struct radeon_device *rdev);
  1650. void (*fini)(struct radeon_device *rdev);
  1651. int (*resume)(struct radeon_device *rdev);
  1652. int (*suspend)(struct radeon_device *rdev);
  1653. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  1654. int (*asic_reset)(struct radeon_device *rdev, bool hard);
  1655. /* Flush the HDP cache via MMIO */
  1656. void (*mmio_hdp_flush)(struct radeon_device *rdev);
  1657. /* check if 3D engine is idle */
  1658. bool (*gui_idle)(struct radeon_device *rdev);
  1659. /* wait for mc_idle */
  1660. int (*mc_wait_for_idle)(struct radeon_device *rdev);
  1661. /* get the reference clock */
  1662. u32 (*get_xclk)(struct radeon_device *rdev);
  1663. /* get the gpu clock counter */
  1664. uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
  1665. /* get register for info ioctl */
  1666. int (*get_allowed_info_register)(struct radeon_device *rdev, u32 reg, u32 *val);
  1667. /* gart */
  1668. struct {
  1669. void (*tlb_flush)(struct radeon_device *rdev);
  1670. uint64_t (*get_page_entry)(uint64_t addr, uint32_t flags);
  1671. void (*set_page)(struct radeon_device *rdev, unsigned i,
  1672. uint64_t entry);
  1673. } gart;
  1674. struct {
  1675. int (*init)(struct radeon_device *rdev);
  1676. void (*fini)(struct radeon_device *rdev);
  1677. void (*copy_pages)(struct radeon_device *rdev,
  1678. struct radeon_ib *ib,
  1679. uint64_t pe, uint64_t src,
  1680. unsigned count);
  1681. void (*write_pages)(struct radeon_device *rdev,
  1682. struct radeon_ib *ib,
  1683. uint64_t pe,
  1684. uint64_t addr, unsigned count,
  1685. uint32_t incr, uint32_t flags);
  1686. void (*set_pages)(struct radeon_device *rdev,
  1687. struct radeon_ib *ib,
  1688. uint64_t pe,
  1689. uint64_t addr, unsigned count,
  1690. uint32_t incr, uint32_t flags);
  1691. void (*pad_ib)(struct radeon_ib *ib);
  1692. } vm;
  1693. /* ring specific callbacks */
  1694. const struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
  1695. /* irqs */
  1696. struct {
  1697. int (*set)(struct radeon_device *rdev);
  1698. int (*process)(struct radeon_device *rdev);
  1699. } irq;
  1700. /* displays */
  1701. struct {
  1702. /* display watermarks */
  1703. void (*bandwidth_update)(struct radeon_device *rdev);
  1704. /* get frame count */
  1705. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  1706. /* wait for vblank */
  1707. void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
  1708. /* set backlight level */
  1709. void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
  1710. /* get backlight level */
  1711. u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
  1712. /* audio callbacks */
  1713. void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
  1714. void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1715. } display;
  1716. /* copy functions for bo handling */
  1717. struct {
  1718. struct radeon_fence *(*blit)(struct radeon_device *rdev,
  1719. uint64_t src_offset,
  1720. uint64_t dst_offset,
  1721. unsigned num_gpu_pages,
  1722. struct reservation_object *resv);
  1723. u32 blit_ring_index;
  1724. struct radeon_fence *(*dma)(struct radeon_device *rdev,
  1725. uint64_t src_offset,
  1726. uint64_t dst_offset,
  1727. unsigned num_gpu_pages,
  1728. struct reservation_object *resv);
  1729. u32 dma_ring_index;
  1730. /* method used for bo copy */
  1731. struct radeon_fence *(*copy)(struct radeon_device *rdev,
  1732. uint64_t src_offset,
  1733. uint64_t dst_offset,
  1734. unsigned num_gpu_pages,
  1735. struct reservation_object *resv);
  1736. /* ring used for bo copies */
  1737. u32 copy_ring_index;
  1738. } copy;
  1739. /* surfaces */
  1740. struct {
  1741. int (*set_reg)(struct radeon_device *rdev, int reg,
  1742. uint32_t tiling_flags, uint32_t pitch,
  1743. uint32_t offset, uint32_t obj_size);
  1744. void (*clear_reg)(struct radeon_device *rdev, int reg);
  1745. } surface;
  1746. /* hotplug detect */
  1747. struct {
  1748. void (*init)(struct radeon_device *rdev);
  1749. void (*fini)(struct radeon_device *rdev);
  1750. bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1751. void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1752. } hpd;
  1753. /* static power management */
  1754. struct {
  1755. void (*misc)(struct radeon_device *rdev);
  1756. void (*prepare)(struct radeon_device *rdev);
  1757. void (*finish)(struct radeon_device *rdev);
  1758. void (*init_profile)(struct radeon_device *rdev);
  1759. void (*get_dynpm_state)(struct radeon_device *rdev);
  1760. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  1761. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  1762. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  1763. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  1764. int (*get_pcie_lanes)(struct radeon_device *rdev);
  1765. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  1766. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  1767. int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
  1768. int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
  1769. int (*get_temperature)(struct radeon_device *rdev);
  1770. } pm;
  1771. /* dynamic power management */
  1772. struct {
  1773. int (*init)(struct radeon_device *rdev);
  1774. void (*setup_asic)(struct radeon_device *rdev);
  1775. int (*enable)(struct radeon_device *rdev);
  1776. int (*late_enable)(struct radeon_device *rdev);
  1777. void (*disable)(struct radeon_device *rdev);
  1778. int (*pre_set_power_state)(struct radeon_device *rdev);
  1779. int (*set_power_state)(struct radeon_device *rdev);
  1780. void (*post_set_power_state)(struct radeon_device *rdev);
  1781. void (*display_configuration_changed)(struct radeon_device *rdev);
  1782. void (*fini)(struct radeon_device *rdev);
  1783. u32 (*get_sclk)(struct radeon_device *rdev, bool low);
  1784. u32 (*get_mclk)(struct radeon_device *rdev, bool low);
  1785. void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
  1786. void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
  1787. int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
  1788. bool (*vblank_too_short)(struct radeon_device *rdev);
  1789. void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
  1790. void (*enable_bapm)(struct radeon_device *rdev, bool enable);
  1791. void (*fan_ctrl_set_mode)(struct radeon_device *rdev, u32 mode);
  1792. u32 (*fan_ctrl_get_mode)(struct radeon_device *rdev);
  1793. int (*set_fan_speed_percent)(struct radeon_device *rdev, u32 speed);
  1794. int (*get_fan_speed_percent)(struct radeon_device *rdev, u32 *speed);
  1795. u32 (*get_current_sclk)(struct radeon_device *rdev);
  1796. u32 (*get_current_mclk)(struct radeon_device *rdev);
  1797. } dpm;
  1798. /* pageflipping */
  1799. struct {
  1800. void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base, bool async);
  1801. bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
  1802. } pflip;
  1803. };
  1804. /*
  1805. * Asic structures
  1806. */
  1807. struct r100_asic {
  1808. const unsigned *reg_safe_bm;
  1809. unsigned reg_safe_bm_size;
  1810. u32 hdp_cntl;
  1811. };
  1812. struct r300_asic {
  1813. const unsigned *reg_safe_bm;
  1814. unsigned reg_safe_bm_size;
  1815. u32 resync_scratch;
  1816. u32 hdp_cntl;
  1817. };
  1818. struct r600_asic {
  1819. unsigned max_pipes;
  1820. unsigned max_tile_pipes;
  1821. unsigned max_simds;
  1822. unsigned max_backends;
  1823. unsigned max_gprs;
  1824. unsigned max_threads;
  1825. unsigned max_stack_entries;
  1826. unsigned max_hw_contexts;
  1827. unsigned max_gs_threads;
  1828. unsigned sx_max_export_size;
  1829. unsigned sx_max_export_pos_size;
  1830. unsigned sx_max_export_smx_size;
  1831. unsigned sq_num_cf_insts;
  1832. unsigned tiling_nbanks;
  1833. unsigned tiling_npipes;
  1834. unsigned tiling_group_size;
  1835. unsigned tile_config;
  1836. unsigned backend_map;
  1837. unsigned active_simds;
  1838. };
  1839. struct rv770_asic {
  1840. unsigned max_pipes;
  1841. unsigned max_tile_pipes;
  1842. unsigned max_simds;
  1843. unsigned max_backends;
  1844. unsigned max_gprs;
  1845. unsigned max_threads;
  1846. unsigned max_stack_entries;
  1847. unsigned max_hw_contexts;
  1848. unsigned max_gs_threads;
  1849. unsigned sx_max_export_size;
  1850. unsigned sx_max_export_pos_size;
  1851. unsigned sx_max_export_smx_size;
  1852. unsigned sq_num_cf_insts;
  1853. unsigned sx_num_of_sets;
  1854. unsigned sc_prim_fifo_size;
  1855. unsigned sc_hiz_tile_fifo_size;
  1856. unsigned sc_earlyz_tile_fifo_fize;
  1857. unsigned tiling_nbanks;
  1858. unsigned tiling_npipes;
  1859. unsigned tiling_group_size;
  1860. unsigned tile_config;
  1861. unsigned backend_map;
  1862. unsigned active_simds;
  1863. };
  1864. struct evergreen_asic {
  1865. unsigned num_ses;
  1866. unsigned max_pipes;
  1867. unsigned max_tile_pipes;
  1868. unsigned max_simds;
  1869. unsigned max_backends;
  1870. unsigned max_gprs;
  1871. unsigned max_threads;
  1872. unsigned max_stack_entries;
  1873. unsigned max_hw_contexts;
  1874. unsigned max_gs_threads;
  1875. unsigned sx_max_export_size;
  1876. unsigned sx_max_export_pos_size;
  1877. unsigned sx_max_export_smx_size;
  1878. unsigned sq_num_cf_insts;
  1879. unsigned sx_num_of_sets;
  1880. unsigned sc_prim_fifo_size;
  1881. unsigned sc_hiz_tile_fifo_size;
  1882. unsigned sc_earlyz_tile_fifo_size;
  1883. unsigned tiling_nbanks;
  1884. unsigned tiling_npipes;
  1885. unsigned tiling_group_size;
  1886. unsigned tile_config;
  1887. unsigned backend_map;
  1888. unsigned active_simds;
  1889. };
  1890. struct cayman_asic {
  1891. unsigned max_shader_engines;
  1892. unsigned max_pipes_per_simd;
  1893. unsigned max_tile_pipes;
  1894. unsigned max_simds_per_se;
  1895. unsigned max_backends_per_se;
  1896. unsigned max_texture_channel_caches;
  1897. unsigned max_gprs;
  1898. unsigned max_threads;
  1899. unsigned max_gs_threads;
  1900. unsigned max_stack_entries;
  1901. unsigned sx_num_of_sets;
  1902. unsigned sx_max_export_size;
  1903. unsigned sx_max_export_pos_size;
  1904. unsigned sx_max_export_smx_size;
  1905. unsigned max_hw_contexts;
  1906. unsigned sq_num_cf_insts;
  1907. unsigned sc_prim_fifo_size;
  1908. unsigned sc_hiz_tile_fifo_size;
  1909. unsigned sc_earlyz_tile_fifo_size;
  1910. unsigned num_shader_engines;
  1911. unsigned num_shader_pipes_per_simd;
  1912. unsigned num_tile_pipes;
  1913. unsigned num_simds_per_se;
  1914. unsigned num_backends_per_se;
  1915. unsigned backend_disable_mask_per_asic;
  1916. unsigned backend_map;
  1917. unsigned num_texture_channel_caches;
  1918. unsigned mem_max_burst_length_bytes;
  1919. unsigned mem_row_size_in_kb;
  1920. unsigned shader_engine_tile_size;
  1921. unsigned num_gpus;
  1922. unsigned multi_gpu_tile_size;
  1923. unsigned tile_config;
  1924. unsigned active_simds;
  1925. };
  1926. struct si_asic {
  1927. unsigned max_shader_engines;
  1928. unsigned max_tile_pipes;
  1929. unsigned max_cu_per_sh;
  1930. unsigned max_sh_per_se;
  1931. unsigned max_backends_per_se;
  1932. unsigned max_texture_channel_caches;
  1933. unsigned max_gprs;
  1934. unsigned max_gs_threads;
  1935. unsigned max_hw_contexts;
  1936. unsigned sc_prim_fifo_size_frontend;
  1937. unsigned sc_prim_fifo_size_backend;
  1938. unsigned sc_hiz_tile_fifo_size;
  1939. unsigned sc_earlyz_tile_fifo_size;
  1940. unsigned num_tile_pipes;
  1941. unsigned backend_enable_mask;
  1942. unsigned backend_disable_mask_per_asic;
  1943. unsigned backend_map;
  1944. unsigned num_texture_channel_caches;
  1945. unsigned mem_max_burst_length_bytes;
  1946. unsigned mem_row_size_in_kb;
  1947. unsigned shader_engine_tile_size;
  1948. unsigned num_gpus;
  1949. unsigned multi_gpu_tile_size;
  1950. unsigned tile_config;
  1951. uint32_t tile_mode_array[32];
  1952. uint32_t active_cus;
  1953. };
  1954. struct cik_asic {
  1955. unsigned max_shader_engines;
  1956. unsigned max_tile_pipes;
  1957. unsigned max_cu_per_sh;
  1958. unsigned max_sh_per_se;
  1959. unsigned max_backends_per_se;
  1960. unsigned max_texture_channel_caches;
  1961. unsigned max_gprs;
  1962. unsigned max_gs_threads;
  1963. unsigned max_hw_contexts;
  1964. unsigned sc_prim_fifo_size_frontend;
  1965. unsigned sc_prim_fifo_size_backend;
  1966. unsigned sc_hiz_tile_fifo_size;
  1967. unsigned sc_earlyz_tile_fifo_size;
  1968. unsigned num_tile_pipes;
  1969. unsigned backend_enable_mask;
  1970. unsigned backend_disable_mask_per_asic;
  1971. unsigned backend_map;
  1972. unsigned num_texture_channel_caches;
  1973. unsigned mem_max_burst_length_bytes;
  1974. unsigned mem_row_size_in_kb;
  1975. unsigned shader_engine_tile_size;
  1976. unsigned num_gpus;
  1977. unsigned multi_gpu_tile_size;
  1978. unsigned tile_config;
  1979. uint32_t tile_mode_array[32];
  1980. uint32_t macrotile_mode_array[16];
  1981. uint32_t active_cus;
  1982. };
  1983. union radeon_asic_config {
  1984. struct r300_asic r300;
  1985. struct r100_asic r100;
  1986. struct r600_asic r600;
  1987. struct rv770_asic rv770;
  1988. struct evergreen_asic evergreen;
  1989. struct cayman_asic cayman;
  1990. struct si_asic si;
  1991. struct cik_asic cik;
  1992. };
  1993. /*
  1994. * asic initizalization from radeon_asic.c
  1995. */
  1996. void radeon_agp_disable(struct radeon_device *rdev);
  1997. int radeon_asic_init(struct radeon_device *rdev);
  1998. /*
  1999. * IOCTL.
  2000. */
  2001. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  2002. struct drm_file *filp);
  2003. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  2004. struct drm_file *filp);
  2005. int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
  2006. struct drm_file *filp);
  2007. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  2008. struct drm_file *file_priv);
  2009. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  2010. struct drm_file *file_priv);
  2011. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  2012. struct drm_file *file_priv);
  2013. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  2014. struct drm_file *file_priv);
  2015. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  2016. struct drm_file *filp);
  2017. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  2018. struct drm_file *filp);
  2019. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  2020. struct drm_file *filp);
  2021. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  2022. struct drm_file *filp);
  2023. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  2024. struct drm_file *filp);
  2025. int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
  2026. struct drm_file *filp);
  2027. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  2028. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  2029. struct drm_file *filp);
  2030. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  2031. struct drm_file *filp);
  2032. /* VRAM scratch page for HDP bug, default vram page */
  2033. struct r600_vram_scratch {
  2034. struct radeon_bo *robj;
  2035. volatile uint32_t *ptr;
  2036. u64 gpu_addr;
  2037. };
  2038. /*
  2039. * ACPI
  2040. */
  2041. struct radeon_atif_notification_cfg {
  2042. bool enabled;
  2043. int command_code;
  2044. };
  2045. struct radeon_atif_notifications {
  2046. bool display_switch;
  2047. bool expansion_mode_change;
  2048. bool thermal_state;
  2049. bool forced_power_state;
  2050. bool system_power_state;
  2051. bool display_conf_change;
  2052. bool px_gfx_switch;
  2053. bool brightness_change;
  2054. bool dgpu_display_event;
  2055. };
  2056. struct radeon_atif_functions {
  2057. bool system_params;
  2058. bool sbios_requests;
  2059. bool select_active_disp;
  2060. bool lid_state;
  2061. bool get_tv_standard;
  2062. bool set_tv_standard;
  2063. bool get_panel_expansion_mode;
  2064. bool set_panel_expansion_mode;
  2065. bool temperature_change;
  2066. bool graphics_device_types;
  2067. };
  2068. struct radeon_atif {
  2069. struct radeon_atif_notifications notifications;
  2070. struct radeon_atif_functions functions;
  2071. struct radeon_atif_notification_cfg notification_cfg;
  2072. struct radeon_encoder *encoder_for_bl;
  2073. };
  2074. struct radeon_atcs_functions {
  2075. bool get_ext_state;
  2076. bool pcie_perf_req;
  2077. bool pcie_dev_rdy;
  2078. bool pcie_bus_width;
  2079. };
  2080. struct radeon_atcs {
  2081. struct radeon_atcs_functions functions;
  2082. };
  2083. /*
  2084. * Core structure, functions and helpers.
  2085. */
  2086. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  2087. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  2088. struct radeon_device {
  2089. struct device *dev;
  2090. struct drm_device *ddev;
  2091. struct pci_dev *pdev;
  2092. struct rw_semaphore exclusive_lock;
  2093. /* ASIC */
  2094. union radeon_asic_config config;
  2095. enum radeon_family family;
  2096. unsigned long flags;
  2097. int usec_timeout;
  2098. enum radeon_pll_errata pll_errata;
  2099. int num_gb_pipes;
  2100. int num_z_pipes;
  2101. int disp_priority;
  2102. /* BIOS */
  2103. uint8_t *bios;
  2104. bool is_atom_bios;
  2105. uint16_t bios_header_start;
  2106. struct radeon_bo *stolen_vga_memory;
  2107. /* Register mmio */
  2108. resource_size_t rmmio_base;
  2109. resource_size_t rmmio_size;
  2110. /* protects concurrent MM_INDEX/DATA based register access */
  2111. spinlock_t mmio_idx_lock;
  2112. /* protects concurrent SMC based register access */
  2113. spinlock_t smc_idx_lock;
  2114. /* protects concurrent PLL register access */
  2115. spinlock_t pll_idx_lock;
  2116. /* protects concurrent MC register access */
  2117. spinlock_t mc_idx_lock;
  2118. /* protects concurrent PCIE register access */
  2119. spinlock_t pcie_idx_lock;
  2120. /* protects concurrent PCIE_PORT register access */
  2121. spinlock_t pciep_idx_lock;
  2122. /* protects concurrent PIF register access */
  2123. spinlock_t pif_idx_lock;
  2124. /* protects concurrent CG register access */
  2125. spinlock_t cg_idx_lock;
  2126. /* protects concurrent UVD register access */
  2127. spinlock_t uvd_idx_lock;
  2128. /* protects concurrent RCU register access */
  2129. spinlock_t rcu_idx_lock;
  2130. /* protects concurrent DIDT register access */
  2131. spinlock_t didt_idx_lock;
  2132. /* protects concurrent ENDPOINT (audio) register access */
  2133. spinlock_t end_idx_lock;
  2134. void __iomem *rmmio;
  2135. radeon_rreg_t mc_rreg;
  2136. radeon_wreg_t mc_wreg;
  2137. radeon_rreg_t pll_rreg;
  2138. radeon_wreg_t pll_wreg;
  2139. uint32_t pcie_reg_mask;
  2140. radeon_rreg_t pciep_rreg;
  2141. radeon_wreg_t pciep_wreg;
  2142. /* io port */
  2143. void __iomem *rio_mem;
  2144. resource_size_t rio_mem_size;
  2145. struct radeon_clock clock;
  2146. struct radeon_mc mc;
  2147. struct radeon_gart gart;
  2148. struct radeon_mode_info mode_info;
  2149. struct radeon_scratch scratch;
  2150. struct radeon_doorbell doorbell;
  2151. struct radeon_mman mman;
  2152. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  2153. wait_queue_head_t fence_queue;
  2154. u64 fence_context;
  2155. struct mutex ring_lock;
  2156. struct radeon_ring ring[RADEON_NUM_RINGS];
  2157. bool ib_pool_ready;
  2158. struct radeon_sa_manager ring_tmp_bo;
  2159. struct radeon_irq irq;
  2160. struct radeon_asic *asic;
  2161. struct radeon_gem gem;
  2162. struct radeon_pm pm;
  2163. struct radeon_uvd uvd;
  2164. struct radeon_vce vce;
  2165. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  2166. struct radeon_wb wb;
  2167. struct radeon_dummy_page dummy_page;
  2168. bool shutdown;
  2169. bool need_dma32;
  2170. bool need_swiotlb;
  2171. bool accel_working;
  2172. bool fastfb_working; /* IGP feature*/
  2173. bool needs_reset, in_reset;
  2174. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  2175. const struct firmware *me_fw; /* all family ME firmware */
  2176. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  2177. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  2178. const struct firmware *mc_fw; /* NI MC firmware */
  2179. const struct firmware *ce_fw; /* SI CE firmware */
  2180. const struct firmware *mec_fw; /* CIK MEC firmware */
  2181. const struct firmware *mec2_fw; /* KV MEC2 firmware */
  2182. const struct firmware *sdma_fw; /* CIK SDMA firmware */
  2183. const struct firmware *smc_fw; /* SMC firmware */
  2184. const struct firmware *uvd_fw; /* UVD firmware */
  2185. const struct firmware *vce_fw; /* VCE firmware */
  2186. bool new_fw;
  2187. struct r600_vram_scratch vram_scratch;
  2188. int msi_enabled; /* msi enabled */
  2189. struct r600_ih ih; /* r6/700 interrupt ring */
  2190. struct radeon_rlc rlc;
  2191. struct radeon_mec mec;
  2192. struct delayed_work hotplug_work;
  2193. struct work_struct dp_work;
  2194. struct work_struct audio_work;
  2195. int num_crtc; /* number of crtcs */
  2196. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  2197. bool has_uvd;
  2198. bool has_vce;
  2199. struct r600_audio audio; /* audio stuff */
  2200. struct notifier_block acpi_nb;
  2201. /* only one userspace can use Hyperz features or CMASK at a time */
  2202. struct drm_file *hyperz_filp;
  2203. struct drm_file *cmask_filp;
  2204. /* i2c buses */
  2205. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  2206. /* debugfs */
  2207. struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
  2208. unsigned debugfs_count;
  2209. /* virtual memory */
  2210. struct radeon_vm_manager vm_manager;
  2211. struct mutex gpu_clock_mutex;
  2212. /* memory stats */
  2213. atomic64_t vram_usage;
  2214. atomic64_t gtt_usage;
  2215. atomic64_t num_bytes_moved;
  2216. atomic_t gpu_reset_counter;
  2217. /* ACPI interface */
  2218. struct radeon_atif atif;
  2219. struct radeon_atcs atcs;
  2220. /* srbm instance registers */
  2221. struct mutex srbm_mutex;
  2222. /* clock, powergating flags */
  2223. u32 cg_flags;
  2224. u32 pg_flags;
  2225. struct dev_pm_domain vga_pm_domain;
  2226. bool have_disp_power_ref;
  2227. u32 px_quirk_flags;
  2228. /* tracking pinned memory */
  2229. u64 vram_pin_size;
  2230. u64 gart_pin_size;
  2231. struct mutex mn_lock;
  2232. DECLARE_HASHTABLE(mn_hash, 7);
  2233. };
  2234. bool radeon_is_px(struct drm_device *dev);
  2235. int radeon_device_init(struct radeon_device *rdev,
  2236. struct drm_device *ddev,
  2237. struct pci_dev *pdev,
  2238. uint32_t flags);
  2239. void radeon_device_fini(struct radeon_device *rdev);
  2240. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  2241. #define RADEON_MIN_MMIO_SIZE 0x10000
  2242. uint32_t r100_mm_rreg_slow(struct radeon_device *rdev, uint32_t reg);
  2243. void r100_mm_wreg_slow(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  2244. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  2245. bool always_indirect)
  2246. {
  2247. /* The mmio size is 64kb at minimum. Allows the if to be optimized out. */
  2248. if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
  2249. return readl(((void __iomem *)rdev->rmmio) + reg);
  2250. else
  2251. return r100_mm_rreg_slow(rdev, reg);
  2252. }
  2253. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  2254. bool always_indirect)
  2255. {
  2256. if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
  2257. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  2258. else
  2259. r100_mm_wreg_slow(rdev, reg, v);
  2260. }
  2261. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  2262. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2263. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
  2264. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
  2265. /*
  2266. * Cast helper
  2267. */
  2268. extern const struct dma_fence_ops radeon_fence_ops;
  2269. static inline struct radeon_fence *to_radeon_fence(struct dma_fence *f)
  2270. {
  2271. struct radeon_fence *__f = container_of(f, struct radeon_fence, base);
  2272. if (__f->base.ops == &radeon_fence_ops)
  2273. return __f;
  2274. return NULL;
  2275. }
  2276. /*
  2277. * Registers read & write functions.
  2278. */
  2279. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  2280. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  2281. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  2282. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  2283. #define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
  2284. #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
  2285. #define DREG32(reg) pr_info("REGISTER: " #reg " : 0x%08X\n", \
  2286. r100_mm_rreg(rdev, (reg), false))
  2287. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
  2288. #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
  2289. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  2290. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  2291. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  2292. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  2293. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  2294. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  2295. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  2296. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  2297. #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
  2298. #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  2299. #define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
  2300. #define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
  2301. #define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
  2302. #define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
  2303. #define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
  2304. #define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
  2305. #define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
  2306. #define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
  2307. #define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
  2308. #define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
  2309. #define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
  2310. #define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
  2311. #define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
  2312. #define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
  2313. #define WREG32_P(reg, val, mask) \
  2314. do { \
  2315. uint32_t tmp_ = RREG32(reg); \
  2316. tmp_ &= (mask); \
  2317. tmp_ |= ((val) & ~(mask)); \
  2318. WREG32(reg, tmp_); \
  2319. } while (0)
  2320. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  2321. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  2322. #define WREG32_PLL_P(reg, val, mask) \
  2323. do { \
  2324. uint32_t tmp_ = RREG32_PLL(reg); \
  2325. tmp_ &= (mask); \
  2326. tmp_ |= ((val) & ~(mask)); \
  2327. WREG32_PLL(reg, tmp_); \
  2328. } while (0)
  2329. #define WREG32_SMC_P(reg, val, mask) \
  2330. do { \
  2331. uint32_t tmp_ = RREG32_SMC(reg); \
  2332. tmp_ &= (mask); \
  2333. tmp_ |= ((val) & ~(mask)); \
  2334. WREG32_SMC(reg, tmp_); \
  2335. } while (0)
  2336. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
  2337. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  2338. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  2339. #define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
  2340. #define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
  2341. /*
  2342. * Indirect registers accessors.
  2343. * They used to be inlined, but this increases code size by ~65 kbytes.
  2344. * Since each performs a pair of MMIO ops
  2345. * within a spin_lock_irqsave/spin_unlock_irqrestore region,
  2346. * the cost of call+ret is almost negligible. MMIO and locking
  2347. * costs several dozens of cycles each at best, call+ret is ~5 cycles.
  2348. */
  2349. uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  2350. void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  2351. u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg);
  2352. void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2353. u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg);
  2354. void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2355. u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg);
  2356. void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2357. u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg);
  2358. void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2359. u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg);
  2360. void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2361. u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg);
  2362. void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2363. u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg);
  2364. void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2365. void r100_pll_errata_after_index(struct radeon_device *rdev);
  2366. /*
  2367. * ASICs helpers.
  2368. */
  2369. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  2370. (rdev->pdev->device == 0x5969))
  2371. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  2372. (rdev->family == CHIP_RV200) || \
  2373. (rdev->family == CHIP_RS100) || \
  2374. (rdev->family == CHIP_RS200) || \
  2375. (rdev->family == CHIP_RV250) || \
  2376. (rdev->family == CHIP_RV280) || \
  2377. (rdev->family == CHIP_RS300))
  2378. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  2379. (rdev->family == CHIP_RV350) || \
  2380. (rdev->family == CHIP_R350) || \
  2381. (rdev->family == CHIP_RV380) || \
  2382. (rdev->family == CHIP_R420) || \
  2383. (rdev->family == CHIP_R423) || \
  2384. (rdev->family == CHIP_RV410) || \
  2385. (rdev->family == CHIP_RS400) || \
  2386. (rdev->family == CHIP_RS480))
  2387. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  2388. (rdev->ddev->pdev->device == 0x9443) || \
  2389. (rdev->ddev->pdev->device == 0x944B) || \
  2390. (rdev->ddev->pdev->device == 0x9506) || \
  2391. (rdev->ddev->pdev->device == 0x9509) || \
  2392. (rdev->ddev->pdev->device == 0x950F) || \
  2393. (rdev->ddev->pdev->device == 0x689C) || \
  2394. (rdev->ddev->pdev->device == 0x689D))
  2395. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  2396. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  2397. (rdev->family == CHIP_RS690) || \
  2398. (rdev->family == CHIP_RS740) || \
  2399. (rdev->family >= CHIP_R600))
  2400. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  2401. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  2402. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  2403. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  2404. (rdev->flags & RADEON_IS_IGP))
  2405. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  2406. #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
  2407. #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
  2408. (rdev->flags & RADEON_IS_IGP))
  2409. #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
  2410. #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
  2411. #define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
  2412. #define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
  2413. #define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
  2414. #define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI) || \
  2415. (rdev->family == CHIP_MULLINS))
  2416. #define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
  2417. (rdev->ddev->pdev->device == 0x6850) || \
  2418. (rdev->ddev->pdev->device == 0x6858) || \
  2419. (rdev->ddev->pdev->device == 0x6859) || \
  2420. (rdev->ddev->pdev->device == 0x6840) || \
  2421. (rdev->ddev->pdev->device == 0x6841) || \
  2422. (rdev->ddev->pdev->device == 0x6842) || \
  2423. (rdev->ddev->pdev->device == 0x6843))
  2424. /*
  2425. * BIOS helpers.
  2426. */
  2427. #define RBIOS8(i) (rdev->bios[i])
  2428. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  2429. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  2430. int radeon_combios_init(struct radeon_device *rdev);
  2431. void radeon_combios_fini(struct radeon_device *rdev);
  2432. int radeon_atombios_init(struct radeon_device *rdev);
  2433. void radeon_atombios_fini(struct radeon_device *rdev);
  2434. /*
  2435. * RING helpers.
  2436. */
  2437. /**
  2438. * radeon_ring_write - write a value to the ring
  2439. *
  2440. * @ring: radeon_ring structure holding ring information
  2441. * @v: dword (dw) value to write
  2442. *
  2443. * Write a value to the requested ring buffer (all asics).
  2444. */
  2445. static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  2446. {
  2447. if (ring->count_dw <= 0)
  2448. DRM_ERROR("radeon: writing more dwords to the ring than expected!\n");
  2449. ring->ring[ring->wptr++] = v;
  2450. ring->wptr &= ring->ptr_mask;
  2451. ring->count_dw--;
  2452. ring->ring_free_dw--;
  2453. }
  2454. /*
  2455. * ASICs macro.
  2456. */
  2457. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  2458. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  2459. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  2460. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  2461. #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
  2462. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  2463. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev), false)
  2464. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
  2465. #define radeon_gart_get_page_entry(a, f) (rdev)->asic->gart.get_page_entry((a), (f))
  2466. #define radeon_gart_set_page(rdev, i, e) (rdev)->asic->gart.set_page((rdev), (i), (e))
  2467. #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
  2468. #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
  2469. #define radeon_asic_vm_copy_pages(rdev, ib, pe, src, count) ((rdev)->asic->vm.copy_pages((rdev), (ib), (pe), (src), (count)))
  2470. #define radeon_asic_vm_write_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.write_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  2471. #define radeon_asic_vm_set_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  2472. #define radeon_asic_vm_pad_ib(rdev, ib) ((rdev)->asic->vm.pad_ib((ib)))
  2473. #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
  2474. #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
  2475. #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
  2476. #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
  2477. #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
  2478. #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
  2479. #define radeon_ring_vm_flush(rdev, r, vm_id, pd_addr) (rdev)->asic->ring[(r)->idx]->vm_flush((rdev), (r), (vm_id), (pd_addr))
  2480. #define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
  2481. #define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
  2482. #define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
  2483. #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
  2484. #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
  2485. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
  2486. #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
  2487. #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
  2488. #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
  2489. #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
  2490. #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
  2491. #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
  2492. #define radeon_copy_blit(rdev, s, d, np, resv) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (resv))
  2493. #define radeon_copy_dma(rdev, s, d, np, resv) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (resv))
  2494. #define radeon_copy(rdev, s, d, np, resv) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (resv))
  2495. #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
  2496. #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
  2497. #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
  2498. #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
  2499. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
  2500. #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
  2501. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
  2502. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
  2503. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
  2504. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
  2505. #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
  2506. #define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
  2507. #define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
  2508. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
  2509. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
  2510. #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
  2511. #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
  2512. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
  2513. #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
  2514. #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
  2515. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  2516. #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
  2517. #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
  2518. #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
  2519. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
  2520. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
  2521. #define radeon_page_flip(rdev, crtc, base, async) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base), (async))
  2522. #define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
  2523. #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
  2524. #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
  2525. #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
  2526. #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
  2527. #define radeon_get_allowed_info_register(rdev, r, v) (rdev)->asic->get_allowed_info_register((rdev), (r), (v))
  2528. #define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
  2529. #define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
  2530. #define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
  2531. #define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
  2532. #define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
  2533. #define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
  2534. #define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
  2535. #define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
  2536. #define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
  2537. #define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
  2538. #define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
  2539. #define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
  2540. #define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
  2541. #define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
  2542. #define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
  2543. #define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
  2544. #define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
  2545. #define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
  2546. #define radeon_dpm_get_current_sclk(rdev) rdev->asic->dpm.get_current_sclk((rdev))
  2547. #define radeon_dpm_get_current_mclk(rdev) rdev->asic->dpm.get_current_mclk((rdev))
  2548. /* Common functions */
  2549. /* AGP */
  2550. extern int radeon_gpu_reset(struct radeon_device *rdev);
  2551. extern void radeon_pci_config_reset(struct radeon_device *rdev);
  2552. extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
  2553. extern void radeon_agp_disable(struct radeon_device *rdev);
  2554. extern int radeon_modeset_init(struct radeon_device *rdev);
  2555. extern void radeon_modeset_fini(struct radeon_device *rdev);
  2556. extern bool radeon_card_posted(struct radeon_device *rdev);
  2557. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  2558. extern void radeon_update_display_priority(struct radeon_device *rdev);
  2559. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  2560. extern void radeon_scratch_init(struct radeon_device *rdev);
  2561. extern void radeon_wb_fini(struct radeon_device *rdev);
  2562. extern int radeon_wb_init(struct radeon_device *rdev);
  2563. extern void radeon_wb_disable(struct radeon_device *rdev);
  2564. extern void radeon_surface_init(struct radeon_device *rdev);
  2565. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  2566. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  2567. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  2568. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  2569. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  2570. extern int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  2571. uint32_t flags);
  2572. extern bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm);
  2573. extern bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm);
  2574. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  2575. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  2576. extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2577. extern int radeon_suspend_kms(struct drm_device *dev, bool suspend,
  2578. bool fbcon, bool freeze);
  2579. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  2580. extern void radeon_program_register_sequence(struct radeon_device *rdev,
  2581. const u32 *registers,
  2582. const u32 array_size);
  2583. /*
  2584. * vm
  2585. */
  2586. int radeon_vm_manager_init(struct radeon_device *rdev);
  2587. void radeon_vm_manager_fini(struct radeon_device *rdev);
  2588. int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
  2589. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
  2590. struct radeon_bo_list *radeon_vm_get_bos(struct radeon_device *rdev,
  2591. struct radeon_vm *vm,
  2592. struct list_head *head);
  2593. struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
  2594. struct radeon_vm *vm, int ring);
  2595. void radeon_vm_flush(struct radeon_device *rdev,
  2596. struct radeon_vm *vm,
  2597. int ring, struct radeon_fence *fence);
  2598. void radeon_vm_fence(struct radeon_device *rdev,
  2599. struct radeon_vm *vm,
  2600. struct radeon_fence *fence);
  2601. uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
  2602. int radeon_vm_update_page_directory(struct radeon_device *rdev,
  2603. struct radeon_vm *vm);
  2604. int radeon_vm_clear_freed(struct radeon_device *rdev,
  2605. struct radeon_vm *vm);
  2606. int radeon_vm_clear_invalids(struct radeon_device *rdev,
  2607. struct radeon_vm *vm);
  2608. int radeon_vm_bo_update(struct radeon_device *rdev,
  2609. struct radeon_bo_va *bo_va,
  2610. struct ttm_mem_reg *mem);
  2611. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  2612. struct radeon_bo *bo);
  2613. struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
  2614. struct radeon_bo *bo);
  2615. struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
  2616. struct radeon_vm *vm,
  2617. struct radeon_bo *bo);
  2618. int radeon_vm_bo_set_addr(struct radeon_device *rdev,
  2619. struct radeon_bo_va *bo_va,
  2620. uint64_t offset,
  2621. uint32_t flags);
  2622. void radeon_vm_bo_rmv(struct radeon_device *rdev,
  2623. struct radeon_bo_va *bo_va);
  2624. /* audio */
  2625. void r600_audio_update_hdmi(struct work_struct *work);
  2626. struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
  2627. struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
  2628. void r600_audio_enable(struct radeon_device *rdev,
  2629. struct r600_audio_pin *pin,
  2630. u8 enable_mask);
  2631. void dce6_audio_enable(struct radeon_device *rdev,
  2632. struct r600_audio_pin *pin,
  2633. u8 enable_mask);
  2634. /*
  2635. * R600 vram scratch functions
  2636. */
  2637. int r600_vram_scratch_init(struct radeon_device *rdev);
  2638. void r600_vram_scratch_fini(struct radeon_device *rdev);
  2639. /*
  2640. * r600 cs checking helper
  2641. */
  2642. unsigned r600_mip_minify(unsigned size, unsigned level);
  2643. bool r600_fmt_is_valid_color(u32 format);
  2644. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
  2645. int r600_fmt_get_blocksize(u32 format);
  2646. int r600_fmt_get_nblocksx(u32 format, u32 w);
  2647. int r600_fmt_get_nblocksy(u32 format, u32 h);
  2648. /*
  2649. * r600 functions used by radeon_encoder.c
  2650. */
  2651. struct radeon_hdmi_acr {
  2652. u32 clock;
  2653. int n_32khz;
  2654. int cts_32khz;
  2655. int n_44_1khz;
  2656. int cts_44_1khz;
  2657. int n_48khz;
  2658. int cts_48khz;
  2659. };
  2660. extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
  2661. extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  2662. u32 tiling_pipe_num,
  2663. u32 max_rb_num,
  2664. u32 total_max_rb_num,
  2665. u32 enabled_rb_mask);
  2666. /*
  2667. * evergreen functions used by radeon_encoder.c
  2668. */
  2669. extern int ni_init_microcode(struct radeon_device *rdev);
  2670. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  2671. /* radeon_acpi.c */
  2672. #if defined(CONFIG_ACPI)
  2673. extern int radeon_acpi_init(struct radeon_device *rdev);
  2674. extern void radeon_acpi_fini(struct radeon_device *rdev);
  2675. extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
  2676. extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
  2677. u8 perf_req, bool advertise);
  2678. extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
  2679. #else
  2680. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  2681. static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
  2682. #endif
  2683. int radeon_cs_packet_parse(struct radeon_cs_parser *p,
  2684. struct radeon_cs_packet *pkt,
  2685. unsigned idx);
  2686. bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
  2687. void radeon_cs_dump_packet(struct radeon_cs_parser *p,
  2688. struct radeon_cs_packet *pkt);
  2689. int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
  2690. struct radeon_bo_list **cs_reloc,
  2691. int nomm);
  2692. int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
  2693. uint32_t *vline_start_end,
  2694. uint32_t *vline_status);
  2695. /* interrupt control register helpers */
  2696. void radeon_irq_kms_set_irq_n_enabled(struct radeon_device *rdev,
  2697. u32 reg, u32 mask,
  2698. bool enable, const char *name,
  2699. unsigned n);
  2700. #include "radeon_object.h"
  2701. #endif