radeon_bios.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include <linux/slab.h>
  33. #include <linux/acpi.h>
  34. /*
  35. * BIOS.
  36. */
  37. /* If you boot an IGP board with a discrete card as the primary,
  38. * the IGP rom is not accessible via the rom bar as the IGP rom is
  39. * part of the system bios. On boot, the system bios puts a
  40. * copy of the igp rom at the start of vram if a discrete card is
  41. * present.
  42. */
  43. static bool igp_read_bios_from_vram(struct radeon_device *rdev)
  44. {
  45. uint8_t __iomem *bios;
  46. resource_size_t vram_base;
  47. resource_size_t size = 256 * 1024; /* ??? */
  48. if (!(rdev->flags & RADEON_IS_IGP))
  49. if (!radeon_card_posted(rdev))
  50. return false;
  51. rdev->bios = NULL;
  52. vram_base = pci_resource_start(rdev->pdev, 0);
  53. bios = ioremap(vram_base, size);
  54. if (!bios) {
  55. return false;
  56. }
  57. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  58. iounmap(bios);
  59. return false;
  60. }
  61. rdev->bios = kmalloc(size, GFP_KERNEL);
  62. if (rdev->bios == NULL) {
  63. iounmap(bios);
  64. return false;
  65. }
  66. memcpy_fromio(rdev->bios, bios, size);
  67. iounmap(bios);
  68. return true;
  69. }
  70. static bool radeon_read_bios(struct radeon_device *rdev)
  71. {
  72. uint8_t __iomem *bios, val1, val2;
  73. size_t size;
  74. rdev->bios = NULL;
  75. /* XXX: some cards may return 0 for rom size? ddx has a workaround */
  76. bios = pci_map_rom(rdev->pdev, &size);
  77. if (!bios) {
  78. return false;
  79. }
  80. val1 = readb(&bios[0]);
  81. val2 = readb(&bios[1]);
  82. if (size == 0 || val1 != 0x55 || val2 != 0xaa) {
  83. pci_unmap_rom(rdev->pdev, bios);
  84. return false;
  85. }
  86. rdev->bios = kzalloc(size, GFP_KERNEL);
  87. if (rdev->bios == NULL) {
  88. pci_unmap_rom(rdev->pdev, bios);
  89. return false;
  90. }
  91. memcpy_fromio(rdev->bios, bios, size);
  92. pci_unmap_rom(rdev->pdev, bios);
  93. return true;
  94. }
  95. static bool radeon_read_platform_bios(struct radeon_device *rdev)
  96. {
  97. phys_addr_t rom = rdev->pdev->rom;
  98. size_t romlen = rdev->pdev->romlen;
  99. void __iomem *bios;
  100. rdev->bios = NULL;
  101. if (!rom || romlen == 0)
  102. return false;
  103. rdev->bios = kzalloc(romlen, GFP_KERNEL);
  104. if (!rdev->bios)
  105. return false;
  106. bios = ioremap(rom, romlen);
  107. if (!bios)
  108. goto free_bios;
  109. memcpy_fromio(rdev->bios, bios, romlen);
  110. iounmap(bios);
  111. if (rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa)
  112. goto free_bios;
  113. return true;
  114. free_bios:
  115. kfree(rdev->bios);
  116. return false;
  117. }
  118. #ifdef CONFIG_ACPI
  119. /* ATRM is used to get the BIOS on the discrete cards in
  120. * dual-gpu systems.
  121. */
  122. /* retrieve the ROM in 4k blocks */
  123. #define ATRM_BIOS_PAGE 4096
  124. /**
  125. * radeon_atrm_call - fetch a chunk of the vbios
  126. *
  127. * @atrm_handle: acpi ATRM handle
  128. * @bios: vbios image pointer
  129. * @offset: offset of vbios image data to fetch
  130. * @len: length of vbios image data to fetch
  131. *
  132. * Executes ATRM to fetch a chunk of the discrete
  133. * vbios image on PX systems (all asics).
  134. * Returns the length of the buffer fetched.
  135. */
  136. static int radeon_atrm_call(acpi_handle atrm_handle, uint8_t *bios,
  137. int offset, int len)
  138. {
  139. acpi_status status;
  140. union acpi_object atrm_arg_elements[2], *obj;
  141. struct acpi_object_list atrm_arg;
  142. struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL};
  143. atrm_arg.count = 2;
  144. atrm_arg.pointer = &atrm_arg_elements[0];
  145. atrm_arg_elements[0].type = ACPI_TYPE_INTEGER;
  146. atrm_arg_elements[0].integer.value = offset;
  147. atrm_arg_elements[1].type = ACPI_TYPE_INTEGER;
  148. atrm_arg_elements[1].integer.value = len;
  149. status = acpi_evaluate_object(atrm_handle, NULL, &atrm_arg, &buffer);
  150. if (ACPI_FAILURE(status)) {
  151. printk("failed to evaluate ATRM got %s\n", acpi_format_exception(status));
  152. return -ENODEV;
  153. }
  154. obj = (union acpi_object *)buffer.pointer;
  155. memcpy(bios+offset, obj->buffer.pointer, obj->buffer.length);
  156. len = obj->buffer.length;
  157. kfree(buffer.pointer);
  158. return len;
  159. }
  160. static bool radeon_atrm_get_bios(struct radeon_device *rdev)
  161. {
  162. int ret;
  163. int size = 256 * 1024;
  164. int i;
  165. struct pci_dev *pdev = NULL;
  166. acpi_handle dhandle, atrm_handle;
  167. acpi_status status;
  168. bool found = false;
  169. /* ATRM is for the discrete card only */
  170. if (rdev->flags & RADEON_IS_IGP)
  171. return false;
  172. while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_VGA << 8, pdev)) != NULL) {
  173. dhandle = ACPI_HANDLE(&pdev->dev);
  174. if (!dhandle)
  175. continue;
  176. status = acpi_get_handle(dhandle, "ATRM", &atrm_handle);
  177. if (!ACPI_FAILURE(status)) {
  178. found = true;
  179. break;
  180. }
  181. }
  182. if (!found) {
  183. while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_OTHER << 8, pdev)) != NULL) {
  184. dhandle = ACPI_HANDLE(&pdev->dev);
  185. if (!dhandle)
  186. continue;
  187. status = acpi_get_handle(dhandle, "ATRM", &atrm_handle);
  188. if (!ACPI_FAILURE(status)) {
  189. found = true;
  190. break;
  191. }
  192. }
  193. }
  194. if (!found)
  195. return false;
  196. rdev->bios = kmalloc(size, GFP_KERNEL);
  197. if (!rdev->bios) {
  198. DRM_ERROR("Unable to allocate bios\n");
  199. return false;
  200. }
  201. for (i = 0; i < size / ATRM_BIOS_PAGE; i++) {
  202. ret = radeon_atrm_call(atrm_handle,
  203. rdev->bios,
  204. (i * ATRM_BIOS_PAGE),
  205. ATRM_BIOS_PAGE);
  206. if (ret < ATRM_BIOS_PAGE)
  207. break;
  208. }
  209. if (i == 0 || rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  210. kfree(rdev->bios);
  211. return false;
  212. }
  213. return true;
  214. }
  215. #else
  216. static inline bool radeon_atrm_get_bios(struct radeon_device *rdev)
  217. {
  218. return false;
  219. }
  220. #endif
  221. static bool ni_read_disabled_bios(struct radeon_device *rdev)
  222. {
  223. u32 bus_cntl;
  224. u32 d1vga_control;
  225. u32 d2vga_control;
  226. u32 vga_render_control;
  227. u32 rom_cntl;
  228. bool r;
  229. bus_cntl = RREG32(R600_BUS_CNTL);
  230. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  231. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  232. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  233. rom_cntl = RREG32(R600_ROM_CNTL);
  234. /* enable the rom */
  235. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  236. if (!ASIC_IS_NODCE(rdev)) {
  237. /* Disable VGA mode */
  238. WREG32(AVIVO_D1VGA_CONTROL,
  239. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  240. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  241. WREG32(AVIVO_D2VGA_CONTROL,
  242. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  243. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  244. WREG32(AVIVO_VGA_RENDER_CONTROL,
  245. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  246. }
  247. WREG32(R600_ROM_CNTL, rom_cntl | R600_SCK_OVERWRITE);
  248. r = radeon_read_bios(rdev);
  249. /* restore regs */
  250. WREG32(R600_BUS_CNTL, bus_cntl);
  251. if (!ASIC_IS_NODCE(rdev)) {
  252. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  253. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  254. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  255. }
  256. WREG32(R600_ROM_CNTL, rom_cntl);
  257. return r;
  258. }
  259. static bool r700_read_disabled_bios(struct radeon_device *rdev)
  260. {
  261. uint32_t viph_control;
  262. uint32_t bus_cntl;
  263. uint32_t d1vga_control;
  264. uint32_t d2vga_control;
  265. uint32_t vga_render_control;
  266. uint32_t rom_cntl;
  267. uint32_t cg_spll_func_cntl = 0;
  268. uint32_t cg_spll_status;
  269. bool r;
  270. viph_control = RREG32(RADEON_VIPH_CONTROL);
  271. bus_cntl = RREG32(R600_BUS_CNTL);
  272. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  273. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  274. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  275. rom_cntl = RREG32(R600_ROM_CNTL);
  276. /* disable VIP */
  277. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  278. /* enable the rom */
  279. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  280. /* Disable VGA mode */
  281. WREG32(AVIVO_D1VGA_CONTROL,
  282. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  283. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  284. WREG32(AVIVO_D2VGA_CONTROL,
  285. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  286. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  287. WREG32(AVIVO_VGA_RENDER_CONTROL,
  288. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  289. if (rdev->family == CHIP_RV730) {
  290. cg_spll_func_cntl = RREG32(R600_CG_SPLL_FUNC_CNTL);
  291. /* enable bypass mode */
  292. WREG32(R600_CG_SPLL_FUNC_CNTL, (cg_spll_func_cntl |
  293. R600_SPLL_BYPASS_EN));
  294. /* wait for SPLL_CHG_STATUS to change to 1 */
  295. cg_spll_status = 0;
  296. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  297. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  298. WREG32(R600_ROM_CNTL, (rom_cntl & ~R600_SCK_OVERWRITE));
  299. } else
  300. WREG32(R600_ROM_CNTL, (rom_cntl | R600_SCK_OVERWRITE));
  301. r = radeon_read_bios(rdev);
  302. /* restore regs */
  303. if (rdev->family == CHIP_RV730) {
  304. WREG32(R600_CG_SPLL_FUNC_CNTL, cg_spll_func_cntl);
  305. /* wait for SPLL_CHG_STATUS to change to 1 */
  306. cg_spll_status = 0;
  307. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  308. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  309. }
  310. WREG32(RADEON_VIPH_CONTROL, viph_control);
  311. WREG32(R600_BUS_CNTL, bus_cntl);
  312. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  313. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  314. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  315. WREG32(R600_ROM_CNTL, rom_cntl);
  316. return r;
  317. }
  318. static bool r600_read_disabled_bios(struct radeon_device *rdev)
  319. {
  320. uint32_t viph_control;
  321. uint32_t bus_cntl;
  322. uint32_t d1vga_control;
  323. uint32_t d2vga_control;
  324. uint32_t vga_render_control;
  325. uint32_t rom_cntl;
  326. uint32_t general_pwrmgt;
  327. uint32_t low_vid_lower_gpio_cntl;
  328. uint32_t medium_vid_lower_gpio_cntl;
  329. uint32_t high_vid_lower_gpio_cntl;
  330. uint32_t ctxsw_vid_lower_gpio_cntl;
  331. uint32_t lower_gpio_enable;
  332. bool r;
  333. viph_control = RREG32(RADEON_VIPH_CONTROL);
  334. bus_cntl = RREG32(R600_BUS_CNTL);
  335. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  336. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  337. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  338. rom_cntl = RREG32(R600_ROM_CNTL);
  339. general_pwrmgt = RREG32(R600_GENERAL_PWRMGT);
  340. low_vid_lower_gpio_cntl = RREG32(R600_LOW_VID_LOWER_GPIO_CNTL);
  341. medium_vid_lower_gpio_cntl = RREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL);
  342. high_vid_lower_gpio_cntl = RREG32(R600_HIGH_VID_LOWER_GPIO_CNTL);
  343. ctxsw_vid_lower_gpio_cntl = RREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL);
  344. lower_gpio_enable = RREG32(R600_LOWER_GPIO_ENABLE);
  345. /* disable VIP */
  346. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  347. /* enable the rom */
  348. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  349. /* Disable VGA mode */
  350. WREG32(AVIVO_D1VGA_CONTROL,
  351. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  352. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  353. WREG32(AVIVO_D2VGA_CONTROL,
  354. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  355. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  356. WREG32(AVIVO_VGA_RENDER_CONTROL,
  357. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  358. WREG32(R600_ROM_CNTL,
  359. ((rom_cntl & ~R600_SCK_PRESCALE_CRYSTAL_CLK_MASK) |
  360. (1 << R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT) |
  361. R600_SCK_OVERWRITE));
  362. WREG32(R600_GENERAL_PWRMGT, (general_pwrmgt & ~R600_OPEN_DRAIN_PADS));
  363. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL,
  364. (low_vid_lower_gpio_cntl & ~0x400));
  365. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL,
  366. (medium_vid_lower_gpio_cntl & ~0x400));
  367. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL,
  368. (high_vid_lower_gpio_cntl & ~0x400));
  369. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL,
  370. (ctxsw_vid_lower_gpio_cntl & ~0x400));
  371. WREG32(R600_LOWER_GPIO_ENABLE, (lower_gpio_enable | 0x400));
  372. r = radeon_read_bios(rdev);
  373. /* restore regs */
  374. WREG32(RADEON_VIPH_CONTROL, viph_control);
  375. WREG32(R600_BUS_CNTL, bus_cntl);
  376. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  377. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  378. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  379. WREG32(R600_ROM_CNTL, rom_cntl);
  380. WREG32(R600_GENERAL_PWRMGT, general_pwrmgt);
  381. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL, low_vid_lower_gpio_cntl);
  382. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL, medium_vid_lower_gpio_cntl);
  383. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL, high_vid_lower_gpio_cntl);
  384. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL, ctxsw_vid_lower_gpio_cntl);
  385. WREG32(R600_LOWER_GPIO_ENABLE, lower_gpio_enable);
  386. return r;
  387. }
  388. static bool avivo_read_disabled_bios(struct radeon_device *rdev)
  389. {
  390. uint32_t seprom_cntl1;
  391. uint32_t viph_control;
  392. uint32_t bus_cntl;
  393. uint32_t d1vga_control;
  394. uint32_t d2vga_control;
  395. uint32_t vga_render_control;
  396. uint32_t gpiopad_a;
  397. uint32_t gpiopad_en;
  398. uint32_t gpiopad_mask;
  399. bool r;
  400. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  401. viph_control = RREG32(RADEON_VIPH_CONTROL);
  402. bus_cntl = RREG32(RV370_BUS_CNTL);
  403. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  404. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  405. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  406. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  407. gpiopad_en = RREG32(RADEON_GPIOPAD_EN);
  408. gpiopad_mask = RREG32(RADEON_GPIOPAD_MASK);
  409. WREG32(RADEON_SEPROM_CNTL1,
  410. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  411. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  412. WREG32(RADEON_GPIOPAD_A, 0);
  413. WREG32(RADEON_GPIOPAD_EN, 0);
  414. WREG32(RADEON_GPIOPAD_MASK, 0);
  415. /* disable VIP */
  416. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  417. /* enable the rom */
  418. WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
  419. /* Disable VGA mode */
  420. WREG32(AVIVO_D1VGA_CONTROL,
  421. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  422. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  423. WREG32(AVIVO_D2VGA_CONTROL,
  424. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  425. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  426. WREG32(AVIVO_VGA_RENDER_CONTROL,
  427. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  428. r = radeon_read_bios(rdev);
  429. /* restore regs */
  430. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  431. WREG32(RADEON_VIPH_CONTROL, viph_control);
  432. WREG32(RV370_BUS_CNTL, bus_cntl);
  433. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  434. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  435. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  436. WREG32(RADEON_GPIOPAD_A, gpiopad_a);
  437. WREG32(RADEON_GPIOPAD_EN, gpiopad_en);
  438. WREG32(RADEON_GPIOPAD_MASK, gpiopad_mask);
  439. return r;
  440. }
  441. static bool legacy_read_disabled_bios(struct radeon_device *rdev)
  442. {
  443. uint32_t seprom_cntl1;
  444. uint32_t viph_control;
  445. uint32_t bus_cntl;
  446. uint32_t crtc_gen_cntl;
  447. uint32_t crtc2_gen_cntl;
  448. uint32_t crtc_ext_cntl;
  449. uint32_t fp2_gen_cntl;
  450. bool r;
  451. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  452. viph_control = RREG32(RADEON_VIPH_CONTROL);
  453. if (rdev->flags & RADEON_IS_PCIE)
  454. bus_cntl = RREG32(RV370_BUS_CNTL);
  455. else
  456. bus_cntl = RREG32(RADEON_BUS_CNTL);
  457. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  458. crtc2_gen_cntl = 0;
  459. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  460. fp2_gen_cntl = 0;
  461. if (rdev->ddev->pdev->device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  462. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  463. }
  464. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  465. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  466. }
  467. WREG32(RADEON_SEPROM_CNTL1,
  468. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  469. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  470. /* disable VIP */
  471. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  472. /* enable the rom */
  473. if (rdev->flags & RADEON_IS_PCIE)
  474. WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
  475. else
  476. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  477. /* Turn off mem requests and CRTC for both controllers */
  478. WREG32(RADEON_CRTC_GEN_CNTL,
  479. ((crtc_gen_cntl & ~RADEON_CRTC_EN) |
  480. (RADEON_CRTC_DISP_REQ_EN_B |
  481. RADEON_CRTC_EXT_DISP_EN)));
  482. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  483. WREG32(RADEON_CRTC2_GEN_CNTL,
  484. ((crtc2_gen_cntl & ~RADEON_CRTC2_EN) |
  485. RADEON_CRTC2_DISP_REQ_EN_B));
  486. }
  487. /* Turn off CRTC */
  488. WREG32(RADEON_CRTC_EXT_CNTL,
  489. ((crtc_ext_cntl & ~RADEON_CRTC_CRT_ON) |
  490. (RADEON_CRTC_SYNC_TRISTAT |
  491. RADEON_CRTC_DISPLAY_DIS)));
  492. if (rdev->ddev->pdev->device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  493. WREG32(RADEON_FP2_GEN_CNTL, (fp2_gen_cntl & ~RADEON_FP2_ON));
  494. }
  495. r = radeon_read_bios(rdev);
  496. /* restore regs */
  497. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  498. WREG32(RADEON_VIPH_CONTROL, viph_control);
  499. if (rdev->flags & RADEON_IS_PCIE)
  500. WREG32(RV370_BUS_CNTL, bus_cntl);
  501. else
  502. WREG32(RADEON_BUS_CNTL, bus_cntl);
  503. WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
  504. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  505. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  506. }
  507. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  508. if (rdev->ddev->pdev->device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  509. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  510. }
  511. return r;
  512. }
  513. static bool radeon_read_disabled_bios(struct radeon_device *rdev)
  514. {
  515. if (rdev->flags & RADEON_IS_IGP)
  516. return igp_read_bios_from_vram(rdev);
  517. else if (rdev->family >= CHIP_BARTS)
  518. return ni_read_disabled_bios(rdev);
  519. else if (rdev->family >= CHIP_RV770)
  520. return r700_read_disabled_bios(rdev);
  521. else if (rdev->family >= CHIP_R600)
  522. return r600_read_disabled_bios(rdev);
  523. else if (rdev->family >= CHIP_RS600)
  524. return avivo_read_disabled_bios(rdev);
  525. else
  526. return legacy_read_disabled_bios(rdev);
  527. }
  528. #ifdef CONFIG_ACPI
  529. static bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
  530. {
  531. struct acpi_table_header *hdr;
  532. acpi_size tbl_size;
  533. UEFI_ACPI_VFCT *vfct;
  534. unsigned offset;
  535. if (!ACPI_SUCCESS(acpi_get_table("VFCT", 1, &hdr)))
  536. return false;
  537. tbl_size = hdr->length;
  538. if (tbl_size < sizeof(UEFI_ACPI_VFCT)) {
  539. DRM_ERROR("ACPI VFCT table present but broken (too short #1)\n");
  540. return false;
  541. }
  542. vfct = (UEFI_ACPI_VFCT *)hdr;
  543. offset = vfct->VBIOSImageOffset;
  544. while (offset < tbl_size) {
  545. GOP_VBIOS_CONTENT *vbios = (GOP_VBIOS_CONTENT *)((char *)hdr + offset);
  546. VFCT_IMAGE_HEADER *vhdr = &vbios->VbiosHeader;
  547. offset += sizeof(VFCT_IMAGE_HEADER);
  548. if (offset > tbl_size) {
  549. DRM_ERROR("ACPI VFCT image header truncated\n");
  550. return false;
  551. }
  552. offset += vhdr->ImageLength;
  553. if (offset > tbl_size) {
  554. DRM_ERROR("ACPI VFCT image truncated\n");
  555. return false;
  556. }
  557. if (vhdr->ImageLength &&
  558. vhdr->PCIBus == rdev->pdev->bus->number &&
  559. vhdr->PCIDevice == PCI_SLOT(rdev->pdev->devfn) &&
  560. vhdr->PCIFunction == PCI_FUNC(rdev->pdev->devfn) &&
  561. vhdr->VendorID == rdev->pdev->vendor &&
  562. vhdr->DeviceID == rdev->pdev->device) {
  563. rdev->bios = kmemdup(&vbios->VbiosContent,
  564. vhdr->ImageLength,
  565. GFP_KERNEL);
  566. if (!rdev->bios)
  567. return false;
  568. return true;
  569. }
  570. }
  571. DRM_ERROR("ACPI VFCT table present but broken (too short #2)\n");
  572. return false;
  573. }
  574. #else
  575. static inline bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
  576. {
  577. return false;
  578. }
  579. #endif
  580. bool radeon_get_bios(struct radeon_device *rdev)
  581. {
  582. bool r;
  583. uint16_t tmp;
  584. r = radeon_atrm_get_bios(rdev);
  585. if (r == false)
  586. r = radeon_acpi_vfct_bios(rdev);
  587. if (r == false)
  588. r = igp_read_bios_from_vram(rdev);
  589. if (r == false)
  590. r = radeon_read_bios(rdev);
  591. if (r == false)
  592. r = radeon_read_disabled_bios(rdev);
  593. if (r == false)
  594. r = radeon_read_platform_bios(rdev);
  595. if (r == false || rdev->bios == NULL) {
  596. DRM_ERROR("Unable to locate a BIOS ROM\n");
  597. rdev->bios = NULL;
  598. return false;
  599. }
  600. if (rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  601. printk("BIOS signature incorrect %x %x\n", rdev->bios[0], rdev->bios[1]);
  602. goto free_bios;
  603. }
  604. tmp = RBIOS16(0x18);
  605. if (RBIOS8(tmp + 0x14) != 0x0) {
  606. DRM_INFO("Not an x86 BIOS ROM, not using.\n");
  607. goto free_bios;
  608. }
  609. rdev->bios_header_start = RBIOS16(0x48);
  610. if (!rdev->bios_header_start) {
  611. goto free_bios;
  612. }
  613. tmp = rdev->bios_header_start + 4;
  614. if (!memcmp(rdev->bios + tmp, "ATOM", 4) ||
  615. !memcmp(rdev->bios + tmp, "MOTA", 4)) {
  616. rdev->is_atom_bios = true;
  617. } else {
  618. rdev->is_atom_bios = false;
  619. }
  620. DRM_DEBUG("%sBIOS detected\n", rdev->is_atom_bios ? "ATOM" : "COM");
  621. return true;
  622. free_bios:
  623. kfree(rdev->bios);
  624. rdev->bios = NULL;
  625. return false;
  626. }