radeon_clocks.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/radeon_drm.h>
  30. #include "radeon_reg.h"
  31. #include "radeon.h"
  32. #include "radeon_asic.h"
  33. #include "atom.h"
  34. /* 10 khz */
  35. uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev)
  36. {
  37. struct radeon_pll *spll = &rdev->clock.spll;
  38. uint32_t fb_div, ref_div, post_div, sclk;
  39. fb_div = RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV);
  40. fb_div = (fb_div >> RADEON_SPLL_FB_DIV_SHIFT) & RADEON_SPLL_FB_DIV_MASK;
  41. fb_div <<= 1;
  42. fb_div *= spll->reference_freq;
  43. ref_div =
  44. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) & RADEON_M_SPLL_REF_DIV_MASK;
  45. if (ref_div == 0)
  46. return 0;
  47. sclk = fb_div / ref_div;
  48. post_div = RREG32_PLL(RADEON_SCLK_CNTL) & RADEON_SCLK_SRC_SEL_MASK;
  49. if (post_div == 2)
  50. sclk >>= 1;
  51. else if (post_div == 3)
  52. sclk >>= 2;
  53. else if (post_div == 4)
  54. sclk >>= 3;
  55. return sclk;
  56. }
  57. /* 10 khz */
  58. uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev)
  59. {
  60. struct radeon_pll *mpll = &rdev->clock.mpll;
  61. uint32_t fb_div, ref_div, post_div, mclk;
  62. fb_div = RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV);
  63. fb_div = (fb_div >> RADEON_MPLL_FB_DIV_SHIFT) & RADEON_MPLL_FB_DIV_MASK;
  64. fb_div <<= 1;
  65. fb_div *= mpll->reference_freq;
  66. ref_div =
  67. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) & RADEON_M_SPLL_REF_DIV_MASK;
  68. if (ref_div == 0)
  69. return 0;
  70. mclk = fb_div / ref_div;
  71. post_div = RREG32_PLL(RADEON_MCLK_CNTL) & 0x7;
  72. if (post_div == 2)
  73. mclk >>= 1;
  74. else if (post_div == 3)
  75. mclk >>= 2;
  76. else if (post_div == 4)
  77. mclk >>= 3;
  78. return mclk;
  79. }
  80. #ifdef CONFIG_OF
  81. /*
  82. * Read XTAL (ref clock), SCLK and MCLK from Open Firmware device
  83. * tree. Hopefully, ATI OF driver is kind enough to fill these
  84. */
  85. static bool radeon_read_clocks_OF(struct drm_device *dev)
  86. {
  87. struct radeon_device *rdev = dev->dev_private;
  88. struct device_node *dp = rdev->pdev->dev.of_node;
  89. const u32 *val;
  90. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  91. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  92. struct radeon_pll *spll = &rdev->clock.spll;
  93. struct radeon_pll *mpll = &rdev->clock.mpll;
  94. if (dp == NULL)
  95. return false;
  96. val = of_get_property(dp, "ATY,RefCLK", NULL);
  97. if (!val || !*val) {
  98. pr_warn("radeonfb: No ATY,RefCLK property !\n");
  99. return false;
  100. }
  101. p1pll->reference_freq = p2pll->reference_freq = (*val) / 10;
  102. p1pll->reference_div = RREG32_PLL(RADEON_PPLL_REF_DIV) & 0x3ff;
  103. if (p1pll->reference_div < 2)
  104. p1pll->reference_div = 12;
  105. p2pll->reference_div = p1pll->reference_div;
  106. /* These aren't in the device-tree */
  107. if (rdev->family >= CHIP_R420) {
  108. p1pll->pll_in_min = 100;
  109. p1pll->pll_in_max = 1350;
  110. p1pll->pll_out_min = 20000;
  111. p1pll->pll_out_max = 50000;
  112. p2pll->pll_in_min = 100;
  113. p2pll->pll_in_max = 1350;
  114. p2pll->pll_out_min = 20000;
  115. p2pll->pll_out_max = 50000;
  116. } else {
  117. p1pll->pll_in_min = 40;
  118. p1pll->pll_in_max = 500;
  119. p1pll->pll_out_min = 12500;
  120. p1pll->pll_out_max = 35000;
  121. p2pll->pll_in_min = 40;
  122. p2pll->pll_in_max = 500;
  123. p2pll->pll_out_min = 12500;
  124. p2pll->pll_out_max = 35000;
  125. }
  126. /* not sure what the max should be in all cases */
  127. rdev->clock.max_pixel_clock = 35000;
  128. spll->reference_freq = mpll->reference_freq = p1pll->reference_freq;
  129. spll->reference_div = mpll->reference_div =
  130. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
  131. RADEON_M_SPLL_REF_DIV_MASK;
  132. val = of_get_property(dp, "ATY,SCLK", NULL);
  133. if (val && *val)
  134. rdev->clock.default_sclk = (*val) / 10;
  135. else
  136. rdev->clock.default_sclk =
  137. radeon_legacy_get_engine_clock(rdev);
  138. val = of_get_property(dp, "ATY,MCLK", NULL);
  139. if (val && *val)
  140. rdev->clock.default_mclk = (*val) / 10;
  141. else
  142. rdev->clock.default_mclk =
  143. radeon_legacy_get_memory_clock(rdev);
  144. DRM_INFO("Using device-tree clock info\n");
  145. return true;
  146. }
  147. #else
  148. static bool radeon_read_clocks_OF(struct drm_device *dev)
  149. {
  150. return false;
  151. }
  152. #endif /* CONFIG_OF */
  153. void radeon_get_clock_info(struct drm_device *dev)
  154. {
  155. struct radeon_device *rdev = dev->dev_private;
  156. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  157. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  158. struct radeon_pll *dcpll = &rdev->clock.dcpll;
  159. struct radeon_pll *spll = &rdev->clock.spll;
  160. struct radeon_pll *mpll = &rdev->clock.mpll;
  161. int ret;
  162. if (rdev->is_atom_bios)
  163. ret = radeon_atom_get_clock_info(dev);
  164. else
  165. ret = radeon_combios_get_clock_info(dev);
  166. if (!ret)
  167. ret = radeon_read_clocks_OF(dev);
  168. if (ret) {
  169. if (p1pll->reference_div < 2) {
  170. if (!ASIC_IS_AVIVO(rdev)) {
  171. u32 tmp = RREG32_PLL(RADEON_PPLL_REF_DIV);
  172. if (ASIC_IS_R300(rdev))
  173. p1pll->reference_div =
  174. (tmp & R300_PPLL_REF_DIV_ACC_MASK) >> R300_PPLL_REF_DIV_ACC_SHIFT;
  175. else
  176. p1pll->reference_div = tmp & RADEON_PPLL_REF_DIV_MASK;
  177. if (p1pll->reference_div < 2)
  178. p1pll->reference_div = 12;
  179. } else
  180. p1pll->reference_div = 12;
  181. }
  182. if (p2pll->reference_div < 2)
  183. p2pll->reference_div = 12;
  184. if (rdev->family < CHIP_RS600) {
  185. if (spll->reference_div < 2)
  186. spll->reference_div =
  187. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
  188. RADEON_M_SPLL_REF_DIV_MASK;
  189. }
  190. if (mpll->reference_div < 2)
  191. mpll->reference_div = spll->reference_div;
  192. } else {
  193. if (ASIC_IS_AVIVO(rdev)) {
  194. /* TODO FALLBACK */
  195. } else {
  196. DRM_INFO("Using generic clock info\n");
  197. /* may need to be per card */
  198. rdev->clock.max_pixel_clock = 35000;
  199. if (rdev->flags & RADEON_IS_IGP) {
  200. p1pll->reference_freq = 1432;
  201. p2pll->reference_freq = 1432;
  202. spll->reference_freq = 1432;
  203. mpll->reference_freq = 1432;
  204. } else {
  205. p1pll->reference_freq = 2700;
  206. p2pll->reference_freq = 2700;
  207. spll->reference_freq = 2700;
  208. mpll->reference_freq = 2700;
  209. }
  210. p1pll->reference_div =
  211. RREG32_PLL(RADEON_PPLL_REF_DIV) & 0x3ff;
  212. if (p1pll->reference_div < 2)
  213. p1pll->reference_div = 12;
  214. p2pll->reference_div = p1pll->reference_div;
  215. if (rdev->family >= CHIP_R420) {
  216. p1pll->pll_in_min = 100;
  217. p1pll->pll_in_max = 1350;
  218. p1pll->pll_out_min = 20000;
  219. p1pll->pll_out_max = 50000;
  220. p2pll->pll_in_min = 100;
  221. p2pll->pll_in_max = 1350;
  222. p2pll->pll_out_min = 20000;
  223. p2pll->pll_out_max = 50000;
  224. } else {
  225. p1pll->pll_in_min = 40;
  226. p1pll->pll_in_max = 500;
  227. p1pll->pll_out_min = 12500;
  228. p1pll->pll_out_max = 35000;
  229. p2pll->pll_in_min = 40;
  230. p2pll->pll_in_max = 500;
  231. p2pll->pll_out_min = 12500;
  232. p2pll->pll_out_max = 35000;
  233. }
  234. spll->reference_div =
  235. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
  236. RADEON_M_SPLL_REF_DIV_MASK;
  237. mpll->reference_div = spll->reference_div;
  238. rdev->clock.default_sclk =
  239. radeon_legacy_get_engine_clock(rdev);
  240. rdev->clock.default_mclk =
  241. radeon_legacy_get_memory_clock(rdev);
  242. }
  243. }
  244. /* pixel clocks */
  245. if (ASIC_IS_AVIVO(rdev)) {
  246. p1pll->min_post_div = 2;
  247. p1pll->max_post_div = 0x7f;
  248. p1pll->min_frac_feedback_div = 0;
  249. p1pll->max_frac_feedback_div = 9;
  250. p2pll->min_post_div = 2;
  251. p2pll->max_post_div = 0x7f;
  252. p2pll->min_frac_feedback_div = 0;
  253. p2pll->max_frac_feedback_div = 9;
  254. } else {
  255. p1pll->min_post_div = 1;
  256. p1pll->max_post_div = 16;
  257. p1pll->min_frac_feedback_div = 0;
  258. p1pll->max_frac_feedback_div = 0;
  259. p2pll->min_post_div = 1;
  260. p2pll->max_post_div = 12;
  261. p2pll->min_frac_feedback_div = 0;
  262. p2pll->max_frac_feedback_div = 0;
  263. }
  264. /* dcpll is DCE4 only */
  265. dcpll->min_post_div = 2;
  266. dcpll->max_post_div = 0x7f;
  267. dcpll->min_frac_feedback_div = 0;
  268. dcpll->max_frac_feedback_div = 9;
  269. dcpll->min_ref_div = 2;
  270. dcpll->max_ref_div = 0x3ff;
  271. dcpll->min_feedback_div = 4;
  272. dcpll->max_feedback_div = 0xfff;
  273. dcpll->best_vco = 0;
  274. p1pll->min_ref_div = 2;
  275. p1pll->max_ref_div = 0x3ff;
  276. p1pll->min_feedback_div = 4;
  277. p1pll->max_feedback_div = 0x7ff;
  278. p1pll->best_vco = 0;
  279. p2pll->min_ref_div = 2;
  280. p2pll->max_ref_div = 0x3ff;
  281. p2pll->min_feedback_div = 4;
  282. p2pll->max_feedback_div = 0x7ff;
  283. p2pll->best_vco = 0;
  284. /* system clock */
  285. spll->min_post_div = 1;
  286. spll->max_post_div = 1;
  287. spll->min_ref_div = 2;
  288. spll->max_ref_div = 0xff;
  289. spll->min_feedback_div = 4;
  290. spll->max_feedback_div = 0xff;
  291. spll->best_vco = 0;
  292. /* memory clock */
  293. mpll->min_post_div = 1;
  294. mpll->max_post_div = 1;
  295. mpll->min_ref_div = 2;
  296. mpll->max_ref_div = 0xff;
  297. mpll->min_feedback_div = 4;
  298. mpll->max_feedback_div = 0xff;
  299. mpll->best_vco = 0;
  300. if (!rdev->clock.default_sclk)
  301. rdev->clock.default_sclk = radeon_get_engine_clock(rdev);
  302. if ((!rdev->clock.default_mclk) && rdev->asic->pm.get_memory_clock)
  303. rdev->clock.default_mclk = radeon_get_memory_clock(rdev);
  304. rdev->pm.current_sclk = rdev->clock.default_sclk;
  305. rdev->pm.current_mclk = rdev->clock.default_mclk;
  306. }
  307. /* 10 khz */
  308. static uint32_t calc_eng_mem_clock(struct radeon_device *rdev,
  309. uint32_t req_clock,
  310. int *fb_div, int *post_div)
  311. {
  312. struct radeon_pll *spll = &rdev->clock.spll;
  313. int ref_div = spll->reference_div;
  314. if (!ref_div)
  315. ref_div =
  316. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
  317. RADEON_M_SPLL_REF_DIV_MASK;
  318. if (req_clock < 15000) {
  319. *post_div = 8;
  320. req_clock *= 8;
  321. } else if (req_clock < 30000) {
  322. *post_div = 4;
  323. req_clock *= 4;
  324. } else if (req_clock < 60000) {
  325. *post_div = 2;
  326. req_clock *= 2;
  327. } else
  328. *post_div = 1;
  329. req_clock *= ref_div;
  330. req_clock += spll->reference_freq;
  331. req_clock /= (2 * spll->reference_freq);
  332. *fb_div = req_clock & 0xff;
  333. req_clock = (req_clock & 0xffff) << 1;
  334. req_clock *= spll->reference_freq;
  335. req_clock /= ref_div;
  336. req_clock /= *post_div;
  337. return req_clock;
  338. }
  339. /* 10 khz */
  340. void radeon_legacy_set_engine_clock(struct radeon_device *rdev,
  341. uint32_t eng_clock)
  342. {
  343. uint32_t tmp;
  344. int fb_div, post_div;
  345. /* XXX: wait for idle */
  346. eng_clock = calc_eng_mem_clock(rdev, eng_clock, &fb_div, &post_div);
  347. tmp = RREG32_PLL(RADEON_CLK_PIN_CNTL);
  348. tmp &= ~RADEON_DONT_USE_XTALIN;
  349. WREG32_PLL(RADEON_CLK_PIN_CNTL, tmp);
  350. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  351. tmp &= ~RADEON_SCLK_SRC_SEL_MASK;
  352. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  353. udelay(10);
  354. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  355. tmp |= RADEON_SPLL_SLEEP;
  356. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  357. udelay(2);
  358. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  359. tmp |= RADEON_SPLL_RESET;
  360. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  361. udelay(200);
  362. tmp = RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV);
  363. tmp &= ~(RADEON_SPLL_FB_DIV_MASK << RADEON_SPLL_FB_DIV_SHIFT);
  364. tmp |= (fb_div & RADEON_SPLL_FB_DIV_MASK) << RADEON_SPLL_FB_DIV_SHIFT;
  365. WREG32_PLL(RADEON_M_SPLL_REF_FB_DIV, tmp);
  366. /* XXX: verify on different asics */
  367. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  368. tmp &= ~RADEON_SPLL_PVG_MASK;
  369. if ((eng_clock * post_div) >= 90000)
  370. tmp |= (0x7 << RADEON_SPLL_PVG_SHIFT);
  371. else
  372. tmp |= (0x4 << RADEON_SPLL_PVG_SHIFT);
  373. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  374. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  375. tmp &= ~RADEON_SPLL_SLEEP;
  376. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  377. udelay(2);
  378. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  379. tmp &= ~RADEON_SPLL_RESET;
  380. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  381. udelay(200);
  382. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  383. tmp &= ~RADEON_SCLK_SRC_SEL_MASK;
  384. switch (post_div) {
  385. case 1:
  386. default:
  387. tmp |= 1;
  388. break;
  389. case 2:
  390. tmp |= 2;
  391. break;
  392. case 4:
  393. tmp |= 3;
  394. break;
  395. case 8:
  396. tmp |= 4;
  397. break;
  398. }
  399. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  400. udelay(20);
  401. tmp = RREG32_PLL(RADEON_CLK_PIN_CNTL);
  402. tmp |= RADEON_DONT_USE_XTALIN;
  403. WREG32_PLL(RADEON_CLK_PIN_CNTL, tmp);
  404. udelay(10);
  405. }
  406. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable)
  407. {
  408. uint32_t tmp;
  409. if (enable) {
  410. if (rdev->flags & RADEON_SINGLE_CRTC) {
  411. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  412. if ((RREG32(RADEON_CONFIG_CNTL) &
  413. RADEON_CFG_ATI_REV_ID_MASK) >
  414. RADEON_CFG_ATI_REV_A13) {
  415. tmp &=
  416. ~(RADEON_SCLK_FORCE_CP |
  417. RADEON_SCLK_FORCE_RB);
  418. }
  419. tmp &=
  420. ~(RADEON_SCLK_FORCE_HDP | RADEON_SCLK_FORCE_DISP1 |
  421. RADEON_SCLK_FORCE_TOP | RADEON_SCLK_FORCE_SE |
  422. RADEON_SCLK_FORCE_IDCT | RADEON_SCLK_FORCE_RE |
  423. RADEON_SCLK_FORCE_PB | RADEON_SCLK_FORCE_TAM |
  424. RADEON_SCLK_FORCE_TDM);
  425. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  426. } else if (ASIC_IS_R300(rdev)) {
  427. if ((rdev->family == CHIP_RS400) ||
  428. (rdev->family == CHIP_RS480)) {
  429. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  430. tmp &=
  431. ~(RADEON_SCLK_FORCE_DISP2 |
  432. RADEON_SCLK_FORCE_CP |
  433. RADEON_SCLK_FORCE_HDP |
  434. RADEON_SCLK_FORCE_DISP1 |
  435. RADEON_SCLK_FORCE_TOP |
  436. RADEON_SCLK_FORCE_E2 | R300_SCLK_FORCE_VAP
  437. | RADEON_SCLK_FORCE_IDCT |
  438. RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR
  439. | R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX
  440. | R300_SCLK_FORCE_US |
  441. RADEON_SCLK_FORCE_TV_SCLK |
  442. R300_SCLK_FORCE_SU |
  443. RADEON_SCLK_FORCE_OV0);
  444. tmp |= RADEON_DYN_STOP_LAT_MASK;
  445. tmp |=
  446. RADEON_SCLK_FORCE_TOP |
  447. RADEON_SCLK_FORCE_VIP;
  448. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  449. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  450. tmp &= ~RADEON_SCLK_MORE_FORCEON;
  451. tmp |= RADEON_SCLK_MORE_MAX_DYN_STOP_LAT;
  452. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  453. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  454. tmp |= (RADEON_PIXCLK_ALWAYS_ONb |
  455. RADEON_PIXCLK_DAC_ALWAYS_ONb);
  456. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  457. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  458. tmp |= (RADEON_PIX2CLK_ALWAYS_ONb |
  459. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  460. RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  461. R300_DVOCLK_ALWAYS_ONb |
  462. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  463. RADEON_PIXCLK_GV_ALWAYS_ONb |
  464. R300_PIXCLK_DVO_ALWAYS_ONb |
  465. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  466. RADEON_PIXCLK_TMDS_ALWAYS_ONb |
  467. R300_PIXCLK_TRANS_ALWAYS_ONb |
  468. R300_PIXCLK_TVO_ALWAYS_ONb |
  469. R300_P2G2CLK_ALWAYS_ONb |
  470. R300_P2G2CLK_DAC_ALWAYS_ONb);
  471. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  472. } else if (rdev->family >= CHIP_RV350) {
  473. tmp = RREG32_PLL(R300_SCLK_CNTL2);
  474. tmp &= ~(R300_SCLK_FORCE_TCL |
  475. R300_SCLK_FORCE_GA |
  476. R300_SCLK_FORCE_CBA);
  477. tmp |= (R300_SCLK_TCL_MAX_DYN_STOP_LAT |
  478. R300_SCLK_GA_MAX_DYN_STOP_LAT |
  479. R300_SCLK_CBA_MAX_DYN_STOP_LAT);
  480. WREG32_PLL(R300_SCLK_CNTL2, tmp);
  481. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  482. tmp &=
  483. ~(RADEON_SCLK_FORCE_DISP2 |
  484. RADEON_SCLK_FORCE_CP |
  485. RADEON_SCLK_FORCE_HDP |
  486. RADEON_SCLK_FORCE_DISP1 |
  487. RADEON_SCLK_FORCE_TOP |
  488. RADEON_SCLK_FORCE_E2 | R300_SCLK_FORCE_VAP
  489. | RADEON_SCLK_FORCE_IDCT |
  490. RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR
  491. | R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX
  492. | R300_SCLK_FORCE_US |
  493. RADEON_SCLK_FORCE_TV_SCLK |
  494. R300_SCLK_FORCE_SU |
  495. RADEON_SCLK_FORCE_OV0);
  496. tmp |= RADEON_DYN_STOP_LAT_MASK;
  497. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  498. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  499. tmp &= ~RADEON_SCLK_MORE_FORCEON;
  500. tmp |= RADEON_SCLK_MORE_MAX_DYN_STOP_LAT;
  501. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  502. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  503. tmp |= (RADEON_PIXCLK_ALWAYS_ONb |
  504. RADEON_PIXCLK_DAC_ALWAYS_ONb);
  505. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  506. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  507. tmp |= (RADEON_PIX2CLK_ALWAYS_ONb |
  508. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  509. RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  510. R300_DVOCLK_ALWAYS_ONb |
  511. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  512. RADEON_PIXCLK_GV_ALWAYS_ONb |
  513. R300_PIXCLK_DVO_ALWAYS_ONb |
  514. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  515. RADEON_PIXCLK_TMDS_ALWAYS_ONb |
  516. R300_PIXCLK_TRANS_ALWAYS_ONb |
  517. R300_PIXCLK_TVO_ALWAYS_ONb |
  518. R300_P2G2CLK_ALWAYS_ONb |
  519. R300_P2G2CLK_DAC_ALWAYS_ONb);
  520. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  521. tmp = RREG32_PLL(RADEON_MCLK_MISC);
  522. tmp |= (RADEON_MC_MCLK_DYN_ENABLE |
  523. RADEON_IO_MCLK_DYN_ENABLE);
  524. WREG32_PLL(RADEON_MCLK_MISC, tmp);
  525. tmp = RREG32_PLL(RADEON_MCLK_CNTL);
  526. tmp |= (RADEON_FORCEON_MCLKA |
  527. RADEON_FORCEON_MCLKB);
  528. tmp &= ~(RADEON_FORCEON_YCLKA |
  529. RADEON_FORCEON_YCLKB |
  530. RADEON_FORCEON_MC);
  531. /* Some releases of vbios have set DISABLE_MC_MCLKA
  532. and DISABLE_MC_MCLKB bits in the vbios table. Setting these
  533. bits will cause H/W hang when reading video memory with dynamic clocking
  534. enabled. */
  535. if ((tmp & R300_DISABLE_MC_MCLKA) &&
  536. (tmp & R300_DISABLE_MC_MCLKB)) {
  537. /* If both bits are set, then check the active channels */
  538. tmp = RREG32_PLL(RADEON_MCLK_CNTL);
  539. if (rdev->mc.vram_width == 64) {
  540. if (RREG32(RADEON_MEM_CNTL) &
  541. R300_MEM_USE_CD_CH_ONLY)
  542. tmp &=
  543. ~R300_DISABLE_MC_MCLKB;
  544. else
  545. tmp &=
  546. ~R300_DISABLE_MC_MCLKA;
  547. } else {
  548. tmp &= ~(R300_DISABLE_MC_MCLKA |
  549. R300_DISABLE_MC_MCLKB);
  550. }
  551. }
  552. WREG32_PLL(RADEON_MCLK_CNTL, tmp);
  553. } else {
  554. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  555. tmp &= ~(R300_SCLK_FORCE_VAP);
  556. tmp |= RADEON_SCLK_FORCE_CP;
  557. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  558. mdelay(15);
  559. tmp = RREG32_PLL(R300_SCLK_CNTL2);
  560. tmp &= ~(R300_SCLK_FORCE_TCL |
  561. R300_SCLK_FORCE_GA |
  562. R300_SCLK_FORCE_CBA);
  563. WREG32_PLL(R300_SCLK_CNTL2, tmp);
  564. }
  565. } else {
  566. tmp = RREG32_PLL(RADEON_CLK_PWRMGT_CNTL);
  567. tmp &= ~(RADEON_ACTIVE_HILO_LAT_MASK |
  568. RADEON_DISP_DYN_STOP_LAT_MASK |
  569. RADEON_DYN_STOP_MODE_MASK);
  570. tmp |= (RADEON_ENGIN_DYNCLK_MODE |
  571. (0x01 << RADEON_ACTIVE_HILO_LAT_SHIFT));
  572. WREG32_PLL(RADEON_CLK_PWRMGT_CNTL, tmp);
  573. mdelay(15);
  574. tmp = RREG32_PLL(RADEON_CLK_PIN_CNTL);
  575. tmp |= RADEON_SCLK_DYN_START_CNTL;
  576. WREG32_PLL(RADEON_CLK_PIN_CNTL, tmp);
  577. mdelay(15);
  578. /* When DRI is enabled, setting DYN_STOP_LAT to zero can cause some R200
  579. to lockup randomly, leave them as set by BIOS.
  580. */
  581. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  582. /*tmp &= RADEON_SCLK_SRC_SEL_MASK; */
  583. tmp &= ~RADEON_SCLK_FORCEON_MASK;
  584. /*RAGE_6::A11 A12 A12N1 A13, RV250::A11 A12, R300 */
  585. if (((rdev->family == CHIP_RV250) &&
  586. ((RREG32(RADEON_CONFIG_CNTL) &
  587. RADEON_CFG_ATI_REV_ID_MASK) <
  588. RADEON_CFG_ATI_REV_A13))
  589. || ((rdev->family == CHIP_RV100)
  590. &&
  591. ((RREG32(RADEON_CONFIG_CNTL) &
  592. RADEON_CFG_ATI_REV_ID_MASK) <=
  593. RADEON_CFG_ATI_REV_A13))) {
  594. tmp |= RADEON_SCLK_FORCE_CP;
  595. tmp |= RADEON_SCLK_FORCE_VIP;
  596. }
  597. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  598. if ((rdev->family == CHIP_RV200) ||
  599. (rdev->family == CHIP_RV250) ||
  600. (rdev->family == CHIP_RV280)) {
  601. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  602. tmp &= ~RADEON_SCLK_MORE_FORCEON;
  603. /* RV200::A11 A12 RV250::A11 A12 */
  604. if (((rdev->family == CHIP_RV200) ||
  605. (rdev->family == CHIP_RV250)) &&
  606. ((RREG32(RADEON_CONFIG_CNTL) &
  607. RADEON_CFG_ATI_REV_ID_MASK) <
  608. RADEON_CFG_ATI_REV_A13)) {
  609. tmp |= RADEON_SCLK_MORE_FORCEON;
  610. }
  611. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  612. mdelay(15);
  613. }
  614. /* RV200::A11 A12, RV250::A11 A12 */
  615. if (((rdev->family == CHIP_RV200) ||
  616. (rdev->family == CHIP_RV250)) &&
  617. ((RREG32(RADEON_CONFIG_CNTL) &
  618. RADEON_CFG_ATI_REV_ID_MASK) <
  619. RADEON_CFG_ATI_REV_A13)) {
  620. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  621. tmp |= RADEON_TCL_BYPASS_DISABLE;
  622. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  623. }
  624. mdelay(15);
  625. /*enable dynamic mode for display clocks (PIXCLK and PIX2CLK) */
  626. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  627. tmp |= (RADEON_PIX2CLK_ALWAYS_ONb |
  628. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  629. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  630. RADEON_PIXCLK_GV_ALWAYS_ONb |
  631. RADEON_PIXCLK_DIG_TMDS_ALWAYS_ONb |
  632. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  633. RADEON_PIXCLK_TMDS_ALWAYS_ONb);
  634. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  635. mdelay(15);
  636. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  637. tmp |= (RADEON_PIXCLK_ALWAYS_ONb |
  638. RADEON_PIXCLK_DAC_ALWAYS_ONb);
  639. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  640. mdelay(15);
  641. }
  642. } else {
  643. /* Turn everything OFF (ForceON to everything) */
  644. if (rdev->flags & RADEON_SINGLE_CRTC) {
  645. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  646. tmp |= (RADEON_SCLK_FORCE_CP | RADEON_SCLK_FORCE_HDP |
  647. RADEON_SCLK_FORCE_DISP1 | RADEON_SCLK_FORCE_TOP
  648. | RADEON_SCLK_FORCE_E2 | RADEON_SCLK_FORCE_SE |
  649. RADEON_SCLK_FORCE_IDCT | RADEON_SCLK_FORCE_VIP |
  650. RADEON_SCLK_FORCE_RE | RADEON_SCLK_FORCE_PB |
  651. RADEON_SCLK_FORCE_TAM | RADEON_SCLK_FORCE_TDM |
  652. RADEON_SCLK_FORCE_RB);
  653. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  654. } else if ((rdev->family == CHIP_RS400) ||
  655. (rdev->family == CHIP_RS480)) {
  656. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  657. tmp |= (RADEON_SCLK_FORCE_DISP2 | RADEON_SCLK_FORCE_CP |
  658. RADEON_SCLK_FORCE_HDP | RADEON_SCLK_FORCE_DISP1
  659. | RADEON_SCLK_FORCE_TOP | RADEON_SCLK_FORCE_E2 |
  660. R300_SCLK_FORCE_VAP | RADEON_SCLK_FORCE_IDCT |
  661. RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR |
  662. R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX |
  663. R300_SCLK_FORCE_US | RADEON_SCLK_FORCE_TV_SCLK |
  664. R300_SCLK_FORCE_SU | RADEON_SCLK_FORCE_OV0);
  665. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  666. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  667. tmp |= RADEON_SCLK_MORE_FORCEON;
  668. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  669. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  670. tmp &= ~(RADEON_PIXCLK_ALWAYS_ONb |
  671. RADEON_PIXCLK_DAC_ALWAYS_ONb |
  672. R300_DISP_DAC_PIXCLK_DAC_BLANK_OFF);
  673. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  674. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  675. tmp &= ~(RADEON_PIX2CLK_ALWAYS_ONb |
  676. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  677. RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  678. R300_DVOCLK_ALWAYS_ONb |
  679. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  680. RADEON_PIXCLK_GV_ALWAYS_ONb |
  681. R300_PIXCLK_DVO_ALWAYS_ONb |
  682. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  683. RADEON_PIXCLK_TMDS_ALWAYS_ONb |
  684. R300_PIXCLK_TRANS_ALWAYS_ONb |
  685. R300_PIXCLK_TVO_ALWAYS_ONb |
  686. R300_P2G2CLK_ALWAYS_ONb |
  687. R300_P2G2CLK_DAC_ALWAYS_ONb |
  688. R300_DISP_DAC_PIXCLK_DAC2_BLANK_OFF);
  689. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  690. } else if (rdev->family >= CHIP_RV350) {
  691. /* for RV350/M10, no delays are required. */
  692. tmp = RREG32_PLL(R300_SCLK_CNTL2);
  693. tmp |= (R300_SCLK_FORCE_TCL |
  694. R300_SCLK_FORCE_GA | R300_SCLK_FORCE_CBA);
  695. WREG32_PLL(R300_SCLK_CNTL2, tmp);
  696. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  697. tmp |= (RADEON_SCLK_FORCE_DISP2 | RADEON_SCLK_FORCE_CP |
  698. RADEON_SCLK_FORCE_HDP | RADEON_SCLK_FORCE_DISP1
  699. | RADEON_SCLK_FORCE_TOP | RADEON_SCLK_FORCE_E2 |
  700. R300_SCLK_FORCE_VAP | RADEON_SCLK_FORCE_IDCT |
  701. RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR |
  702. R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX |
  703. R300_SCLK_FORCE_US | RADEON_SCLK_FORCE_TV_SCLK |
  704. R300_SCLK_FORCE_SU | RADEON_SCLK_FORCE_OV0);
  705. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  706. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  707. tmp |= RADEON_SCLK_MORE_FORCEON;
  708. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  709. tmp = RREG32_PLL(RADEON_MCLK_CNTL);
  710. tmp |= (RADEON_FORCEON_MCLKA |
  711. RADEON_FORCEON_MCLKB |
  712. RADEON_FORCEON_YCLKA |
  713. RADEON_FORCEON_YCLKB | RADEON_FORCEON_MC);
  714. WREG32_PLL(RADEON_MCLK_CNTL, tmp);
  715. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  716. tmp &= ~(RADEON_PIXCLK_ALWAYS_ONb |
  717. RADEON_PIXCLK_DAC_ALWAYS_ONb |
  718. R300_DISP_DAC_PIXCLK_DAC_BLANK_OFF);
  719. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  720. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  721. tmp &= ~(RADEON_PIX2CLK_ALWAYS_ONb |
  722. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  723. RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  724. R300_DVOCLK_ALWAYS_ONb |
  725. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  726. RADEON_PIXCLK_GV_ALWAYS_ONb |
  727. R300_PIXCLK_DVO_ALWAYS_ONb |
  728. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  729. RADEON_PIXCLK_TMDS_ALWAYS_ONb |
  730. R300_PIXCLK_TRANS_ALWAYS_ONb |
  731. R300_PIXCLK_TVO_ALWAYS_ONb |
  732. R300_P2G2CLK_ALWAYS_ONb |
  733. R300_P2G2CLK_DAC_ALWAYS_ONb |
  734. R300_DISP_DAC_PIXCLK_DAC2_BLANK_OFF);
  735. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  736. } else {
  737. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  738. tmp |= (RADEON_SCLK_FORCE_CP | RADEON_SCLK_FORCE_E2);
  739. tmp |= RADEON_SCLK_FORCE_SE;
  740. if (rdev->flags & RADEON_SINGLE_CRTC) {
  741. tmp |= (RADEON_SCLK_FORCE_RB |
  742. RADEON_SCLK_FORCE_TDM |
  743. RADEON_SCLK_FORCE_TAM |
  744. RADEON_SCLK_FORCE_PB |
  745. RADEON_SCLK_FORCE_RE |
  746. RADEON_SCLK_FORCE_VIP |
  747. RADEON_SCLK_FORCE_IDCT |
  748. RADEON_SCLK_FORCE_TOP |
  749. RADEON_SCLK_FORCE_DISP1 |
  750. RADEON_SCLK_FORCE_DISP2 |
  751. RADEON_SCLK_FORCE_HDP);
  752. } else if ((rdev->family == CHIP_R300) ||
  753. (rdev->family == CHIP_R350)) {
  754. tmp |= (RADEON_SCLK_FORCE_HDP |
  755. RADEON_SCLK_FORCE_DISP1 |
  756. RADEON_SCLK_FORCE_DISP2 |
  757. RADEON_SCLK_FORCE_TOP |
  758. RADEON_SCLK_FORCE_IDCT |
  759. RADEON_SCLK_FORCE_VIP);
  760. }
  761. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  762. mdelay(16);
  763. if ((rdev->family == CHIP_R300) ||
  764. (rdev->family == CHIP_R350)) {
  765. tmp = RREG32_PLL(R300_SCLK_CNTL2);
  766. tmp |= (R300_SCLK_FORCE_TCL |
  767. R300_SCLK_FORCE_GA |
  768. R300_SCLK_FORCE_CBA);
  769. WREG32_PLL(R300_SCLK_CNTL2, tmp);
  770. mdelay(16);
  771. }
  772. if (rdev->flags & RADEON_IS_IGP) {
  773. tmp = RREG32_PLL(RADEON_MCLK_CNTL);
  774. tmp &= ~(RADEON_FORCEON_MCLKA |
  775. RADEON_FORCEON_YCLKA);
  776. WREG32_PLL(RADEON_MCLK_CNTL, tmp);
  777. mdelay(16);
  778. }
  779. if ((rdev->family == CHIP_RV200) ||
  780. (rdev->family == CHIP_RV250) ||
  781. (rdev->family == CHIP_RV280)) {
  782. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  783. tmp |= RADEON_SCLK_MORE_FORCEON;
  784. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  785. mdelay(16);
  786. }
  787. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  788. tmp &= ~(RADEON_PIX2CLK_ALWAYS_ONb |
  789. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  790. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  791. RADEON_PIXCLK_GV_ALWAYS_ONb |
  792. RADEON_PIXCLK_DIG_TMDS_ALWAYS_ONb |
  793. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  794. RADEON_PIXCLK_TMDS_ALWAYS_ONb);
  795. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  796. mdelay(16);
  797. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  798. tmp &= ~(RADEON_PIXCLK_ALWAYS_ONb |
  799. RADEON_PIXCLK_DAC_ALWAYS_ONb);
  800. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  801. }
  802. }
  803. }