radeon_dp_mst.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798
  1. // SPDX-License-Identifier: GPL-2.0
  2. #include <drm/drmP.h>
  3. #include <drm/drm_dp_mst_helper.h>
  4. #include <drm/drm_fb_helper.h>
  5. #include "radeon.h"
  6. #include "atom.h"
  7. #include "ni_reg.h"
  8. static struct radeon_encoder *radeon_dp_create_fake_mst_encoder(struct radeon_connector *connector);
  9. static int radeon_atom_set_enc_offset(int id)
  10. {
  11. static const int offsets[] = { EVERGREEN_CRTC0_REGISTER_OFFSET,
  12. EVERGREEN_CRTC1_REGISTER_OFFSET,
  13. EVERGREEN_CRTC2_REGISTER_OFFSET,
  14. EVERGREEN_CRTC3_REGISTER_OFFSET,
  15. EVERGREEN_CRTC4_REGISTER_OFFSET,
  16. EVERGREEN_CRTC5_REGISTER_OFFSET,
  17. 0x13830 - 0x7030 };
  18. return offsets[id];
  19. }
  20. static int radeon_dp_mst_set_be_cntl(struct radeon_encoder *primary,
  21. struct radeon_encoder_mst *mst_enc,
  22. enum radeon_hpd_id hpd, bool enable)
  23. {
  24. struct drm_device *dev = primary->base.dev;
  25. struct radeon_device *rdev = dev->dev_private;
  26. uint32_t reg;
  27. int retries = 0;
  28. uint32_t temp;
  29. reg = RREG32(NI_DIG_BE_CNTL + primary->offset);
  30. /* set MST mode */
  31. reg &= ~NI_DIG_FE_DIG_MODE(7);
  32. reg |= NI_DIG_FE_DIG_MODE(NI_DIG_MODE_DP_MST);
  33. if (enable)
  34. reg |= NI_DIG_FE_SOURCE_SELECT(1 << mst_enc->fe);
  35. else
  36. reg &= ~NI_DIG_FE_SOURCE_SELECT(1 << mst_enc->fe);
  37. reg |= NI_DIG_HPD_SELECT(hpd);
  38. DRM_DEBUG_KMS("writing 0x%08x 0x%08x\n", NI_DIG_BE_CNTL + primary->offset, reg);
  39. WREG32(NI_DIG_BE_CNTL + primary->offset, reg);
  40. if (enable) {
  41. uint32_t offset = radeon_atom_set_enc_offset(mst_enc->fe);
  42. do {
  43. temp = RREG32(NI_DIG_FE_CNTL + offset);
  44. } while ((temp & NI_DIG_SYMCLK_FE_ON) && retries++ < 10000);
  45. if (retries == 10000)
  46. DRM_ERROR("timed out waiting for FE %d %d\n", primary->offset, mst_enc->fe);
  47. }
  48. return 0;
  49. }
  50. static int radeon_dp_mst_set_stream_attrib(struct radeon_encoder *primary,
  51. int stream_number,
  52. int fe,
  53. int slots)
  54. {
  55. struct drm_device *dev = primary->base.dev;
  56. struct radeon_device *rdev = dev->dev_private;
  57. u32 temp, val;
  58. int retries = 0;
  59. int satreg, satidx;
  60. satreg = stream_number >> 1;
  61. satidx = stream_number & 1;
  62. temp = RREG32(NI_DP_MSE_SAT0 + satreg + primary->offset);
  63. val = NI_DP_MSE_SAT_SLOT_COUNT0(slots) | NI_DP_MSE_SAT_SRC0(fe);
  64. val <<= (16 * satidx);
  65. temp &= ~(0xffff << (16 * satidx));
  66. temp |= val;
  67. DRM_DEBUG_KMS("writing 0x%08x 0x%08x\n", NI_DP_MSE_SAT0 + satreg + primary->offset, temp);
  68. WREG32(NI_DP_MSE_SAT0 + satreg + primary->offset, temp);
  69. WREG32(NI_DP_MSE_SAT_UPDATE + primary->offset, 1);
  70. do {
  71. unsigned value1, value2;
  72. udelay(10);
  73. temp = RREG32(NI_DP_MSE_SAT_UPDATE + primary->offset);
  74. value1 = temp & NI_DP_MSE_SAT_UPDATE_MASK;
  75. value2 = temp & NI_DP_MSE_16_MTP_KEEPOUT;
  76. if (!value1 && !value2)
  77. break;
  78. } while (retries++ < 50);
  79. if (retries == 10000)
  80. DRM_ERROR("timed out waitin for SAT update %d\n", primary->offset);
  81. /* MTP 16 ? */
  82. return 0;
  83. }
  84. static int radeon_dp_mst_update_stream_attribs(struct radeon_connector *mst_conn,
  85. struct radeon_encoder *primary)
  86. {
  87. struct drm_device *dev = mst_conn->base.dev;
  88. struct stream_attribs new_attribs[6];
  89. int i;
  90. int idx = 0;
  91. struct radeon_connector *radeon_connector;
  92. struct drm_connector *connector;
  93. memset(new_attribs, 0, sizeof(new_attribs));
  94. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  95. struct radeon_encoder *subenc;
  96. struct radeon_encoder_mst *mst_enc;
  97. radeon_connector = to_radeon_connector(connector);
  98. if (!radeon_connector->is_mst_connector)
  99. continue;
  100. if (radeon_connector->mst_port != mst_conn)
  101. continue;
  102. subenc = radeon_connector->mst_encoder;
  103. mst_enc = subenc->enc_priv;
  104. if (!mst_enc->enc_active)
  105. continue;
  106. new_attribs[idx].fe = mst_enc->fe;
  107. new_attribs[idx].slots = drm_dp_mst_get_vcpi_slots(&mst_conn->mst_mgr, mst_enc->port);
  108. idx++;
  109. }
  110. for (i = 0; i < idx; i++) {
  111. if (new_attribs[i].fe != mst_conn->cur_stream_attribs[i].fe ||
  112. new_attribs[i].slots != mst_conn->cur_stream_attribs[i].slots) {
  113. radeon_dp_mst_set_stream_attrib(primary, i, new_attribs[i].fe, new_attribs[i].slots);
  114. mst_conn->cur_stream_attribs[i].fe = new_attribs[i].fe;
  115. mst_conn->cur_stream_attribs[i].slots = new_attribs[i].slots;
  116. }
  117. }
  118. for (i = idx; i < mst_conn->enabled_attribs; i++) {
  119. radeon_dp_mst_set_stream_attrib(primary, i, 0, 0);
  120. mst_conn->cur_stream_attribs[i].fe = 0;
  121. mst_conn->cur_stream_attribs[i].slots = 0;
  122. }
  123. mst_conn->enabled_attribs = idx;
  124. return 0;
  125. }
  126. static int radeon_dp_mst_set_vcp_size(struct radeon_encoder *mst, s64 avg_time_slots_per_mtp)
  127. {
  128. struct drm_device *dev = mst->base.dev;
  129. struct radeon_device *rdev = dev->dev_private;
  130. struct radeon_encoder_mst *mst_enc = mst->enc_priv;
  131. uint32_t val, temp;
  132. uint32_t offset = radeon_atom_set_enc_offset(mst_enc->fe);
  133. int retries = 0;
  134. uint32_t x = drm_fixp2int(avg_time_slots_per_mtp);
  135. uint32_t y = drm_fixp2int_ceil((avg_time_slots_per_mtp - x) << 26);
  136. val = NI_DP_MSE_RATE_X(x) | NI_DP_MSE_RATE_Y(y);
  137. WREG32(NI_DP_MSE_RATE_CNTL + offset, val);
  138. do {
  139. temp = RREG32(NI_DP_MSE_RATE_UPDATE + offset);
  140. udelay(10);
  141. } while ((temp & 0x1) && (retries++ < 10000));
  142. if (retries >= 10000)
  143. DRM_ERROR("timed out wait for rate cntl %d\n", mst_enc->fe);
  144. return 0;
  145. }
  146. static int radeon_dp_mst_get_ddc_modes(struct drm_connector *connector)
  147. {
  148. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  149. struct radeon_connector *master = radeon_connector->mst_port;
  150. struct edid *edid;
  151. int ret = 0;
  152. edid = drm_dp_mst_get_edid(connector, &master->mst_mgr, radeon_connector->port);
  153. radeon_connector->edid = edid;
  154. DRM_DEBUG_KMS("edid retrieved %p\n", edid);
  155. if (radeon_connector->edid) {
  156. drm_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid);
  157. ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid);
  158. return ret;
  159. }
  160. drm_connector_update_edid_property(&radeon_connector->base, NULL);
  161. return ret;
  162. }
  163. static int radeon_dp_mst_get_modes(struct drm_connector *connector)
  164. {
  165. return radeon_dp_mst_get_ddc_modes(connector);
  166. }
  167. static enum drm_mode_status
  168. radeon_dp_mst_mode_valid(struct drm_connector *connector,
  169. struct drm_display_mode *mode)
  170. {
  171. /* TODO - validate mode against available PBN for link */
  172. if (mode->clock < 10000)
  173. return MODE_CLOCK_LOW;
  174. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  175. return MODE_H_ILLEGAL;
  176. return MODE_OK;
  177. }
  178. static struct
  179. drm_encoder *radeon_mst_best_encoder(struct drm_connector *connector)
  180. {
  181. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  182. return &radeon_connector->mst_encoder->base;
  183. }
  184. static const struct drm_connector_helper_funcs radeon_dp_mst_connector_helper_funcs = {
  185. .get_modes = radeon_dp_mst_get_modes,
  186. .mode_valid = radeon_dp_mst_mode_valid,
  187. .best_encoder = radeon_mst_best_encoder,
  188. };
  189. static enum drm_connector_status
  190. radeon_dp_mst_detect(struct drm_connector *connector, bool force)
  191. {
  192. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  193. struct radeon_connector *master = radeon_connector->mst_port;
  194. return drm_dp_mst_detect_port(connector, &master->mst_mgr, radeon_connector->port);
  195. }
  196. static void
  197. radeon_dp_mst_connector_destroy(struct drm_connector *connector)
  198. {
  199. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  200. struct radeon_encoder *radeon_encoder = radeon_connector->mst_encoder;
  201. drm_encoder_cleanup(&radeon_encoder->base);
  202. kfree(radeon_encoder);
  203. drm_connector_cleanup(connector);
  204. kfree(radeon_connector);
  205. }
  206. static const struct drm_connector_funcs radeon_dp_mst_connector_funcs = {
  207. .dpms = drm_helper_connector_dpms,
  208. .detect = radeon_dp_mst_detect,
  209. .fill_modes = drm_helper_probe_single_connector_modes,
  210. .destroy = radeon_dp_mst_connector_destroy,
  211. };
  212. static struct drm_connector *radeon_dp_add_mst_connector(struct drm_dp_mst_topology_mgr *mgr,
  213. struct drm_dp_mst_port *port,
  214. const char *pathprop)
  215. {
  216. struct radeon_connector *master = container_of(mgr, struct radeon_connector, mst_mgr);
  217. struct drm_device *dev = master->base.dev;
  218. struct radeon_connector *radeon_connector;
  219. struct drm_connector *connector;
  220. radeon_connector = kzalloc(sizeof(*radeon_connector), GFP_KERNEL);
  221. if (!radeon_connector)
  222. return NULL;
  223. radeon_connector->is_mst_connector = true;
  224. connector = &radeon_connector->base;
  225. radeon_connector->port = port;
  226. radeon_connector->mst_port = master;
  227. DRM_DEBUG_KMS("\n");
  228. drm_connector_init(dev, connector, &radeon_dp_mst_connector_funcs, DRM_MODE_CONNECTOR_DisplayPort);
  229. drm_connector_helper_add(connector, &radeon_dp_mst_connector_helper_funcs);
  230. radeon_connector->mst_encoder = radeon_dp_create_fake_mst_encoder(master);
  231. drm_object_attach_property(&connector->base, dev->mode_config.path_property, 0);
  232. drm_object_attach_property(&connector->base, dev->mode_config.tile_property, 0);
  233. drm_connector_set_path_property(connector, pathprop);
  234. return connector;
  235. }
  236. static void radeon_dp_register_mst_connector(struct drm_connector *connector)
  237. {
  238. struct drm_device *dev = connector->dev;
  239. struct radeon_device *rdev = dev->dev_private;
  240. radeon_fb_add_connector(rdev, connector);
  241. drm_connector_register(connector);
  242. }
  243. static void radeon_dp_destroy_mst_connector(struct drm_dp_mst_topology_mgr *mgr,
  244. struct drm_connector *connector)
  245. {
  246. struct radeon_connector *master = container_of(mgr, struct radeon_connector, mst_mgr);
  247. struct drm_device *dev = master->base.dev;
  248. struct radeon_device *rdev = dev->dev_private;
  249. drm_connector_unregister(connector);
  250. radeon_fb_remove_connector(rdev, connector);
  251. drm_connector_cleanup(connector);
  252. kfree(connector);
  253. DRM_DEBUG_KMS("\n");
  254. }
  255. static void radeon_dp_mst_hotplug(struct drm_dp_mst_topology_mgr *mgr)
  256. {
  257. struct radeon_connector *master = container_of(mgr, struct radeon_connector, mst_mgr);
  258. struct drm_device *dev = master->base.dev;
  259. drm_kms_helper_hotplug_event(dev);
  260. }
  261. static const struct drm_dp_mst_topology_cbs mst_cbs = {
  262. .add_connector = radeon_dp_add_mst_connector,
  263. .register_connector = radeon_dp_register_mst_connector,
  264. .destroy_connector = radeon_dp_destroy_mst_connector,
  265. .hotplug = radeon_dp_mst_hotplug,
  266. };
  267. static struct
  268. radeon_connector *radeon_mst_find_connector(struct drm_encoder *encoder)
  269. {
  270. struct drm_device *dev = encoder->dev;
  271. struct drm_connector *connector;
  272. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  273. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  274. if (!connector->encoder)
  275. continue;
  276. if (!radeon_connector->is_mst_connector)
  277. continue;
  278. DRM_DEBUG_KMS("checking %p vs %p\n", connector->encoder, encoder);
  279. if (connector->encoder == encoder)
  280. return radeon_connector;
  281. }
  282. return NULL;
  283. }
  284. void radeon_dp_mst_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  285. {
  286. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  287. struct drm_device *dev = crtc->dev;
  288. struct radeon_device *rdev = dev->dev_private;
  289. struct radeon_encoder *radeon_encoder = to_radeon_encoder(radeon_crtc->encoder);
  290. struct radeon_encoder_mst *mst_enc = radeon_encoder->enc_priv;
  291. struct radeon_connector *radeon_connector = radeon_mst_find_connector(&radeon_encoder->base);
  292. int dp_clock;
  293. struct radeon_connector_atom_dig *dig_connector = mst_enc->connector->con_priv;
  294. if (radeon_connector) {
  295. radeon_connector->pixelclock_for_modeset = mode->clock;
  296. if (radeon_connector->base.display_info.bpc)
  297. radeon_crtc->bpc = radeon_connector->base.display_info.bpc;
  298. else
  299. radeon_crtc->bpc = 8;
  300. }
  301. DRM_DEBUG_KMS("dp_clock %p %d\n", dig_connector, dig_connector->dp_clock);
  302. dp_clock = dig_connector->dp_clock;
  303. radeon_crtc->ss_enabled =
  304. radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss,
  305. ASIC_INTERNAL_SS_ON_DP,
  306. dp_clock);
  307. }
  308. static void
  309. radeon_mst_encoder_dpms(struct drm_encoder *encoder, int mode)
  310. {
  311. struct drm_device *dev = encoder->dev;
  312. struct radeon_device *rdev = dev->dev_private;
  313. struct radeon_encoder *radeon_encoder, *primary;
  314. struct radeon_encoder_mst *mst_enc;
  315. struct radeon_encoder_atom_dig *dig_enc;
  316. struct radeon_connector *radeon_connector;
  317. struct drm_crtc *crtc;
  318. struct radeon_crtc *radeon_crtc;
  319. int ret, slots;
  320. s64 fixed_pbn, fixed_pbn_per_slot, avg_time_slots_per_mtp;
  321. if (!ASIC_IS_DCE5(rdev)) {
  322. DRM_ERROR("got mst dpms on non-DCE5\n");
  323. return;
  324. }
  325. radeon_connector = radeon_mst_find_connector(encoder);
  326. if (!radeon_connector)
  327. return;
  328. radeon_encoder = to_radeon_encoder(encoder);
  329. mst_enc = radeon_encoder->enc_priv;
  330. primary = mst_enc->primary;
  331. dig_enc = primary->enc_priv;
  332. crtc = encoder->crtc;
  333. DRM_DEBUG_KMS("got connector %d\n", dig_enc->active_mst_links);
  334. switch (mode) {
  335. case DRM_MODE_DPMS_ON:
  336. dig_enc->active_mst_links++;
  337. radeon_crtc = to_radeon_crtc(crtc);
  338. if (dig_enc->active_mst_links == 1) {
  339. mst_enc->fe = dig_enc->dig_encoder;
  340. mst_enc->fe_from_be = true;
  341. atombios_set_mst_encoder_crtc_source(encoder, mst_enc->fe);
  342. atombios_dig_encoder_setup(&primary->base, ATOM_ENCODER_CMD_SETUP, 0);
  343. atombios_dig_transmitter_setup2(&primary->base, ATOM_TRANSMITTER_ACTION_ENABLE,
  344. 0, 0, dig_enc->dig_encoder);
  345. if (radeon_dp_needs_link_train(mst_enc->connector) ||
  346. dig_enc->active_mst_links == 1) {
  347. radeon_dp_link_train(&primary->base, &mst_enc->connector->base);
  348. }
  349. } else {
  350. mst_enc->fe = radeon_atom_pick_dig_encoder(encoder, radeon_crtc->crtc_id);
  351. if (mst_enc->fe == -1)
  352. DRM_ERROR("failed to get frontend for dig encoder\n");
  353. mst_enc->fe_from_be = false;
  354. atombios_set_mst_encoder_crtc_source(encoder, mst_enc->fe);
  355. }
  356. DRM_DEBUG_KMS("dig encoder is %d %d %d\n", dig_enc->dig_encoder,
  357. dig_enc->linkb, radeon_crtc->crtc_id);
  358. slots = drm_dp_find_vcpi_slots(&radeon_connector->mst_port->mst_mgr,
  359. mst_enc->pbn);
  360. ret = drm_dp_mst_allocate_vcpi(&radeon_connector->mst_port->mst_mgr,
  361. radeon_connector->port,
  362. mst_enc->pbn, slots);
  363. ret = drm_dp_update_payload_part1(&radeon_connector->mst_port->mst_mgr);
  364. radeon_dp_mst_set_be_cntl(primary, mst_enc,
  365. radeon_connector->mst_port->hpd.hpd, true);
  366. mst_enc->enc_active = true;
  367. radeon_dp_mst_update_stream_attribs(radeon_connector->mst_port, primary);
  368. fixed_pbn = drm_int2fixp(mst_enc->pbn);
  369. fixed_pbn_per_slot = drm_int2fixp(radeon_connector->mst_port->mst_mgr.pbn_div);
  370. avg_time_slots_per_mtp = drm_fixp_div(fixed_pbn, fixed_pbn_per_slot);
  371. radeon_dp_mst_set_vcp_size(radeon_encoder, avg_time_slots_per_mtp);
  372. atombios_dig_encoder_setup2(&primary->base, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0,
  373. mst_enc->fe);
  374. ret = drm_dp_check_act_status(&radeon_connector->mst_port->mst_mgr);
  375. ret = drm_dp_update_payload_part2(&radeon_connector->mst_port->mst_mgr);
  376. break;
  377. case DRM_MODE_DPMS_STANDBY:
  378. case DRM_MODE_DPMS_SUSPEND:
  379. case DRM_MODE_DPMS_OFF:
  380. DRM_ERROR("DPMS OFF %d\n", dig_enc->active_mst_links);
  381. if (!mst_enc->enc_active)
  382. return;
  383. drm_dp_mst_reset_vcpi_slots(&radeon_connector->mst_port->mst_mgr, mst_enc->port);
  384. ret = drm_dp_update_payload_part1(&radeon_connector->mst_port->mst_mgr);
  385. drm_dp_check_act_status(&radeon_connector->mst_port->mst_mgr);
  386. /* and this can also fail */
  387. drm_dp_update_payload_part2(&radeon_connector->mst_port->mst_mgr);
  388. drm_dp_mst_deallocate_vcpi(&radeon_connector->mst_port->mst_mgr, mst_enc->port);
  389. mst_enc->enc_active = false;
  390. radeon_dp_mst_update_stream_attribs(radeon_connector->mst_port, primary);
  391. radeon_dp_mst_set_be_cntl(primary, mst_enc,
  392. radeon_connector->mst_port->hpd.hpd, false);
  393. atombios_dig_encoder_setup2(&primary->base, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0,
  394. mst_enc->fe);
  395. if (!mst_enc->fe_from_be)
  396. radeon_atom_release_dig_encoder(rdev, mst_enc->fe);
  397. mst_enc->fe_from_be = false;
  398. dig_enc->active_mst_links--;
  399. if (dig_enc->active_mst_links == 0) {
  400. /* drop link */
  401. }
  402. break;
  403. }
  404. }
  405. static bool radeon_mst_mode_fixup(struct drm_encoder *encoder,
  406. const struct drm_display_mode *mode,
  407. struct drm_display_mode *adjusted_mode)
  408. {
  409. struct radeon_encoder_mst *mst_enc;
  410. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  411. struct radeon_connector_atom_dig *dig_connector;
  412. int bpp = 24;
  413. mst_enc = radeon_encoder->enc_priv;
  414. mst_enc->pbn = drm_dp_calc_pbn_mode(adjusted_mode->clock, bpp);
  415. mst_enc->primary->active_device = mst_enc->primary->devices & mst_enc->connector->devices;
  416. DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
  417. mst_enc->primary->active_device, mst_enc->primary->devices,
  418. mst_enc->connector->devices, mst_enc->primary->base.encoder_type);
  419. drm_mode_set_crtcinfo(adjusted_mode, 0);
  420. dig_connector = mst_enc->connector->con_priv;
  421. dig_connector->dp_lane_count = drm_dp_max_lane_count(dig_connector->dpcd);
  422. dig_connector->dp_clock = drm_dp_max_link_rate(dig_connector->dpcd);
  423. DRM_DEBUG_KMS("dig clock %p %d %d\n", dig_connector,
  424. dig_connector->dp_lane_count, dig_connector->dp_clock);
  425. return true;
  426. }
  427. static void radeon_mst_encoder_prepare(struct drm_encoder *encoder)
  428. {
  429. struct radeon_connector *radeon_connector;
  430. struct radeon_encoder *radeon_encoder, *primary;
  431. struct radeon_encoder_mst *mst_enc;
  432. struct radeon_encoder_atom_dig *dig_enc;
  433. radeon_connector = radeon_mst_find_connector(encoder);
  434. if (!radeon_connector) {
  435. DRM_DEBUG_KMS("failed to find connector %p\n", encoder);
  436. return;
  437. }
  438. radeon_encoder = to_radeon_encoder(encoder);
  439. radeon_mst_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  440. mst_enc = radeon_encoder->enc_priv;
  441. primary = mst_enc->primary;
  442. dig_enc = primary->enc_priv;
  443. mst_enc->port = radeon_connector->port;
  444. if (dig_enc->dig_encoder == -1) {
  445. dig_enc->dig_encoder = radeon_atom_pick_dig_encoder(&primary->base, -1);
  446. primary->offset = radeon_atom_set_enc_offset(dig_enc->dig_encoder);
  447. atombios_set_mst_encoder_crtc_source(encoder, dig_enc->dig_encoder);
  448. }
  449. DRM_DEBUG_KMS("%d %d\n", dig_enc->dig_encoder, primary->offset);
  450. }
  451. static void
  452. radeon_mst_encoder_mode_set(struct drm_encoder *encoder,
  453. struct drm_display_mode *mode,
  454. struct drm_display_mode *adjusted_mode)
  455. {
  456. DRM_DEBUG_KMS("\n");
  457. }
  458. static void radeon_mst_encoder_commit(struct drm_encoder *encoder)
  459. {
  460. radeon_mst_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  461. DRM_DEBUG_KMS("\n");
  462. }
  463. static const struct drm_encoder_helper_funcs radeon_mst_helper_funcs = {
  464. .dpms = radeon_mst_encoder_dpms,
  465. .mode_fixup = radeon_mst_mode_fixup,
  466. .prepare = radeon_mst_encoder_prepare,
  467. .mode_set = radeon_mst_encoder_mode_set,
  468. .commit = radeon_mst_encoder_commit,
  469. };
  470. static void radeon_dp_mst_encoder_destroy(struct drm_encoder *encoder)
  471. {
  472. drm_encoder_cleanup(encoder);
  473. kfree(encoder);
  474. }
  475. static const struct drm_encoder_funcs radeon_dp_mst_enc_funcs = {
  476. .destroy = radeon_dp_mst_encoder_destroy,
  477. };
  478. static struct radeon_encoder *
  479. radeon_dp_create_fake_mst_encoder(struct radeon_connector *connector)
  480. {
  481. struct drm_device *dev = connector->base.dev;
  482. struct radeon_device *rdev = dev->dev_private;
  483. struct radeon_encoder *radeon_encoder;
  484. struct radeon_encoder_mst *mst_enc;
  485. struct drm_encoder *encoder;
  486. const struct drm_connector_helper_funcs *connector_funcs = connector->base.helper_private;
  487. struct drm_encoder *enc_master = connector_funcs->best_encoder(&connector->base);
  488. DRM_DEBUG_KMS("enc master is %p\n", enc_master);
  489. radeon_encoder = kzalloc(sizeof(*radeon_encoder), GFP_KERNEL);
  490. if (!radeon_encoder)
  491. return NULL;
  492. radeon_encoder->enc_priv = kzalloc(sizeof(*mst_enc), GFP_KERNEL);
  493. if (!radeon_encoder->enc_priv) {
  494. kfree(radeon_encoder);
  495. return NULL;
  496. }
  497. encoder = &radeon_encoder->base;
  498. switch (rdev->num_crtc) {
  499. case 1:
  500. encoder->possible_crtcs = 0x1;
  501. break;
  502. case 2:
  503. default:
  504. encoder->possible_crtcs = 0x3;
  505. break;
  506. case 4:
  507. encoder->possible_crtcs = 0xf;
  508. break;
  509. case 6:
  510. encoder->possible_crtcs = 0x3f;
  511. break;
  512. }
  513. drm_encoder_init(dev, &radeon_encoder->base, &radeon_dp_mst_enc_funcs,
  514. DRM_MODE_ENCODER_DPMST, NULL);
  515. drm_encoder_helper_add(encoder, &radeon_mst_helper_funcs);
  516. mst_enc = radeon_encoder->enc_priv;
  517. mst_enc->connector = connector;
  518. mst_enc->primary = to_radeon_encoder(enc_master);
  519. radeon_encoder->is_mst_encoder = true;
  520. return radeon_encoder;
  521. }
  522. int
  523. radeon_dp_mst_init(struct radeon_connector *radeon_connector)
  524. {
  525. struct drm_device *dev = radeon_connector->base.dev;
  526. if (!radeon_connector->ddc_bus->has_aux)
  527. return 0;
  528. radeon_connector->mst_mgr.cbs = &mst_cbs;
  529. return drm_dp_mst_topology_mgr_init(&radeon_connector->mst_mgr, dev,
  530. &radeon_connector->ddc_bus->aux, 16, 6,
  531. radeon_connector->base.base.id);
  532. }
  533. int
  534. radeon_dp_mst_probe(struct radeon_connector *radeon_connector)
  535. {
  536. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  537. struct drm_device *dev = radeon_connector->base.dev;
  538. struct radeon_device *rdev = dev->dev_private;
  539. int ret;
  540. u8 msg[1];
  541. if (!radeon_mst)
  542. return 0;
  543. if (!ASIC_IS_DCE5(rdev))
  544. return 0;
  545. if (dig_connector->dpcd[DP_DPCD_REV] < 0x12)
  546. return 0;
  547. ret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_MSTM_CAP, msg,
  548. 1);
  549. if (ret) {
  550. if (msg[0] & DP_MST_CAP) {
  551. DRM_DEBUG_KMS("Sink is MST capable\n");
  552. dig_connector->is_mst = true;
  553. } else {
  554. DRM_DEBUG_KMS("Sink is not MST capable\n");
  555. dig_connector->is_mst = false;
  556. }
  557. }
  558. drm_dp_mst_topology_mgr_set_mst(&radeon_connector->mst_mgr,
  559. dig_connector->is_mst);
  560. return dig_connector->is_mst;
  561. }
  562. int
  563. radeon_dp_mst_check_status(struct radeon_connector *radeon_connector)
  564. {
  565. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  566. int retry;
  567. if (dig_connector->is_mst) {
  568. u8 esi[16] = { 0 };
  569. int dret;
  570. int ret = 0;
  571. bool handled;
  572. dret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux,
  573. DP_SINK_COUNT_ESI, esi, 8);
  574. go_again:
  575. if (dret == 8) {
  576. DRM_DEBUG_KMS("got esi %3ph\n", esi);
  577. ret = drm_dp_mst_hpd_irq(&radeon_connector->mst_mgr, esi, &handled);
  578. if (handled) {
  579. for (retry = 0; retry < 3; retry++) {
  580. int wret;
  581. wret = drm_dp_dpcd_write(&radeon_connector->ddc_bus->aux,
  582. DP_SINK_COUNT_ESI + 1, &esi[1], 3);
  583. if (wret == 3)
  584. break;
  585. }
  586. dret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux,
  587. DP_SINK_COUNT_ESI, esi, 8);
  588. if (dret == 8) {
  589. DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
  590. goto go_again;
  591. }
  592. } else
  593. ret = 0;
  594. return ret;
  595. } else {
  596. DRM_DEBUG_KMS("failed to get ESI - device may have failed %d\n", ret);
  597. dig_connector->is_mst = false;
  598. drm_dp_mst_topology_mgr_set_mst(&radeon_connector->mst_mgr,
  599. dig_connector->is_mst);
  600. /* send a hotplug event */
  601. }
  602. }
  603. return -EINVAL;
  604. }
  605. #if defined(CONFIG_DEBUG_FS)
  606. static int radeon_debugfs_mst_info(struct seq_file *m, void *data)
  607. {
  608. struct drm_info_node *node = (struct drm_info_node *)m->private;
  609. struct drm_device *dev = node->minor->dev;
  610. struct drm_connector *connector;
  611. struct radeon_connector *radeon_connector;
  612. struct radeon_connector_atom_dig *dig_connector;
  613. int i;
  614. drm_modeset_lock_all(dev);
  615. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  616. if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
  617. continue;
  618. radeon_connector = to_radeon_connector(connector);
  619. dig_connector = radeon_connector->con_priv;
  620. if (radeon_connector->is_mst_connector)
  621. continue;
  622. if (!dig_connector->is_mst)
  623. continue;
  624. drm_dp_mst_dump_topology(m, &radeon_connector->mst_mgr);
  625. for (i = 0; i < radeon_connector->enabled_attribs; i++)
  626. seq_printf(m, "attrib %d: %d %d\n", i,
  627. radeon_connector->cur_stream_attribs[i].fe,
  628. radeon_connector->cur_stream_attribs[i].slots);
  629. }
  630. drm_modeset_unlock_all(dev);
  631. return 0;
  632. }
  633. static struct drm_info_list radeon_debugfs_mst_list[] = {
  634. {"radeon_mst_info", &radeon_debugfs_mst_info, 0, NULL},
  635. };
  636. #endif
  637. int radeon_mst_debugfs_init(struct radeon_device *rdev)
  638. {
  639. #if defined(CONFIG_DEBUG_FS)
  640. return radeon_debugfs_add_files(rdev, radeon_debugfs_mst_list, 1);
  641. #endif
  642. return 0;
  643. }