radeon_gem.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/radeon_drm.h>
  30. #include "radeon.h"
  31. void radeon_gem_object_free(struct drm_gem_object *gobj)
  32. {
  33. struct radeon_bo *robj = gem_to_radeon_bo(gobj);
  34. if (robj) {
  35. radeon_mn_unregister(robj);
  36. radeon_bo_unref(&robj);
  37. }
  38. }
  39. int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
  40. int alignment, int initial_domain,
  41. u32 flags, bool kernel,
  42. struct drm_gem_object **obj)
  43. {
  44. struct radeon_bo *robj;
  45. unsigned long max_size;
  46. int r;
  47. *obj = NULL;
  48. /* At least align on page size */
  49. if (alignment < PAGE_SIZE) {
  50. alignment = PAGE_SIZE;
  51. }
  52. /* Maximum bo size is the unpinned gtt size since we use the gtt to
  53. * handle vram to system pool migrations.
  54. */
  55. max_size = rdev->mc.gtt_size - rdev->gart_pin_size;
  56. if (size > max_size) {
  57. DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
  58. size >> 20, max_size >> 20);
  59. return -ENOMEM;
  60. }
  61. retry:
  62. r = radeon_bo_create(rdev, size, alignment, kernel, initial_domain,
  63. flags, NULL, NULL, &robj);
  64. if (r) {
  65. if (r != -ERESTARTSYS) {
  66. if (initial_domain == RADEON_GEM_DOMAIN_VRAM) {
  67. initial_domain |= RADEON_GEM_DOMAIN_GTT;
  68. goto retry;
  69. }
  70. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  71. size, initial_domain, alignment, r);
  72. }
  73. return r;
  74. }
  75. *obj = &robj->gem_base;
  76. robj->pid = task_pid_nr(current);
  77. mutex_lock(&rdev->gem.mutex);
  78. list_add_tail(&robj->list, &rdev->gem.objects);
  79. mutex_unlock(&rdev->gem.mutex);
  80. return 0;
  81. }
  82. static int radeon_gem_set_domain(struct drm_gem_object *gobj,
  83. uint32_t rdomain, uint32_t wdomain)
  84. {
  85. struct radeon_bo *robj;
  86. uint32_t domain;
  87. long r;
  88. /* FIXME: reeimplement */
  89. robj = gem_to_radeon_bo(gobj);
  90. /* work out where to validate the buffer to */
  91. domain = wdomain;
  92. if (!domain) {
  93. domain = rdomain;
  94. }
  95. if (!domain) {
  96. /* Do nothings */
  97. pr_warn("Set domain without domain !\n");
  98. return 0;
  99. }
  100. if (domain == RADEON_GEM_DOMAIN_CPU) {
  101. /* Asking for cpu access wait for object idle */
  102. r = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true, 30 * HZ);
  103. if (!r)
  104. r = -EBUSY;
  105. if (r < 0 && r != -EINTR) {
  106. pr_err("Failed to wait for object: %li\n", r);
  107. return r;
  108. }
  109. }
  110. if (domain == RADEON_GEM_DOMAIN_VRAM && robj->prime_shared_count) {
  111. /* A BO that is associated with a dma-buf cannot be sensibly migrated to VRAM */
  112. return -EINVAL;
  113. }
  114. return 0;
  115. }
  116. int radeon_gem_init(struct radeon_device *rdev)
  117. {
  118. INIT_LIST_HEAD(&rdev->gem.objects);
  119. return 0;
  120. }
  121. void radeon_gem_fini(struct radeon_device *rdev)
  122. {
  123. radeon_bo_force_delete(rdev);
  124. }
  125. /*
  126. * Call from drm_gem_handle_create which appear in both new and open ioctl
  127. * case.
  128. */
  129. int radeon_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
  130. {
  131. struct radeon_bo *rbo = gem_to_radeon_bo(obj);
  132. struct radeon_device *rdev = rbo->rdev;
  133. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  134. struct radeon_vm *vm = &fpriv->vm;
  135. struct radeon_bo_va *bo_va;
  136. int r;
  137. if ((rdev->family < CHIP_CAYMAN) ||
  138. (!rdev->accel_working)) {
  139. return 0;
  140. }
  141. r = radeon_bo_reserve(rbo, false);
  142. if (r) {
  143. return r;
  144. }
  145. bo_va = radeon_vm_bo_find(vm, rbo);
  146. if (!bo_va) {
  147. bo_va = radeon_vm_bo_add(rdev, vm, rbo);
  148. } else {
  149. ++bo_va->ref_count;
  150. }
  151. radeon_bo_unreserve(rbo);
  152. return 0;
  153. }
  154. void radeon_gem_object_close(struct drm_gem_object *obj,
  155. struct drm_file *file_priv)
  156. {
  157. struct radeon_bo *rbo = gem_to_radeon_bo(obj);
  158. struct radeon_device *rdev = rbo->rdev;
  159. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  160. struct radeon_vm *vm = &fpriv->vm;
  161. struct radeon_bo_va *bo_va;
  162. int r;
  163. if ((rdev->family < CHIP_CAYMAN) ||
  164. (!rdev->accel_working)) {
  165. return;
  166. }
  167. r = radeon_bo_reserve(rbo, true);
  168. if (r) {
  169. dev_err(rdev->dev, "leaking bo va because "
  170. "we fail to reserve bo (%d)\n", r);
  171. return;
  172. }
  173. bo_va = radeon_vm_bo_find(vm, rbo);
  174. if (bo_va) {
  175. if (--bo_va->ref_count == 0) {
  176. radeon_vm_bo_rmv(rdev, bo_va);
  177. }
  178. }
  179. radeon_bo_unreserve(rbo);
  180. }
  181. static int radeon_gem_handle_lockup(struct radeon_device *rdev, int r)
  182. {
  183. if (r == -EDEADLK) {
  184. r = radeon_gpu_reset(rdev);
  185. if (!r)
  186. r = -EAGAIN;
  187. }
  188. return r;
  189. }
  190. /*
  191. * GEM ioctls.
  192. */
  193. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  194. struct drm_file *filp)
  195. {
  196. struct radeon_device *rdev = dev->dev_private;
  197. struct drm_radeon_gem_info *args = data;
  198. struct ttm_mem_type_manager *man;
  199. man = &rdev->mman.bdev.man[TTM_PL_VRAM];
  200. args->vram_size = (u64)man->size << PAGE_SHIFT;
  201. args->vram_visible = rdev->mc.visible_vram_size;
  202. args->vram_visible -= rdev->vram_pin_size;
  203. args->gart_size = rdev->mc.gtt_size;
  204. args->gart_size -= rdev->gart_pin_size;
  205. return 0;
  206. }
  207. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  208. struct drm_file *filp)
  209. {
  210. /* TODO: implement */
  211. DRM_ERROR("unimplemented %s\n", __func__);
  212. return -ENOSYS;
  213. }
  214. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  215. struct drm_file *filp)
  216. {
  217. /* TODO: implement */
  218. DRM_ERROR("unimplemented %s\n", __func__);
  219. return -ENOSYS;
  220. }
  221. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  222. struct drm_file *filp)
  223. {
  224. struct radeon_device *rdev = dev->dev_private;
  225. struct drm_radeon_gem_create *args = data;
  226. struct drm_gem_object *gobj;
  227. uint32_t handle;
  228. int r;
  229. down_read(&rdev->exclusive_lock);
  230. /* create a gem object to contain this object in */
  231. args->size = roundup(args->size, PAGE_SIZE);
  232. r = radeon_gem_object_create(rdev, args->size, args->alignment,
  233. args->initial_domain, args->flags,
  234. false, &gobj);
  235. if (r) {
  236. up_read(&rdev->exclusive_lock);
  237. r = radeon_gem_handle_lockup(rdev, r);
  238. return r;
  239. }
  240. r = drm_gem_handle_create(filp, gobj, &handle);
  241. /* drop reference from allocate - handle holds it now */
  242. drm_gem_object_put_unlocked(gobj);
  243. if (r) {
  244. up_read(&rdev->exclusive_lock);
  245. r = radeon_gem_handle_lockup(rdev, r);
  246. return r;
  247. }
  248. args->handle = handle;
  249. up_read(&rdev->exclusive_lock);
  250. return 0;
  251. }
  252. int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
  253. struct drm_file *filp)
  254. {
  255. struct ttm_operation_ctx ctx = { true, false };
  256. struct radeon_device *rdev = dev->dev_private;
  257. struct drm_radeon_gem_userptr *args = data;
  258. struct drm_gem_object *gobj;
  259. struct radeon_bo *bo;
  260. uint32_t handle;
  261. int r;
  262. if (offset_in_page(args->addr | args->size))
  263. return -EINVAL;
  264. /* reject unknown flag values */
  265. if (args->flags & ~(RADEON_GEM_USERPTR_READONLY |
  266. RADEON_GEM_USERPTR_ANONONLY | RADEON_GEM_USERPTR_VALIDATE |
  267. RADEON_GEM_USERPTR_REGISTER))
  268. return -EINVAL;
  269. if (args->flags & RADEON_GEM_USERPTR_READONLY) {
  270. /* readonly pages not tested on older hardware */
  271. if (rdev->family < CHIP_R600)
  272. return -EINVAL;
  273. } else if (!(args->flags & RADEON_GEM_USERPTR_ANONONLY) ||
  274. !(args->flags & RADEON_GEM_USERPTR_REGISTER)) {
  275. /* if we want to write to it we must require anonymous
  276. memory and install a MMU notifier */
  277. return -EACCES;
  278. }
  279. down_read(&rdev->exclusive_lock);
  280. /* create a gem object to contain this object in */
  281. r = radeon_gem_object_create(rdev, args->size, 0,
  282. RADEON_GEM_DOMAIN_CPU, 0,
  283. false, &gobj);
  284. if (r)
  285. goto handle_lockup;
  286. bo = gem_to_radeon_bo(gobj);
  287. r = radeon_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  288. if (r)
  289. goto release_object;
  290. if (args->flags & RADEON_GEM_USERPTR_REGISTER) {
  291. r = radeon_mn_register(bo, args->addr);
  292. if (r)
  293. goto release_object;
  294. }
  295. if (args->flags & RADEON_GEM_USERPTR_VALIDATE) {
  296. down_read(&current->mm->mmap_sem);
  297. r = radeon_bo_reserve(bo, true);
  298. if (r) {
  299. up_read(&current->mm->mmap_sem);
  300. goto release_object;
  301. }
  302. radeon_ttm_placement_from_domain(bo, RADEON_GEM_DOMAIN_GTT);
  303. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  304. radeon_bo_unreserve(bo);
  305. up_read(&current->mm->mmap_sem);
  306. if (r)
  307. goto release_object;
  308. }
  309. r = drm_gem_handle_create(filp, gobj, &handle);
  310. /* drop reference from allocate - handle holds it now */
  311. drm_gem_object_put_unlocked(gobj);
  312. if (r)
  313. goto handle_lockup;
  314. args->handle = handle;
  315. up_read(&rdev->exclusive_lock);
  316. return 0;
  317. release_object:
  318. drm_gem_object_put_unlocked(gobj);
  319. handle_lockup:
  320. up_read(&rdev->exclusive_lock);
  321. r = radeon_gem_handle_lockup(rdev, r);
  322. return r;
  323. }
  324. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  325. struct drm_file *filp)
  326. {
  327. /* transition the BO to a domain -
  328. * just validate the BO into a certain domain */
  329. struct radeon_device *rdev = dev->dev_private;
  330. struct drm_radeon_gem_set_domain *args = data;
  331. struct drm_gem_object *gobj;
  332. struct radeon_bo *robj;
  333. int r;
  334. /* for now if someone requests domain CPU -
  335. * just make sure the buffer is finished with */
  336. down_read(&rdev->exclusive_lock);
  337. /* just do a BO wait for now */
  338. gobj = drm_gem_object_lookup(filp, args->handle);
  339. if (gobj == NULL) {
  340. up_read(&rdev->exclusive_lock);
  341. return -ENOENT;
  342. }
  343. robj = gem_to_radeon_bo(gobj);
  344. r = radeon_gem_set_domain(gobj, args->read_domains, args->write_domain);
  345. drm_gem_object_put_unlocked(gobj);
  346. up_read(&rdev->exclusive_lock);
  347. r = radeon_gem_handle_lockup(robj->rdev, r);
  348. return r;
  349. }
  350. int radeon_mode_dumb_mmap(struct drm_file *filp,
  351. struct drm_device *dev,
  352. uint32_t handle, uint64_t *offset_p)
  353. {
  354. struct drm_gem_object *gobj;
  355. struct radeon_bo *robj;
  356. gobj = drm_gem_object_lookup(filp, handle);
  357. if (gobj == NULL) {
  358. return -ENOENT;
  359. }
  360. robj = gem_to_radeon_bo(gobj);
  361. if (radeon_ttm_tt_has_userptr(robj->tbo.ttm)) {
  362. drm_gem_object_put_unlocked(gobj);
  363. return -EPERM;
  364. }
  365. *offset_p = radeon_bo_mmap_offset(robj);
  366. drm_gem_object_put_unlocked(gobj);
  367. return 0;
  368. }
  369. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  370. struct drm_file *filp)
  371. {
  372. struct drm_radeon_gem_mmap *args = data;
  373. return radeon_mode_dumb_mmap(filp, dev, args->handle, &args->addr_ptr);
  374. }
  375. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  376. struct drm_file *filp)
  377. {
  378. struct drm_radeon_gem_busy *args = data;
  379. struct drm_gem_object *gobj;
  380. struct radeon_bo *robj;
  381. int r;
  382. uint32_t cur_placement = 0;
  383. gobj = drm_gem_object_lookup(filp, args->handle);
  384. if (gobj == NULL) {
  385. return -ENOENT;
  386. }
  387. robj = gem_to_radeon_bo(gobj);
  388. r = reservation_object_test_signaled_rcu(robj->tbo.resv, true);
  389. if (r == 0)
  390. r = -EBUSY;
  391. else
  392. r = 0;
  393. cur_placement = READ_ONCE(robj->tbo.mem.mem_type);
  394. args->domain = radeon_mem_type_to_domain(cur_placement);
  395. drm_gem_object_put_unlocked(gobj);
  396. return r;
  397. }
  398. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  399. struct drm_file *filp)
  400. {
  401. struct radeon_device *rdev = dev->dev_private;
  402. struct drm_radeon_gem_wait_idle *args = data;
  403. struct drm_gem_object *gobj;
  404. struct radeon_bo *robj;
  405. int r = 0;
  406. uint32_t cur_placement = 0;
  407. long ret;
  408. gobj = drm_gem_object_lookup(filp, args->handle);
  409. if (gobj == NULL) {
  410. return -ENOENT;
  411. }
  412. robj = gem_to_radeon_bo(gobj);
  413. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true, 30 * HZ);
  414. if (ret == 0)
  415. r = -EBUSY;
  416. else if (ret < 0)
  417. r = ret;
  418. /* Flush HDP cache via MMIO if necessary */
  419. cur_placement = READ_ONCE(robj->tbo.mem.mem_type);
  420. if (rdev->asic->mmio_hdp_flush &&
  421. radeon_mem_type_to_domain(cur_placement) == RADEON_GEM_DOMAIN_VRAM)
  422. robj->rdev->asic->mmio_hdp_flush(rdev);
  423. drm_gem_object_put_unlocked(gobj);
  424. r = radeon_gem_handle_lockup(rdev, r);
  425. return r;
  426. }
  427. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  428. struct drm_file *filp)
  429. {
  430. struct drm_radeon_gem_set_tiling *args = data;
  431. struct drm_gem_object *gobj;
  432. struct radeon_bo *robj;
  433. int r = 0;
  434. DRM_DEBUG("%d \n", args->handle);
  435. gobj = drm_gem_object_lookup(filp, args->handle);
  436. if (gobj == NULL)
  437. return -ENOENT;
  438. robj = gem_to_radeon_bo(gobj);
  439. r = radeon_bo_set_tiling_flags(robj, args->tiling_flags, args->pitch);
  440. drm_gem_object_put_unlocked(gobj);
  441. return r;
  442. }
  443. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  444. struct drm_file *filp)
  445. {
  446. struct drm_radeon_gem_get_tiling *args = data;
  447. struct drm_gem_object *gobj;
  448. struct radeon_bo *rbo;
  449. int r = 0;
  450. DRM_DEBUG("\n");
  451. gobj = drm_gem_object_lookup(filp, args->handle);
  452. if (gobj == NULL)
  453. return -ENOENT;
  454. rbo = gem_to_radeon_bo(gobj);
  455. r = radeon_bo_reserve(rbo, false);
  456. if (unlikely(r != 0))
  457. goto out;
  458. radeon_bo_get_tiling_flags(rbo, &args->tiling_flags, &args->pitch);
  459. radeon_bo_unreserve(rbo);
  460. out:
  461. drm_gem_object_put_unlocked(gobj);
  462. return r;
  463. }
  464. /**
  465. * radeon_gem_va_update_vm -update the bo_va in its VM
  466. *
  467. * @rdev: radeon_device pointer
  468. * @bo_va: bo_va to update
  469. *
  470. * Update the bo_va directly after setting it's address. Errors are not
  471. * vital here, so they are not reported back to userspace.
  472. */
  473. static void radeon_gem_va_update_vm(struct radeon_device *rdev,
  474. struct radeon_bo_va *bo_va)
  475. {
  476. struct ttm_validate_buffer tv, *entry;
  477. struct radeon_bo_list *vm_bos;
  478. struct ww_acquire_ctx ticket;
  479. struct list_head list;
  480. unsigned domain;
  481. int r;
  482. INIT_LIST_HEAD(&list);
  483. tv.bo = &bo_va->bo->tbo;
  484. tv.shared = true;
  485. list_add(&tv.head, &list);
  486. vm_bos = radeon_vm_get_bos(rdev, bo_va->vm, &list);
  487. if (!vm_bos)
  488. return;
  489. r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
  490. if (r)
  491. goto error_free;
  492. list_for_each_entry(entry, &list, head) {
  493. domain = radeon_mem_type_to_domain(entry->bo->mem.mem_type);
  494. /* if anything is swapped out don't swap it in here,
  495. just abort and wait for the next CS */
  496. if (domain == RADEON_GEM_DOMAIN_CPU)
  497. goto error_unreserve;
  498. }
  499. mutex_lock(&bo_va->vm->mutex);
  500. r = radeon_vm_clear_freed(rdev, bo_va->vm);
  501. if (r)
  502. goto error_unlock;
  503. if (bo_va->it.start)
  504. r = radeon_vm_bo_update(rdev, bo_va, &bo_va->bo->tbo.mem);
  505. error_unlock:
  506. mutex_unlock(&bo_va->vm->mutex);
  507. error_unreserve:
  508. ttm_eu_backoff_reservation(&ticket, &list);
  509. error_free:
  510. kvfree(vm_bos);
  511. if (r && r != -ERESTARTSYS)
  512. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  513. }
  514. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  515. struct drm_file *filp)
  516. {
  517. struct drm_radeon_gem_va *args = data;
  518. struct drm_gem_object *gobj;
  519. struct radeon_device *rdev = dev->dev_private;
  520. struct radeon_fpriv *fpriv = filp->driver_priv;
  521. struct radeon_bo *rbo;
  522. struct radeon_bo_va *bo_va;
  523. u32 invalid_flags;
  524. int r = 0;
  525. if (!rdev->vm_manager.enabled) {
  526. args->operation = RADEON_VA_RESULT_ERROR;
  527. return -ENOTTY;
  528. }
  529. /* !! DONT REMOVE !!
  530. * We don't support vm_id yet, to be sure we don't have have broken
  531. * userspace, reject anyone trying to use non 0 value thus moving
  532. * forward we can use those fields without breaking existant userspace
  533. */
  534. if (args->vm_id) {
  535. args->operation = RADEON_VA_RESULT_ERROR;
  536. return -EINVAL;
  537. }
  538. if (args->offset < RADEON_VA_RESERVED_SIZE) {
  539. dev_err(&dev->pdev->dev,
  540. "offset 0x%lX is in reserved area 0x%X\n",
  541. (unsigned long)args->offset,
  542. RADEON_VA_RESERVED_SIZE);
  543. args->operation = RADEON_VA_RESULT_ERROR;
  544. return -EINVAL;
  545. }
  546. /* don't remove, we need to enforce userspace to set the snooped flag
  547. * otherwise we will endup with broken userspace and we won't be able
  548. * to enable this feature without adding new interface
  549. */
  550. invalid_flags = RADEON_VM_PAGE_VALID | RADEON_VM_PAGE_SYSTEM;
  551. if ((args->flags & invalid_flags)) {
  552. dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
  553. args->flags, invalid_flags);
  554. args->operation = RADEON_VA_RESULT_ERROR;
  555. return -EINVAL;
  556. }
  557. switch (args->operation) {
  558. case RADEON_VA_MAP:
  559. case RADEON_VA_UNMAP:
  560. break;
  561. default:
  562. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  563. args->operation);
  564. args->operation = RADEON_VA_RESULT_ERROR;
  565. return -EINVAL;
  566. }
  567. gobj = drm_gem_object_lookup(filp, args->handle);
  568. if (gobj == NULL) {
  569. args->operation = RADEON_VA_RESULT_ERROR;
  570. return -ENOENT;
  571. }
  572. rbo = gem_to_radeon_bo(gobj);
  573. r = radeon_bo_reserve(rbo, false);
  574. if (r) {
  575. args->operation = RADEON_VA_RESULT_ERROR;
  576. drm_gem_object_put_unlocked(gobj);
  577. return r;
  578. }
  579. bo_va = radeon_vm_bo_find(&fpriv->vm, rbo);
  580. if (!bo_va) {
  581. args->operation = RADEON_VA_RESULT_ERROR;
  582. radeon_bo_unreserve(rbo);
  583. drm_gem_object_put_unlocked(gobj);
  584. return -ENOENT;
  585. }
  586. switch (args->operation) {
  587. case RADEON_VA_MAP:
  588. if (bo_va->it.start) {
  589. args->operation = RADEON_VA_RESULT_VA_EXIST;
  590. args->offset = bo_va->it.start * RADEON_GPU_PAGE_SIZE;
  591. radeon_bo_unreserve(rbo);
  592. goto out;
  593. }
  594. r = radeon_vm_bo_set_addr(rdev, bo_va, args->offset, args->flags);
  595. break;
  596. case RADEON_VA_UNMAP:
  597. r = radeon_vm_bo_set_addr(rdev, bo_va, 0, 0);
  598. break;
  599. default:
  600. break;
  601. }
  602. if (!r)
  603. radeon_gem_va_update_vm(rdev, bo_va);
  604. args->operation = RADEON_VA_RESULT_OK;
  605. if (r) {
  606. args->operation = RADEON_VA_RESULT_ERROR;
  607. }
  608. out:
  609. drm_gem_object_put_unlocked(gobj);
  610. return r;
  611. }
  612. int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
  613. struct drm_file *filp)
  614. {
  615. struct drm_radeon_gem_op *args = data;
  616. struct drm_gem_object *gobj;
  617. struct radeon_bo *robj;
  618. int r;
  619. gobj = drm_gem_object_lookup(filp, args->handle);
  620. if (gobj == NULL) {
  621. return -ENOENT;
  622. }
  623. robj = gem_to_radeon_bo(gobj);
  624. r = -EPERM;
  625. if (radeon_ttm_tt_has_userptr(robj->tbo.ttm))
  626. goto out;
  627. r = radeon_bo_reserve(robj, false);
  628. if (unlikely(r))
  629. goto out;
  630. switch (args->op) {
  631. case RADEON_GEM_OP_GET_INITIAL_DOMAIN:
  632. args->value = robj->initial_domain;
  633. break;
  634. case RADEON_GEM_OP_SET_INITIAL_DOMAIN:
  635. robj->initial_domain = args->value & (RADEON_GEM_DOMAIN_VRAM |
  636. RADEON_GEM_DOMAIN_GTT |
  637. RADEON_GEM_DOMAIN_CPU);
  638. break;
  639. default:
  640. r = -EINVAL;
  641. }
  642. radeon_bo_unreserve(robj);
  643. out:
  644. drm_gem_object_put_unlocked(gobj);
  645. return r;
  646. }
  647. int radeon_mode_dumb_create(struct drm_file *file_priv,
  648. struct drm_device *dev,
  649. struct drm_mode_create_dumb *args)
  650. {
  651. struct radeon_device *rdev = dev->dev_private;
  652. struct drm_gem_object *gobj;
  653. uint32_t handle;
  654. int r;
  655. args->pitch = radeon_align_pitch(rdev, args->width,
  656. DIV_ROUND_UP(args->bpp, 8), 0);
  657. args->size = args->pitch * args->height;
  658. args->size = ALIGN(args->size, PAGE_SIZE);
  659. r = radeon_gem_object_create(rdev, args->size, 0,
  660. RADEON_GEM_DOMAIN_VRAM, 0,
  661. false, &gobj);
  662. if (r)
  663. return -ENOMEM;
  664. r = drm_gem_handle_create(file_priv, gobj, &handle);
  665. /* drop reference from allocate - handle holds it now */
  666. drm_gem_object_put_unlocked(gobj);
  667. if (r) {
  668. return r;
  669. }
  670. args->handle = handle;
  671. return 0;
  672. }
  673. #if defined(CONFIG_DEBUG_FS)
  674. static int radeon_debugfs_gem_info(struct seq_file *m, void *data)
  675. {
  676. struct drm_info_node *node = (struct drm_info_node *)m->private;
  677. struct drm_device *dev = node->minor->dev;
  678. struct radeon_device *rdev = dev->dev_private;
  679. struct radeon_bo *rbo;
  680. unsigned i = 0;
  681. mutex_lock(&rdev->gem.mutex);
  682. list_for_each_entry(rbo, &rdev->gem.objects, list) {
  683. unsigned domain;
  684. const char *placement;
  685. domain = radeon_mem_type_to_domain(rbo->tbo.mem.mem_type);
  686. switch (domain) {
  687. case RADEON_GEM_DOMAIN_VRAM:
  688. placement = "VRAM";
  689. break;
  690. case RADEON_GEM_DOMAIN_GTT:
  691. placement = " GTT";
  692. break;
  693. case RADEON_GEM_DOMAIN_CPU:
  694. default:
  695. placement = " CPU";
  696. break;
  697. }
  698. seq_printf(m, "bo[0x%08x] %8ldkB %8ldMB %s pid %8ld\n",
  699. i, radeon_bo_size(rbo) >> 10, radeon_bo_size(rbo) >> 20,
  700. placement, (unsigned long)rbo->pid);
  701. i++;
  702. }
  703. mutex_unlock(&rdev->gem.mutex);
  704. return 0;
  705. }
  706. static struct drm_info_list radeon_debugfs_gem_list[] = {
  707. {"radeon_gem_info", &radeon_debugfs_gem_info, 0, NULL},
  708. };
  709. #endif
  710. int radeon_gem_debugfs_init(struct radeon_device *rdev)
  711. {
  712. #if defined(CONFIG_DEBUG_FS)
  713. return radeon_debugfs_add_files(rdev, radeon_debugfs_gem_list, 1);
  714. #endif
  715. return 0;
  716. }