radeon_kms.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/drm_fb_helper.h>
  30. #include "radeon.h"
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_asic.h"
  33. #include <linux/vga_switcheroo.h>
  34. #include <linux/slab.h>
  35. #include <linux/pm_runtime.h>
  36. #if defined(CONFIG_VGA_SWITCHEROO)
  37. bool radeon_has_atpx(void);
  38. #else
  39. static inline bool radeon_has_atpx(void) { return false; }
  40. #endif
  41. /**
  42. * radeon_driver_unload_kms - Main unload function for KMS.
  43. *
  44. * @dev: drm dev pointer
  45. *
  46. * This is the main unload function for KMS (all asics).
  47. * It calls radeon_modeset_fini() to tear down the
  48. * displays, and radeon_device_fini() to tear down
  49. * the rest of the device (CP, writeback, etc.).
  50. * Returns 0 on success.
  51. */
  52. void radeon_driver_unload_kms(struct drm_device *dev)
  53. {
  54. struct radeon_device *rdev = dev->dev_private;
  55. if (rdev == NULL)
  56. return;
  57. if (rdev->rmmio == NULL)
  58. goto done_free;
  59. if (radeon_is_px(dev)) {
  60. pm_runtime_get_sync(dev->dev);
  61. pm_runtime_forbid(dev->dev);
  62. }
  63. radeon_acpi_fini(rdev);
  64. radeon_modeset_fini(rdev);
  65. radeon_device_fini(rdev);
  66. done_free:
  67. kfree(rdev);
  68. dev->dev_private = NULL;
  69. }
  70. /**
  71. * radeon_driver_load_kms - Main load function for KMS.
  72. *
  73. * @dev: drm dev pointer
  74. * @flags: device flags
  75. *
  76. * This is the main load function for KMS (all asics).
  77. * It calls radeon_device_init() to set up the non-display
  78. * parts of the chip (asic init, CP, writeback, etc.), and
  79. * radeon_modeset_init() to set up the display parts
  80. * (crtcs, encoders, hotplug detect, etc.).
  81. * Returns 0 on success, error on failure.
  82. */
  83. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  84. {
  85. struct radeon_device *rdev;
  86. int r, acpi_status;
  87. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  88. if (rdev == NULL) {
  89. return -ENOMEM;
  90. }
  91. dev->dev_private = (void *)rdev;
  92. /* update BUS flag */
  93. if (pci_find_capability(dev->pdev, PCI_CAP_ID_AGP)) {
  94. flags |= RADEON_IS_AGP;
  95. } else if (pci_is_pcie(dev->pdev)) {
  96. flags |= RADEON_IS_PCIE;
  97. } else {
  98. flags |= RADEON_IS_PCI;
  99. }
  100. if ((radeon_runtime_pm != 0) &&
  101. radeon_has_atpx() &&
  102. ((flags & RADEON_IS_IGP) == 0) &&
  103. !pci_is_thunderbolt_attached(dev->pdev))
  104. flags |= RADEON_IS_PX;
  105. /* radeon_device_init should report only fatal error
  106. * like memory allocation failure or iomapping failure,
  107. * or memory manager initialization failure, it must
  108. * properly initialize the GPU MC controller and permit
  109. * VRAM allocation
  110. */
  111. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  112. if (r) {
  113. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  114. goto out;
  115. }
  116. /* Again modeset_init should fail only on fatal error
  117. * otherwise it should provide enough functionalities
  118. * for shadowfb to run
  119. */
  120. r = radeon_modeset_init(rdev);
  121. if (r)
  122. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  123. /* Call ACPI methods: require modeset init
  124. * but failure is not fatal
  125. */
  126. if (!r) {
  127. acpi_status = radeon_acpi_init(rdev);
  128. if (acpi_status)
  129. dev_dbg(&dev->pdev->dev,
  130. "Error during ACPI methods call\n");
  131. }
  132. if (radeon_is_px(dev)) {
  133. dev_pm_set_driver_flags(dev->dev, DPM_FLAG_NEVER_SKIP);
  134. pm_runtime_use_autosuspend(dev->dev);
  135. pm_runtime_set_autosuspend_delay(dev->dev, 5000);
  136. pm_runtime_set_active(dev->dev);
  137. pm_runtime_allow(dev->dev);
  138. pm_runtime_mark_last_busy(dev->dev);
  139. pm_runtime_put_autosuspend(dev->dev);
  140. }
  141. out:
  142. if (r)
  143. radeon_driver_unload_kms(dev);
  144. return r;
  145. }
  146. /**
  147. * radeon_set_filp_rights - Set filp right.
  148. *
  149. * @dev: drm dev pointer
  150. * @owner: drm file
  151. * @applier: drm file
  152. * @value: value
  153. *
  154. * Sets the filp rights for the device (all asics).
  155. */
  156. static void radeon_set_filp_rights(struct drm_device *dev,
  157. struct drm_file **owner,
  158. struct drm_file *applier,
  159. uint32_t *value)
  160. {
  161. struct radeon_device *rdev = dev->dev_private;
  162. mutex_lock(&rdev->gem.mutex);
  163. if (*value == 1) {
  164. /* wants rights */
  165. if (!*owner)
  166. *owner = applier;
  167. } else if (*value == 0) {
  168. /* revokes rights */
  169. if (*owner == applier)
  170. *owner = NULL;
  171. }
  172. *value = *owner == applier ? 1 : 0;
  173. mutex_unlock(&rdev->gem.mutex);
  174. }
  175. /*
  176. * Userspace get information ioctl
  177. */
  178. /**
  179. * radeon_info_ioctl - answer a device specific request.
  180. *
  181. * @rdev: radeon device pointer
  182. * @data: request object
  183. * @filp: drm filp
  184. *
  185. * This function is used to pass device specific parameters to the userspace
  186. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  187. * etc. (all asics).
  188. * Returns 0 on success, -EINVAL on failure.
  189. */
  190. static int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  191. {
  192. struct radeon_device *rdev = dev->dev_private;
  193. struct drm_radeon_info *info = data;
  194. struct radeon_mode_info *minfo = &rdev->mode_info;
  195. uint32_t *value, value_tmp, *value_ptr, value_size;
  196. uint64_t value64;
  197. struct drm_crtc *crtc;
  198. int i, found;
  199. value_ptr = (uint32_t *)((unsigned long)info->value);
  200. value = &value_tmp;
  201. value_size = sizeof(uint32_t);
  202. switch (info->request) {
  203. case RADEON_INFO_DEVICE_ID:
  204. *value = dev->pdev->device;
  205. break;
  206. case RADEON_INFO_NUM_GB_PIPES:
  207. *value = rdev->num_gb_pipes;
  208. break;
  209. case RADEON_INFO_NUM_Z_PIPES:
  210. *value = rdev->num_z_pipes;
  211. break;
  212. case RADEON_INFO_ACCEL_WORKING:
  213. /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
  214. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
  215. *value = false;
  216. else
  217. *value = rdev->accel_working;
  218. break;
  219. case RADEON_INFO_CRTC_FROM_ID:
  220. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  221. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  222. return -EFAULT;
  223. }
  224. for (i = 0, found = 0; i < rdev->num_crtc; i++) {
  225. crtc = (struct drm_crtc *)minfo->crtcs[i];
  226. if (crtc && crtc->base.id == *value) {
  227. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  228. *value = radeon_crtc->crtc_id;
  229. found = 1;
  230. break;
  231. }
  232. }
  233. if (!found) {
  234. DRM_DEBUG_KMS("unknown crtc id %d\n", *value);
  235. return -EINVAL;
  236. }
  237. break;
  238. case RADEON_INFO_ACCEL_WORKING2:
  239. if (rdev->family == CHIP_HAWAII) {
  240. if (rdev->accel_working) {
  241. if (rdev->new_fw)
  242. *value = 3;
  243. else
  244. *value = 2;
  245. } else {
  246. *value = 0;
  247. }
  248. } else {
  249. *value = rdev->accel_working;
  250. }
  251. break;
  252. case RADEON_INFO_TILING_CONFIG:
  253. if (rdev->family >= CHIP_BONAIRE)
  254. *value = rdev->config.cik.tile_config;
  255. else if (rdev->family >= CHIP_TAHITI)
  256. *value = rdev->config.si.tile_config;
  257. else if (rdev->family >= CHIP_CAYMAN)
  258. *value = rdev->config.cayman.tile_config;
  259. else if (rdev->family >= CHIP_CEDAR)
  260. *value = rdev->config.evergreen.tile_config;
  261. else if (rdev->family >= CHIP_RV770)
  262. *value = rdev->config.rv770.tile_config;
  263. else if (rdev->family >= CHIP_R600)
  264. *value = rdev->config.r600.tile_config;
  265. else {
  266. DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
  267. return -EINVAL;
  268. }
  269. break;
  270. case RADEON_INFO_WANT_HYPERZ:
  271. /* The "value" here is both an input and output parameter.
  272. * If the input value is 1, filp requests hyper-z access.
  273. * If the input value is 0, filp revokes its hyper-z access.
  274. *
  275. * When returning, the value is 1 if filp owns hyper-z access,
  276. * 0 otherwise. */
  277. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  278. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  279. return -EFAULT;
  280. }
  281. if (*value >= 2) {
  282. DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", *value);
  283. return -EINVAL;
  284. }
  285. radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, value);
  286. break;
  287. case RADEON_INFO_WANT_CMASK:
  288. /* The same logic as Hyper-Z. */
  289. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  290. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  291. return -EFAULT;
  292. }
  293. if (*value >= 2) {
  294. DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", *value);
  295. return -EINVAL;
  296. }
  297. radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, value);
  298. break;
  299. case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
  300. /* return clock value in KHz */
  301. if (rdev->asic->get_xclk)
  302. *value = radeon_get_xclk(rdev) * 10;
  303. else
  304. *value = rdev->clock.spll.reference_freq * 10;
  305. break;
  306. case RADEON_INFO_NUM_BACKENDS:
  307. if (rdev->family >= CHIP_BONAIRE)
  308. *value = rdev->config.cik.max_backends_per_se *
  309. rdev->config.cik.max_shader_engines;
  310. else if (rdev->family >= CHIP_TAHITI)
  311. *value = rdev->config.si.max_backends_per_se *
  312. rdev->config.si.max_shader_engines;
  313. else if (rdev->family >= CHIP_CAYMAN)
  314. *value = rdev->config.cayman.max_backends_per_se *
  315. rdev->config.cayman.max_shader_engines;
  316. else if (rdev->family >= CHIP_CEDAR)
  317. *value = rdev->config.evergreen.max_backends;
  318. else if (rdev->family >= CHIP_RV770)
  319. *value = rdev->config.rv770.max_backends;
  320. else if (rdev->family >= CHIP_R600)
  321. *value = rdev->config.r600.max_backends;
  322. else {
  323. return -EINVAL;
  324. }
  325. break;
  326. case RADEON_INFO_NUM_TILE_PIPES:
  327. if (rdev->family >= CHIP_BONAIRE)
  328. *value = rdev->config.cik.max_tile_pipes;
  329. else if (rdev->family >= CHIP_TAHITI)
  330. *value = rdev->config.si.max_tile_pipes;
  331. else if (rdev->family >= CHIP_CAYMAN)
  332. *value = rdev->config.cayman.max_tile_pipes;
  333. else if (rdev->family >= CHIP_CEDAR)
  334. *value = rdev->config.evergreen.max_tile_pipes;
  335. else if (rdev->family >= CHIP_RV770)
  336. *value = rdev->config.rv770.max_tile_pipes;
  337. else if (rdev->family >= CHIP_R600)
  338. *value = rdev->config.r600.max_tile_pipes;
  339. else {
  340. return -EINVAL;
  341. }
  342. break;
  343. case RADEON_INFO_FUSION_GART_WORKING:
  344. *value = 1;
  345. break;
  346. case RADEON_INFO_BACKEND_MAP:
  347. if (rdev->family >= CHIP_BONAIRE)
  348. *value = rdev->config.cik.backend_map;
  349. else if (rdev->family >= CHIP_TAHITI)
  350. *value = rdev->config.si.backend_map;
  351. else if (rdev->family >= CHIP_CAYMAN)
  352. *value = rdev->config.cayman.backend_map;
  353. else if (rdev->family >= CHIP_CEDAR)
  354. *value = rdev->config.evergreen.backend_map;
  355. else if (rdev->family >= CHIP_RV770)
  356. *value = rdev->config.rv770.backend_map;
  357. else if (rdev->family >= CHIP_R600)
  358. *value = rdev->config.r600.backend_map;
  359. else {
  360. return -EINVAL;
  361. }
  362. break;
  363. case RADEON_INFO_VA_START:
  364. /* this is where we report if vm is supported or not */
  365. if (rdev->family < CHIP_CAYMAN)
  366. return -EINVAL;
  367. *value = RADEON_VA_RESERVED_SIZE;
  368. break;
  369. case RADEON_INFO_IB_VM_MAX_SIZE:
  370. /* this is where we report if vm is supported or not */
  371. if (rdev->family < CHIP_CAYMAN)
  372. return -EINVAL;
  373. *value = RADEON_IB_VM_MAX_SIZE;
  374. break;
  375. case RADEON_INFO_MAX_PIPES:
  376. if (rdev->family >= CHIP_BONAIRE)
  377. *value = rdev->config.cik.max_cu_per_sh;
  378. else if (rdev->family >= CHIP_TAHITI)
  379. *value = rdev->config.si.max_cu_per_sh;
  380. else if (rdev->family >= CHIP_CAYMAN)
  381. *value = rdev->config.cayman.max_pipes_per_simd;
  382. else if (rdev->family >= CHIP_CEDAR)
  383. *value = rdev->config.evergreen.max_pipes;
  384. else if (rdev->family >= CHIP_RV770)
  385. *value = rdev->config.rv770.max_pipes;
  386. else if (rdev->family >= CHIP_R600)
  387. *value = rdev->config.r600.max_pipes;
  388. else {
  389. return -EINVAL;
  390. }
  391. break;
  392. case RADEON_INFO_TIMESTAMP:
  393. if (rdev->family < CHIP_R600) {
  394. DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
  395. return -EINVAL;
  396. }
  397. value = (uint32_t*)&value64;
  398. value_size = sizeof(uint64_t);
  399. value64 = radeon_get_gpu_clock_counter(rdev);
  400. break;
  401. case RADEON_INFO_MAX_SE:
  402. if (rdev->family >= CHIP_BONAIRE)
  403. *value = rdev->config.cik.max_shader_engines;
  404. else if (rdev->family >= CHIP_TAHITI)
  405. *value = rdev->config.si.max_shader_engines;
  406. else if (rdev->family >= CHIP_CAYMAN)
  407. *value = rdev->config.cayman.max_shader_engines;
  408. else if (rdev->family >= CHIP_CEDAR)
  409. *value = rdev->config.evergreen.num_ses;
  410. else
  411. *value = 1;
  412. break;
  413. case RADEON_INFO_MAX_SH_PER_SE:
  414. if (rdev->family >= CHIP_BONAIRE)
  415. *value = rdev->config.cik.max_sh_per_se;
  416. else if (rdev->family >= CHIP_TAHITI)
  417. *value = rdev->config.si.max_sh_per_se;
  418. else
  419. return -EINVAL;
  420. break;
  421. case RADEON_INFO_FASTFB_WORKING:
  422. *value = rdev->fastfb_working;
  423. break;
  424. case RADEON_INFO_RING_WORKING:
  425. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  426. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  427. return -EFAULT;
  428. }
  429. switch (*value) {
  430. case RADEON_CS_RING_GFX:
  431. case RADEON_CS_RING_COMPUTE:
  432. *value = rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready;
  433. break;
  434. case RADEON_CS_RING_DMA:
  435. *value = rdev->ring[R600_RING_TYPE_DMA_INDEX].ready;
  436. *value |= rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready;
  437. break;
  438. case RADEON_CS_RING_UVD:
  439. *value = rdev->ring[R600_RING_TYPE_UVD_INDEX].ready;
  440. break;
  441. case RADEON_CS_RING_VCE:
  442. *value = rdev->ring[TN_RING_TYPE_VCE1_INDEX].ready;
  443. break;
  444. default:
  445. return -EINVAL;
  446. }
  447. break;
  448. case RADEON_INFO_SI_TILE_MODE_ARRAY:
  449. if (rdev->family >= CHIP_BONAIRE) {
  450. value = rdev->config.cik.tile_mode_array;
  451. value_size = sizeof(uint32_t)*32;
  452. } else if (rdev->family >= CHIP_TAHITI) {
  453. value = rdev->config.si.tile_mode_array;
  454. value_size = sizeof(uint32_t)*32;
  455. } else {
  456. DRM_DEBUG_KMS("tile mode array is si+ only!\n");
  457. return -EINVAL;
  458. }
  459. break;
  460. case RADEON_INFO_CIK_MACROTILE_MODE_ARRAY:
  461. if (rdev->family >= CHIP_BONAIRE) {
  462. value = rdev->config.cik.macrotile_mode_array;
  463. value_size = sizeof(uint32_t)*16;
  464. } else {
  465. DRM_DEBUG_KMS("macrotile mode array is cik+ only!\n");
  466. return -EINVAL;
  467. }
  468. break;
  469. case RADEON_INFO_SI_CP_DMA_COMPUTE:
  470. *value = 1;
  471. break;
  472. case RADEON_INFO_SI_BACKEND_ENABLED_MASK:
  473. if (rdev->family >= CHIP_BONAIRE) {
  474. *value = rdev->config.cik.backend_enable_mask;
  475. } else if (rdev->family >= CHIP_TAHITI) {
  476. *value = rdev->config.si.backend_enable_mask;
  477. } else {
  478. DRM_DEBUG_KMS("BACKEND_ENABLED_MASK is si+ only!\n");
  479. return -EINVAL;
  480. }
  481. break;
  482. case RADEON_INFO_MAX_SCLK:
  483. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  484. rdev->pm.dpm_enabled)
  485. *value = rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk * 10;
  486. else
  487. *value = rdev->pm.default_sclk * 10;
  488. break;
  489. case RADEON_INFO_VCE_FW_VERSION:
  490. *value = rdev->vce.fw_version;
  491. break;
  492. case RADEON_INFO_VCE_FB_VERSION:
  493. *value = rdev->vce.fb_version;
  494. break;
  495. case RADEON_INFO_NUM_BYTES_MOVED:
  496. value = (uint32_t*)&value64;
  497. value_size = sizeof(uint64_t);
  498. value64 = atomic64_read(&rdev->num_bytes_moved);
  499. break;
  500. case RADEON_INFO_VRAM_USAGE:
  501. value = (uint32_t*)&value64;
  502. value_size = sizeof(uint64_t);
  503. value64 = atomic64_read(&rdev->vram_usage);
  504. break;
  505. case RADEON_INFO_GTT_USAGE:
  506. value = (uint32_t*)&value64;
  507. value_size = sizeof(uint64_t);
  508. value64 = atomic64_read(&rdev->gtt_usage);
  509. break;
  510. case RADEON_INFO_ACTIVE_CU_COUNT:
  511. if (rdev->family >= CHIP_BONAIRE)
  512. *value = rdev->config.cik.active_cus;
  513. else if (rdev->family >= CHIP_TAHITI)
  514. *value = rdev->config.si.active_cus;
  515. else if (rdev->family >= CHIP_CAYMAN)
  516. *value = rdev->config.cayman.active_simds;
  517. else if (rdev->family >= CHIP_CEDAR)
  518. *value = rdev->config.evergreen.active_simds;
  519. else if (rdev->family >= CHIP_RV770)
  520. *value = rdev->config.rv770.active_simds;
  521. else if (rdev->family >= CHIP_R600)
  522. *value = rdev->config.r600.active_simds;
  523. else
  524. *value = 1;
  525. break;
  526. case RADEON_INFO_CURRENT_GPU_TEMP:
  527. /* get temperature in millidegrees C */
  528. if (rdev->asic->pm.get_temperature)
  529. *value = radeon_get_temperature(rdev);
  530. else
  531. *value = 0;
  532. break;
  533. case RADEON_INFO_CURRENT_GPU_SCLK:
  534. /* get sclk in Mhz */
  535. if (rdev->pm.dpm_enabled)
  536. *value = radeon_dpm_get_current_sclk(rdev) / 100;
  537. else
  538. *value = rdev->pm.current_sclk / 100;
  539. break;
  540. case RADEON_INFO_CURRENT_GPU_MCLK:
  541. /* get mclk in Mhz */
  542. if (rdev->pm.dpm_enabled)
  543. *value = radeon_dpm_get_current_mclk(rdev) / 100;
  544. else
  545. *value = rdev->pm.current_mclk / 100;
  546. break;
  547. case RADEON_INFO_READ_REG:
  548. if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
  549. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  550. return -EFAULT;
  551. }
  552. if (radeon_get_allowed_info_register(rdev, *value, value))
  553. return -EINVAL;
  554. break;
  555. case RADEON_INFO_VA_UNMAP_WORKING:
  556. *value = true;
  557. break;
  558. case RADEON_INFO_GPU_RESET_COUNTER:
  559. *value = atomic_read(&rdev->gpu_reset_counter);
  560. break;
  561. default:
  562. DRM_DEBUG_KMS("Invalid request %d\n", info->request);
  563. return -EINVAL;
  564. }
  565. if (copy_to_user(value_ptr, (char*)value, value_size)) {
  566. DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
  567. return -EFAULT;
  568. }
  569. return 0;
  570. }
  571. /*
  572. * Outdated mess for old drm with Xorg being in charge (void function now).
  573. */
  574. /**
  575. * radeon_driver_lastclose_kms - drm callback for last close
  576. *
  577. * @dev: drm dev pointer
  578. *
  579. * Switch vga_switcheroo state after last close (all asics).
  580. */
  581. void radeon_driver_lastclose_kms(struct drm_device *dev)
  582. {
  583. drm_fb_helper_lastclose(dev);
  584. vga_switcheroo_process_delayed_switch();
  585. }
  586. /**
  587. * radeon_driver_open_kms - drm callback for open
  588. *
  589. * @dev: drm dev pointer
  590. * @file_priv: drm file
  591. *
  592. * On device open, init vm on cayman+ (all asics).
  593. * Returns 0 on success, error on failure.
  594. */
  595. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  596. {
  597. struct radeon_device *rdev = dev->dev_private;
  598. int r;
  599. file_priv->driver_priv = NULL;
  600. r = pm_runtime_get_sync(dev->dev);
  601. if (r < 0) {
  602. pm_runtime_put_autosuspend(dev->dev);
  603. return r;
  604. }
  605. /* new gpu have virtual address space support */
  606. if (rdev->family >= CHIP_CAYMAN) {
  607. struct radeon_fpriv *fpriv;
  608. struct radeon_vm *vm;
  609. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  610. if (unlikely(!fpriv)) {
  611. r = -ENOMEM;
  612. goto out_suspend;
  613. }
  614. if (rdev->accel_working) {
  615. vm = &fpriv->vm;
  616. r = radeon_vm_init(rdev, vm);
  617. if (r) {
  618. kfree(fpriv);
  619. goto out_suspend;
  620. }
  621. r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
  622. if (r) {
  623. radeon_vm_fini(rdev, vm);
  624. kfree(fpriv);
  625. goto out_suspend;
  626. }
  627. /* map the ib pool buffer read only into
  628. * virtual address space */
  629. vm->ib_bo_va = radeon_vm_bo_add(rdev, vm,
  630. rdev->ring_tmp_bo.bo);
  631. r = radeon_vm_bo_set_addr(rdev, vm->ib_bo_va,
  632. RADEON_VA_IB_OFFSET,
  633. RADEON_VM_PAGE_READABLE |
  634. RADEON_VM_PAGE_SNOOPED);
  635. if (r) {
  636. radeon_vm_fini(rdev, vm);
  637. kfree(fpriv);
  638. goto out_suspend;
  639. }
  640. }
  641. file_priv->driver_priv = fpriv;
  642. }
  643. out_suspend:
  644. pm_runtime_mark_last_busy(dev->dev);
  645. pm_runtime_put_autosuspend(dev->dev);
  646. return r;
  647. }
  648. /**
  649. * radeon_driver_postclose_kms - drm callback for post close
  650. *
  651. * @dev: drm dev pointer
  652. * @file_priv: drm file
  653. *
  654. * On device close, tear down hyperz and cmask filps on r1xx-r5xx
  655. * (all asics). And tear down vm on cayman+ (all asics).
  656. */
  657. void radeon_driver_postclose_kms(struct drm_device *dev,
  658. struct drm_file *file_priv)
  659. {
  660. struct radeon_device *rdev = dev->dev_private;
  661. pm_runtime_get_sync(dev->dev);
  662. mutex_lock(&rdev->gem.mutex);
  663. if (rdev->hyperz_filp == file_priv)
  664. rdev->hyperz_filp = NULL;
  665. if (rdev->cmask_filp == file_priv)
  666. rdev->cmask_filp = NULL;
  667. mutex_unlock(&rdev->gem.mutex);
  668. radeon_uvd_free_handles(rdev, file_priv);
  669. radeon_vce_free_handles(rdev, file_priv);
  670. /* new gpu have virtual address space support */
  671. if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
  672. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  673. struct radeon_vm *vm = &fpriv->vm;
  674. int r;
  675. if (rdev->accel_working) {
  676. r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
  677. if (!r) {
  678. if (vm->ib_bo_va)
  679. radeon_vm_bo_rmv(rdev, vm->ib_bo_va);
  680. radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
  681. }
  682. radeon_vm_fini(rdev, vm);
  683. }
  684. kfree(fpriv);
  685. file_priv->driver_priv = NULL;
  686. }
  687. pm_runtime_mark_last_busy(dev->dev);
  688. pm_runtime_put_autosuspend(dev->dev);
  689. }
  690. /*
  691. * VBlank related functions.
  692. */
  693. /**
  694. * radeon_get_vblank_counter_kms - get frame count
  695. *
  696. * @dev: drm dev pointer
  697. * @pipe: crtc to get the frame count from
  698. *
  699. * Gets the frame count on the requested crtc (all asics).
  700. * Returns frame count on success, -EINVAL on failure.
  701. */
  702. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
  703. {
  704. int vpos, hpos, stat;
  705. u32 count;
  706. struct radeon_device *rdev = dev->dev_private;
  707. if (pipe >= rdev->num_crtc) {
  708. DRM_ERROR("Invalid crtc %u\n", pipe);
  709. return -EINVAL;
  710. }
  711. /* The hw increments its frame counter at start of vsync, not at start
  712. * of vblank, as is required by DRM core vblank counter handling.
  713. * Cook the hw count here to make it appear to the caller as if it
  714. * incremented at start of vblank. We measure distance to start of
  715. * vblank in vpos. vpos therefore will be >= 0 between start of vblank
  716. * and start of vsync, so vpos >= 0 means to bump the hw frame counter
  717. * result by 1 to give the proper appearance to caller.
  718. */
  719. if (rdev->mode_info.crtcs[pipe]) {
  720. /* Repeat readout if needed to provide stable result if
  721. * we cross start of vsync during the queries.
  722. */
  723. do {
  724. count = radeon_get_vblank_counter(rdev, pipe);
  725. /* Ask radeon_get_crtc_scanoutpos to return vpos as
  726. * distance to start of vblank, instead of regular
  727. * vertical scanout pos.
  728. */
  729. stat = radeon_get_crtc_scanoutpos(
  730. dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
  731. &vpos, &hpos, NULL, NULL,
  732. &rdev->mode_info.crtcs[pipe]->base.hwmode);
  733. } while (count != radeon_get_vblank_counter(rdev, pipe));
  734. if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
  735. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
  736. DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
  737. }
  738. else {
  739. DRM_DEBUG_VBL("crtc %u: dist from vblank start %d\n",
  740. pipe, vpos);
  741. /* Bump counter if we are at >= leading edge of vblank,
  742. * but before vsync where vpos would turn negative and
  743. * the hw counter really increments.
  744. */
  745. if (vpos >= 0)
  746. count++;
  747. }
  748. }
  749. else {
  750. /* Fallback to use value as is. */
  751. count = radeon_get_vblank_counter(rdev, pipe);
  752. DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
  753. }
  754. return count;
  755. }
  756. /**
  757. * radeon_enable_vblank_kms - enable vblank interrupt
  758. *
  759. * @dev: drm dev pointer
  760. * @crtc: crtc to enable vblank interrupt for
  761. *
  762. * Enable the interrupt on the requested crtc (all asics).
  763. * Returns 0 on success, -EINVAL on failure.
  764. */
  765. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  766. {
  767. struct radeon_device *rdev = dev->dev_private;
  768. unsigned long irqflags;
  769. int r;
  770. if (crtc < 0 || crtc >= rdev->num_crtc) {
  771. DRM_ERROR("Invalid crtc %d\n", crtc);
  772. return -EINVAL;
  773. }
  774. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  775. rdev->irq.crtc_vblank_int[crtc] = true;
  776. r = radeon_irq_set(rdev);
  777. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  778. return r;
  779. }
  780. /**
  781. * radeon_disable_vblank_kms - disable vblank interrupt
  782. *
  783. * @dev: drm dev pointer
  784. * @crtc: crtc to disable vblank interrupt for
  785. *
  786. * Disable the interrupt on the requested crtc (all asics).
  787. */
  788. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  789. {
  790. struct radeon_device *rdev = dev->dev_private;
  791. unsigned long irqflags;
  792. if (crtc < 0 || crtc >= rdev->num_crtc) {
  793. DRM_ERROR("Invalid crtc %d\n", crtc);
  794. return;
  795. }
  796. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  797. rdev->irq.crtc_vblank_int[crtc] = false;
  798. radeon_irq_set(rdev);
  799. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  800. }
  801. const struct drm_ioctl_desc radeon_ioctls_kms[] = {
  802. DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  803. DRM_IOCTL_DEF_DRV(RADEON_CP_START, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  804. DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  805. DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  806. DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, drm_invalid_op, DRM_AUTH),
  807. DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, drm_invalid_op, DRM_AUTH),
  808. DRM_IOCTL_DEF_DRV(RADEON_RESET, drm_invalid_op, DRM_AUTH),
  809. DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, drm_invalid_op, DRM_AUTH),
  810. DRM_IOCTL_DEF_DRV(RADEON_SWAP, drm_invalid_op, DRM_AUTH),
  811. DRM_IOCTL_DEF_DRV(RADEON_CLEAR, drm_invalid_op, DRM_AUTH),
  812. DRM_IOCTL_DEF_DRV(RADEON_VERTEX, drm_invalid_op, DRM_AUTH),
  813. DRM_IOCTL_DEF_DRV(RADEON_INDICES, drm_invalid_op, DRM_AUTH),
  814. DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, drm_invalid_op, DRM_AUTH),
  815. DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, drm_invalid_op, DRM_AUTH),
  816. DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  817. DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, drm_invalid_op, DRM_AUTH),
  818. DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, drm_invalid_op, DRM_AUTH),
  819. DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, drm_invalid_op, DRM_AUTH),
  820. DRM_IOCTL_DEF_DRV(RADEON_FLIP, drm_invalid_op, DRM_AUTH),
  821. DRM_IOCTL_DEF_DRV(RADEON_ALLOC, drm_invalid_op, DRM_AUTH),
  822. DRM_IOCTL_DEF_DRV(RADEON_FREE, drm_invalid_op, DRM_AUTH),
  823. DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  824. DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, drm_invalid_op, DRM_AUTH),
  825. DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, drm_invalid_op, DRM_AUTH),
  826. DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, drm_invalid_op, DRM_AUTH),
  827. DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, drm_invalid_op, DRM_AUTH),
  828. DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, drm_invalid_op, DRM_AUTH),
  829. /* KMS */
  830. DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  831. DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  832. DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  833. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  834. DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH),
  835. DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH),
  836. DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  837. DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  838. DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  839. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  840. DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  841. DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  842. DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  843. DRM_IOCTL_DEF_DRV(RADEON_GEM_OP, radeon_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  844. DRM_IOCTL_DEF_DRV(RADEON_GEM_USERPTR, radeon_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  845. };
  846. int radeon_max_kms_ioctl = ARRAY_SIZE(radeon_ioctls_kms);