radeon_legacy_encoders.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "atom.h"
  32. #include <linux/backlight.h>
  33. #ifdef CONFIG_PMAC_BACKLIGHT
  34. #include <asm/backlight.h>
  35. #endif
  36. static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
  37. {
  38. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  39. const struct drm_encoder_helper_funcs *encoder_funcs;
  40. encoder_funcs = encoder->helper_private;
  41. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  42. radeon_encoder->active_device = 0;
  43. }
  44. static void radeon_legacy_lvds_update(struct drm_encoder *encoder, int mode)
  45. {
  46. struct drm_device *dev = encoder->dev;
  47. struct radeon_device *rdev = dev->dev_private;
  48. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  49. uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
  50. int panel_pwr_delay = 2000;
  51. bool is_mac = false;
  52. uint8_t backlight_level;
  53. DRM_DEBUG_KMS("\n");
  54. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  55. backlight_level = (lvds_gen_cntl >> RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  56. if (radeon_encoder->enc_priv) {
  57. if (rdev->is_atom_bios) {
  58. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  59. panel_pwr_delay = lvds->panel_pwr_delay;
  60. if (lvds->bl_dev)
  61. backlight_level = lvds->backlight_level;
  62. } else {
  63. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  64. panel_pwr_delay = lvds->panel_pwr_delay;
  65. if (lvds->bl_dev)
  66. backlight_level = lvds->backlight_level;
  67. }
  68. }
  69. /* macs (and possibly some x86 oem systems?) wire up LVDS strangely
  70. * Taken from radeonfb.
  71. */
  72. if ((rdev->mode_info.connector_table == CT_IBOOK) ||
  73. (rdev->mode_info.connector_table == CT_POWERBOOK_EXTERNAL) ||
  74. (rdev->mode_info.connector_table == CT_POWERBOOK_INTERNAL) ||
  75. (rdev->mode_info.connector_table == CT_POWERBOOK_VGA))
  76. is_mac = true;
  77. switch (mode) {
  78. case DRM_MODE_DPMS_ON:
  79. disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
  80. disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
  81. WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
  82. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  83. lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
  84. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  85. mdelay(1);
  86. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  87. lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
  88. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  89. lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS |
  90. RADEON_LVDS_BL_MOD_LEVEL_MASK);
  91. lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN |
  92. RADEON_LVDS_DIGON | RADEON_LVDS_BLON |
  93. (backlight_level << RADEON_LVDS_BL_MOD_LEVEL_SHIFT));
  94. if (is_mac)
  95. lvds_gen_cntl |= RADEON_LVDS_BL_MOD_EN;
  96. mdelay(panel_pwr_delay);
  97. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  98. break;
  99. case DRM_MODE_DPMS_STANDBY:
  100. case DRM_MODE_DPMS_SUSPEND:
  101. case DRM_MODE_DPMS_OFF:
  102. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  103. WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
  104. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  105. if (is_mac) {
  106. lvds_gen_cntl &= ~RADEON_LVDS_BL_MOD_EN;
  107. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  108. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_EN);
  109. } else {
  110. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  111. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
  112. }
  113. mdelay(panel_pwr_delay);
  114. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  115. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  116. mdelay(panel_pwr_delay);
  117. break;
  118. }
  119. if (rdev->is_atom_bios)
  120. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  121. else
  122. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  123. }
  124. static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
  125. {
  126. struct radeon_device *rdev = encoder->dev->dev_private;
  127. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  128. DRM_DEBUG("\n");
  129. if (radeon_encoder->enc_priv) {
  130. if (rdev->is_atom_bios) {
  131. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  132. lvds->dpms_mode = mode;
  133. } else {
  134. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  135. lvds->dpms_mode = mode;
  136. }
  137. }
  138. radeon_legacy_lvds_update(encoder, mode);
  139. }
  140. static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
  141. {
  142. struct radeon_device *rdev = encoder->dev->dev_private;
  143. if (rdev->is_atom_bios)
  144. radeon_atom_output_lock(encoder, true);
  145. else
  146. radeon_combios_output_lock(encoder, true);
  147. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
  148. }
  149. static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
  150. {
  151. struct radeon_device *rdev = encoder->dev->dev_private;
  152. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
  153. if (rdev->is_atom_bios)
  154. radeon_atom_output_lock(encoder, false);
  155. else
  156. radeon_combios_output_lock(encoder, false);
  157. }
  158. static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
  159. struct drm_display_mode *mode,
  160. struct drm_display_mode *adjusted_mode)
  161. {
  162. struct drm_device *dev = encoder->dev;
  163. struct radeon_device *rdev = dev->dev_private;
  164. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  165. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  166. uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
  167. DRM_DEBUG_KMS("\n");
  168. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  169. lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
  170. lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
  171. if (rdev->is_atom_bios) {
  172. /* LVDS_GEN_CNTL parameters are computed in LVDSEncoderControl
  173. * need to call that on resume to set up the reg properly.
  174. */
  175. radeon_encoder->pixel_clock = adjusted_mode->clock;
  176. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  177. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  178. } else {
  179. struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
  180. if (lvds) {
  181. DRM_DEBUG_KMS("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
  182. lvds_gen_cntl = lvds->lvds_gen_cntl;
  183. lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  184. (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  185. lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  186. (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  187. } else
  188. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  189. }
  190. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  191. lvds_gen_cntl &= ~(RADEON_LVDS_ON |
  192. RADEON_LVDS_BLON |
  193. RADEON_LVDS_EN |
  194. RADEON_LVDS_RST_FM);
  195. if (ASIC_IS_R300(rdev))
  196. lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
  197. if (radeon_crtc->crtc_id == 0) {
  198. if (ASIC_IS_R300(rdev)) {
  199. if (radeon_encoder->rmx_type != RMX_OFF)
  200. lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
  201. } else
  202. lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
  203. } else {
  204. if (ASIC_IS_R300(rdev))
  205. lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
  206. else
  207. lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
  208. }
  209. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  210. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  211. WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
  212. if (rdev->family == CHIP_RV410)
  213. WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
  214. if (rdev->is_atom_bios)
  215. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  216. else
  217. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  218. }
  219. static bool radeon_legacy_mode_fixup(struct drm_encoder *encoder,
  220. const struct drm_display_mode *mode,
  221. struct drm_display_mode *adjusted_mode)
  222. {
  223. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  224. /* set the active encoder to connector routing */
  225. radeon_encoder_set_active_device(encoder);
  226. drm_mode_set_crtcinfo(adjusted_mode, 0);
  227. /* get the native mode for LVDS */
  228. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  229. radeon_panel_mode_fixup(encoder, adjusted_mode);
  230. return true;
  231. }
  232. static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
  233. .dpms = radeon_legacy_lvds_dpms,
  234. .mode_fixup = radeon_legacy_mode_fixup,
  235. .prepare = radeon_legacy_lvds_prepare,
  236. .mode_set = radeon_legacy_lvds_mode_set,
  237. .commit = radeon_legacy_lvds_commit,
  238. .disable = radeon_legacy_encoder_disable,
  239. };
  240. u8
  241. radeon_legacy_get_backlight_level(struct radeon_encoder *radeon_encoder)
  242. {
  243. struct drm_device *dev = radeon_encoder->base.dev;
  244. struct radeon_device *rdev = dev->dev_private;
  245. u8 backlight_level;
  246. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  247. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  248. return backlight_level;
  249. }
  250. void
  251. radeon_legacy_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  252. {
  253. struct drm_device *dev = radeon_encoder->base.dev;
  254. struct radeon_device *rdev = dev->dev_private;
  255. int dpms_mode = DRM_MODE_DPMS_ON;
  256. if (radeon_encoder->enc_priv) {
  257. if (rdev->is_atom_bios) {
  258. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  259. if (lvds->backlight_level > 0)
  260. dpms_mode = lvds->dpms_mode;
  261. else
  262. dpms_mode = DRM_MODE_DPMS_OFF;
  263. lvds->backlight_level = level;
  264. } else {
  265. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  266. if (lvds->backlight_level > 0)
  267. dpms_mode = lvds->dpms_mode;
  268. else
  269. dpms_mode = DRM_MODE_DPMS_OFF;
  270. lvds->backlight_level = level;
  271. }
  272. }
  273. radeon_legacy_lvds_update(&radeon_encoder->base, dpms_mode);
  274. }
  275. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  276. static uint8_t radeon_legacy_lvds_level(struct backlight_device *bd)
  277. {
  278. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  279. uint8_t level;
  280. /* Convert brightness to hardware level */
  281. if (bd->props.brightness < 0)
  282. level = 0;
  283. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  284. level = RADEON_MAX_BL_LEVEL;
  285. else
  286. level = bd->props.brightness;
  287. if (pdata->negative)
  288. level = RADEON_MAX_BL_LEVEL - level;
  289. return level;
  290. }
  291. static int radeon_legacy_backlight_update_status(struct backlight_device *bd)
  292. {
  293. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  294. struct radeon_encoder *radeon_encoder = pdata->encoder;
  295. radeon_legacy_set_backlight_level(radeon_encoder,
  296. radeon_legacy_lvds_level(bd));
  297. return 0;
  298. }
  299. static int radeon_legacy_backlight_get_brightness(struct backlight_device *bd)
  300. {
  301. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  302. struct radeon_encoder *radeon_encoder = pdata->encoder;
  303. struct drm_device *dev = radeon_encoder->base.dev;
  304. struct radeon_device *rdev = dev->dev_private;
  305. uint8_t backlight_level;
  306. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  307. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  308. return pdata->negative ? RADEON_MAX_BL_LEVEL - backlight_level : backlight_level;
  309. }
  310. static const struct backlight_ops radeon_backlight_ops = {
  311. .get_brightness = radeon_legacy_backlight_get_brightness,
  312. .update_status = radeon_legacy_backlight_update_status,
  313. };
  314. void radeon_legacy_backlight_init(struct radeon_encoder *radeon_encoder,
  315. struct drm_connector *drm_connector)
  316. {
  317. struct drm_device *dev = radeon_encoder->base.dev;
  318. struct radeon_device *rdev = dev->dev_private;
  319. struct backlight_device *bd;
  320. struct backlight_properties props;
  321. struct radeon_backlight_privdata *pdata;
  322. uint8_t backlight_level;
  323. char bl_name[16];
  324. if (!radeon_encoder->enc_priv)
  325. return;
  326. #ifdef CONFIG_PMAC_BACKLIGHT
  327. if (!pmac_has_backlight_type("ati") &&
  328. !pmac_has_backlight_type("mnca"))
  329. return;
  330. #endif
  331. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  332. if (!pdata) {
  333. DRM_ERROR("Memory allocation failed\n");
  334. goto error;
  335. }
  336. memset(&props, 0, sizeof(props));
  337. props.max_brightness = RADEON_MAX_BL_LEVEL;
  338. props.type = BACKLIGHT_RAW;
  339. snprintf(bl_name, sizeof(bl_name),
  340. "radeon_bl%d", dev->primary->index);
  341. bd = backlight_device_register(bl_name, drm_connector->kdev,
  342. pdata, &radeon_backlight_ops, &props);
  343. if (IS_ERR(bd)) {
  344. DRM_ERROR("Backlight registration failed\n");
  345. goto error;
  346. }
  347. pdata->encoder = radeon_encoder;
  348. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  349. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  350. /* First, try to detect backlight level sense based on the assumption
  351. * that firmware set it up at full brightness
  352. */
  353. if (backlight_level == 0)
  354. pdata->negative = true;
  355. else if (backlight_level == 0xff)
  356. pdata->negative = false;
  357. else {
  358. /* XXX hack... maybe some day we can figure out in what direction
  359. * backlight should work on a given panel?
  360. */
  361. pdata->negative = (rdev->family != CHIP_RV200 &&
  362. rdev->family != CHIP_RV250 &&
  363. rdev->family != CHIP_RV280 &&
  364. rdev->family != CHIP_RV350);
  365. #ifdef CONFIG_PMAC_BACKLIGHT
  366. pdata->negative = (pdata->negative ||
  367. of_machine_is_compatible("PowerBook4,3") ||
  368. of_machine_is_compatible("PowerBook6,3") ||
  369. of_machine_is_compatible("PowerBook6,5"));
  370. #endif
  371. }
  372. if (rdev->is_atom_bios) {
  373. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  374. lvds->bl_dev = bd;
  375. } else {
  376. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  377. lvds->bl_dev = bd;
  378. }
  379. bd->props.brightness = radeon_legacy_backlight_get_brightness(bd);
  380. bd->props.power = FB_BLANK_UNBLANK;
  381. backlight_update_status(bd);
  382. DRM_INFO("radeon legacy LVDS backlight initialized\n");
  383. rdev->mode_info.bl_encoder = radeon_encoder;
  384. return;
  385. error:
  386. kfree(pdata);
  387. return;
  388. }
  389. static void radeon_legacy_backlight_exit(struct radeon_encoder *radeon_encoder)
  390. {
  391. struct drm_device *dev = radeon_encoder->base.dev;
  392. struct radeon_device *rdev = dev->dev_private;
  393. struct backlight_device *bd = NULL;
  394. if (!radeon_encoder->enc_priv)
  395. return;
  396. if (rdev->is_atom_bios) {
  397. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  398. bd = lvds->bl_dev;
  399. lvds->bl_dev = NULL;
  400. } else {
  401. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  402. bd = lvds->bl_dev;
  403. lvds->bl_dev = NULL;
  404. }
  405. if (bd) {
  406. struct radeon_backlight_privdata *pdata;
  407. pdata = bl_get_data(bd);
  408. backlight_device_unregister(bd);
  409. kfree(pdata);
  410. DRM_INFO("radeon legacy LVDS backlight unloaded\n");
  411. }
  412. }
  413. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  414. void radeon_legacy_backlight_init(struct radeon_encoder *encoder)
  415. {
  416. }
  417. static void radeon_legacy_backlight_exit(struct radeon_encoder *encoder)
  418. {
  419. }
  420. #endif
  421. static void radeon_lvds_enc_destroy(struct drm_encoder *encoder)
  422. {
  423. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  424. if (radeon_encoder->enc_priv) {
  425. radeon_legacy_backlight_exit(radeon_encoder);
  426. kfree(radeon_encoder->enc_priv);
  427. }
  428. drm_encoder_cleanup(encoder);
  429. kfree(radeon_encoder);
  430. }
  431. static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
  432. .destroy = radeon_lvds_enc_destroy,
  433. };
  434. static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
  435. {
  436. struct drm_device *dev = encoder->dev;
  437. struct radeon_device *rdev = dev->dev_private;
  438. uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  439. uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
  440. uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  441. DRM_DEBUG_KMS("\n");
  442. switch (mode) {
  443. case DRM_MODE_DPMS_ON:
  444. crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
  445. dac_cntl &= ~RADEON_DAC_PDWN;
  446. dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
  447. RADEON_DAC_PDWN_G |
  448. RADEON_DAC_PDWN_B);
  449. break;
  450. case DRM_MODE_DPMS_STANDBY:
  451. case DRM_MODE_DPMS_SUSPEND:
  452. case DRM_MODE_DPMS_OFF:
  453. crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
  454. dac_cntl |= RADEON_DAC_PDWN;
  455. dac_macro_cntl |= (RADEON_DAC_PDWN_R |
  456. RADEON_DAC_PDWN_G |
  457. RADEON_DAC_PDWN_B);
  458. break;
  459. }
  460. /* handled in radeon_crtc_dpms() */
  461. if (!(rdev->flags & RADEON_SINGLE_CRTC))
  462. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  463. WREG32(RADEON_DAC_CNTL, dac_cntl);
  464. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  465. if (rdev->is_atom_bios)
  466. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  467. else
  468. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  469. }
  470. static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
  471. {
  472. struct radeon_device *rdev = encoder->dev->dev_private;
  473. if (rdev->is_atom_bios)
  474. radeon_atom_output_lock(encoder, true);
  475. else
  476. radeon_combios_output_lock(encoder, true);
  477. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  478. }
  479. static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
  480. {
  481. struct radeon_device *rdev = encoder->dev->dev_private;
  482. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  483. if (rdev->is_atom_bios)
  484. radeon_atom_output_lock(encoder, false);
  485. else
  486. radeon_combios_output_lock(encoder, false);
  487. }
  488. static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
  489. struct drm_display_mode *mode,
  490. struct drm_display_mode *adjusted_mode)
  491. {
  492. struct drm_device *dev = encoder->dev;
  493. struct radeon_device *rdev = dev->dev_private;
  494. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  495. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  496. uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
  497. DRM_DEBUG_KMS("\n");
  498. if (radeon_crtc->crtc_id == 0) {
  499. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  500. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  501. ~(RADEON_DISP_DAC_SOURCE_MASK);
  502. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  503. } else {
  504. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
  505. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  506. }
  507. } else {
  508. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  509. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  510. ~(RADEON_DISP_DAC_SOURCE_MASK);
  511. disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
  512. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  513. } else {
  514. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
  515. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  516. }
  517. }
  518. dac_cntl = (RADEON_DAC_MASK_ALL |
  519. RADEON_DAC_VGA_ADR_EN |
  520. /* TODO 6-bits */
  521. RADEON_DAC_8BIT_EN);
  522. WREG32_P(RADEON_DAC_CNTL,
  523. dac_cntl,
  524. RADEON_DAC_RANGE_CNTL |
  525. RADEON_DAC_BLANKING);
  526. if (radeon_encoder->enc_priv) {
  527. struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
  528. dac_macro_cntl = p_dac->ps2_pdac_adj;
  529. } else
  530. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  531. dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
  532. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  533. if (rdev->is_atom_bios)
  534. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  535. else
  536. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  537. }
  538. static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
  539. struct drm_connector *connector)
  540. {
  541. struct drm_device *dev = encoder->dev;
  542. struct radeon_device *rdev = dev->dev_private;
  543. uint32_t vclk_ecp_cntl, crtc_ext_cntl;
  544. uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
  545. enum drm_connector_status found = connector_status_disconnected;
  546. bool color = true;
  547. /* just don't bother on RN50 those chip are often connected to remoting
  548. * console hw and often we get failure to load detect those. So to make
  549. * everyone happy report the encoder as always connected.
  550. */
  551. if (ASIC_IS_RN50(rdev)) {
  552. return connector_status_connected;
  553. }
  554. /* save the regs we need */
  555. vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  556. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  557. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  558. dac_cntl = RREG32(RADEON_DAC_CNTL);
  559. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  560. tmp = vclk_ecp_cntl &
  561. ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
  562. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  563. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  564. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  565. tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
  566. RADEON_DAC_FORCE_DATA_EN;
  567. if (color)
  568. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  569. else
  570. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  571. if (ASIC_IS_R300(rdev))
  572. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  573. else if (ASIC_IS_RV100(rdev))
  574. tmp |= (0x1ac << RADEON_DAC_FORCE_DATA_SHIFT);
  575. else
  576. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  577. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  578. tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
  579. tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
  580. WREG32(RADEON_DAC_CNTL, tmp);
  581. tmp = dac_macro_cntl;
  582. tmp &= ~(RADEON_DAC_PDWN_R |
  583. RADEON_DAC_PDWN_G |
  584. RADEON_DAC_PDWN_B);
  585. WREG32(RADEON_DAC_MACRO_CNTL, tmp);
  586. mdelay(2);
  587. if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
  588. found = connector_status_connected;
  589. /* restore the regs we used */
  590. WREG32(RADEON_DAC_CNTL, dac_cntl);
  591. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  592. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  593. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  594. WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
  595. return found;
  596. }
  597. static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
  598. .dpms = radeon_legacy_primary_dac_dpms,
  599. .mode_fixup = radeon_legacy_mode_fixup,
  600. .prepare = radeon_legacy_primary_dac_prepare,
  601. .mode_set = radeon_legacy_primary_dac_mode_set,
  602. .commit = radeon_legacy_primary_dac_commit,
  603. .detect = radeon_legacy_primary_dac_detect,
  604. .disable = radeon_legacy_encoder_disable,
  605. };
  606. static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
  607. .destroy = radeon_enc_destroy,
  608. };
  609. static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
  610. {
  611. struct drm_device *dev = encoder->dev;
  612. struct radeon_device *rdev = dev->dev_private;
  613. uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
  614. DRM_DEBUG_KMS("\n");
  615. switch (mode) {
  616. case DRM_MODE_DPMS_ON:
  617. fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  618. break;
  619. case DRM_MODE_DPMS_STANDBY:
  620. case DRM_MODE_DPMS_SUSPEND:
  621. case DRM_MODE_DPMS_OFF:
  622. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  623. break;
  624. }
  625. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  626. if (rdev->is_atom_bios)
  627. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  628. else
  629. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  630. }
  631. static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
  632. {
  633. struct radeon_device *rdev = encoder->dev->dev_private;
  634. if (rdev->is_atom_bios)
  635. radeon_atom_output_lock(encoder, true);
  636. else
  637. radeon_combios_output_lock(encoder, true);
  638. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
  639. }
  640. static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
  641. {
  642. struct radeon_device *rdev = encoder->dev->dev_private;
  643. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
  644. if (rdev->is_atom_bios)
  645. radeon_atom_output_lock(encoder, true);
  646. else
  647. radeon_combios_output_lock(encoder, true);
  648. }
  649. static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
  650. struct drm_display_mode *mode,
  651. struct drm_display_mode *adjusted_mode)
  652. {
  653. struct drm_device *dev = encoder->dev;
  654. struct radeon_device *rdev = dev->dev_private;
  655. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  656. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  657. uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
  658. int i;
  659. DRM_DEBUG_KMS("\n");
  660. tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
  661. tmp &= 0xfffff;
  662. if (rdev->family == CHIP_RV280) {
  663. /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
  664. tmp ^= (1 << 22);
  665. tmds_pll_cntl ^= (1 << 22);
  666. }
  667. if (radeon_encoder->enc_priv) {
  668. struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
  669. for (i = 0; i < 4; i++) {
  670. if (tmds->tmds_pll[i].freq == 0)
  671. break;
  672. if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
  673. tmp = tmds->tmds_pll[i].value ;
  674. break;
  675. }
  676. }
  677. }
  678. if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
  679. if (tmp & 0xfff00000)
  680. tmds_pll_cntl = tmp;
  681. else {
  682. tmds_pll_cntl &= 0xfff00000;
  683. tmds_pll_cntl |= tmp;
  684. }
  685. } else
  686. tmds_pll_cntl = tmp;
  687. tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
  688. ~(RADEON_TMDS_TRANSMITTER_PLLRST);
  689. if (rdev->family == CHIP_R200 ||
  690. rdev->family == CHIP_R100 ||
  691. ASIC_IS_R300(rdev))
  692. tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
  693. else /* RV chips got this bit reversed */
  694. tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
  695. fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
  696. (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
  697. RADEON_FP_CRTC_DONT_SHADOW_HEND));
  698. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  699. fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
  700. RADEON_FP_DFP_SYNC_SEL |
  701. RADEON_FP_CRT_SYNC_SEL |
  702. RADEON_FP_CRTC_LOCK_8DOT |
  703. RADEON_FP_USE_SHADOW_EN |
  704. RADEON_FP_CRTC_USE_SHADOW_VEND |
  705. RADEON_FP_CRT_SYNC_ALT);
  706. if (1) /* FIXME rgbBits == 8 */
  707. fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
  708. else
  709. fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
  710. if (radeon_crtc->crtc_id == 0) {
  711. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  712. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  713. if (radeon_encoder->rmx_type != RMX_OFF)
  714. fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
  715. else
  716. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
  717. } else
  718. fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
  719. } else {
  720. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  721. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  722. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
  723. } else
  724. fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
  725. }
  726. WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
  727. WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
  728. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  729. if (rdev->is_atom_bios)
  730. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  731. else
  732. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  733. }
  734. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
  735. .dpms = radeon_legacy_tmds_int_dpms,
  736. .mode_fixup = radeon_legacy_mode_fixup,
  737. .prepare = radeon_legacy_tmds_int_prepare,
  738. .mode_set = radeon_legacy_tmds_int_mode_set,
  739. .commit = radeon_legacy_tmds_int_commit,
  740. .disable = radeon_legacy_encoder_disable,
  741. };
  742. static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
  743. .destroy = radeon_enc_destroy,
  744. };
  745. static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
  746. {
  747. struct drm_device *dev = encoder->dev;
  748. struct radeon_device *rdev = dev->dev_private;
  749. uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  750. DRM_DEBUG_KMS("\n");
  751. switch (mode) {
  752. case DRM_MODE_DPMS_ON:
  753. fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
  754. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  755. break;
  756. case DRM_MODE_DPMS_STANDBY:
  757. case DRM_MODE_DPMS_SUSPEND:
  758. case DRM_MODE_DPMS_OFF:
  759. fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
  760. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  761. break;
  762. }
  763. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  764. if (rdev->is_atom_bios)
  765. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  766. else
  767. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  768. }
  769. static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
  770. {
  771. struct radeon_device *rdev = encoder->dev->dev_private;
  772. if (rdev->is_atom_bios)
  773. radeon_atom_output_lock(encoder, true);
  774. else
  775. radeon_combios_output_lock(encoder, true);
  776. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
  777. }
  778. static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
  779. {
  780. struct radeon_device *rdev = encoder->dev->dev_private;
  781. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
  782. if (rdev->is_atom_bios)
  783. radeon_atom_output_lock(encoder, false);
  784. else
  785. radeon_combios_output_lock(encoder, false);
  786. }
  787. static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
  788. struct drm_display_mode *mode,
  789. struct drm_display_mode *adjusted_mode)
  790. {
  791. struct drm_device *dev = encoder->dev;
  792. struct radeon_device *rdev = dev->dev_private;
  793. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  794. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  795. uint32_t fp2_gen_cntl;
  796. DRM_DEBUG_KMS("\n");
  797. if (rdev->is_atom_bios) {
  798. radeon_encoder->pixel_clock = adjusted_mode->clock;
  799. atombios_dvo_setup(encoder, ATOM_ENABLE);
  800. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  801. } else {
  802. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  803. if (1) /* FIXME rgbBits == 8 */
  804. fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
  805. else
  806. fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
  807. fp2_gen_cntl &= ~(RADEON_FP2_ON |
  808. RADEON_FP2_DVO_EN |
  809. RADEON_FP2_DVO_RATE_SEL_SDR);
  810. /* XXX: these are oem specific */
  811. if (ASIC_IS_R300(rdev)) {
  812. if ((dev->pdev->device == 0x4850) &&
  813. (dev->pdev->subsystem_vendor == 0x1028) &&
  814. (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
  815. fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
  816. else
  817. fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
  818. /*if (mode->clock > 165000)
  819. fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
  820. }
  821. if (!radeon_combios_external_tmds_setup(encoder))
  822. radeon_external_tmds_setup(encoder);
  823. }
  824. if (radeon_crtc->crtc_id == 0) {
  825. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  826. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  827. if (radeon_encoder->rmx_type != RMX_OFF)
  828. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
  829. else
  830. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
  831. } else
  832. fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
  833. } else {
  834. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  835. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  836. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  837. } else
  838. fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
  839. }
  840. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  841. if (rdev->is_atom_bios)
  842. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  843. else
  844. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  845. }
  846. static void radeon_ext_tmds_enc_destroy(struct drm_encoder *encoder)
  847. {
  848. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  849. /* don't destroy the i2c bus record here, this will be done in radeon_i2c_fini */
  850. kfree(radeon_encoder->enc_priv);
  851. drm_encoder_cleanup(encoder);
  852. kfree(radeon_encoder);
  853. }
  854. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
  855. .dpms = radeon_legacy_tmds_ext_dpms,
  856. .mode_fixup = radeon_legacy_mode_fixup,
  857. .prepare = radeon_legacy_tmds_ext_prepare,
  858. .mode_set = radeon_legacy_tmds_ext_mode_set,
  859. .commit = radeon_legacy_tmds_ext_commit,
  860. .disable = radeon_legacy_encoder_disable,
  861. };
  862. static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
  863. .destroy = radeon_ext_tmds_enc_destroy,
  864. };
  865. static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
  866. {
  867. struct drm_device *dev = encoder->dev;
  868. struct radeon_device *rdev = dev->dev_private;
  869. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  870. uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
  871. uint32_t tv_master_cntl = 0;
  872. bool is_tv;
  873. DRM_DEBUG_KMS("\n");
  874. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  875. if (rdev->family == CHIP_R200)
  876. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  877. else {
  878. if (is_tv)
  879. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  880. else
  881. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  882. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  883. }
  884. switch (mode) {
  885. case DRM_MODE_DPMS_ON:
  886. if (rdev->family == CHIP_R200) {
  887. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  888. } else {
  889. if (is_tv)
  890. tv_master_cntl |= RADEON_TV_ON;
  891. else
  892. crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
  893. if (rdev->family == CHIP_R420 ||
  894. rdev->family == CHIP_R423 ||
  895. rdev->family == CHIP_RV410)
  896. tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
  897. R420_TV_DAC_GDACPD |
  898. R420_TV_DAC_BDACPD |
  899. RADEON_TV_DAC_BGSLEEP);
  900. else
  901. tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
  902. RADEON_TV_DAC_GDACPD |
  903. RADEON_TV_DAC_BDACPD |
  904. RADEON_TV_DAC_BGSLEEP);
  905. }
  906. break;
  907. case DRM_MODE_DPMS_STANDBY:
  908. case DRM_MODE_DPMS_SUSPEND:
  909. case DRM_MODE_DPMS_OFF:
  910. if (rdev->family == CHIP_R200)
  911. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  912. else {
  913. if (is_tv)
  914. tv_master_cntl &= ~RADEON_TV_ON;
  915. else
  916. crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
  917. if (rdev->family == CHIP_R420 ||
  918. rdev->family == CHIP_R423 ||
  919. rdev->family == CHIP_RV410)
  920. tv_dac_cntl |= (R420_TV_DAC_RDACPD |
  921. R420_TV_DAC_GDACPD |
  922. R420_TV_DAC_BDACPD |
  923. RADEON_TV_DAC_BGSLEEP);
  924. else
  925. tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
  926. RADEON_TV_DAC_GDACPD |
  927. RADEON_TV_DAC_BDACPD |
  928. RADEON_TV_DAC_BGSLEEP);
  929. }
  930. break;
  931. }
  932. if (rdev->family == CHIP_R200) {
  933. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  934. } else {
  935. if (is_tv)
  936. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  937. /* handled in radeon_crtc_dpms() */
  938. else if (!(rdev->flags & RADEON_SINGLE_CRTC))
  939. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  940. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  941. }
  942. if (rdev->is_atom_bios)
  943. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  944. else
  945. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  946. }
  947. static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
  948. {
  949. struct radeon_device *rdev = encoder->dev->dev_private;
  950. if (rdev->is_atom_bios)
  951. radeon_atom_output_lock(encoder, true);
  952. else
  953. radeon_combios_output_lock(encoder, true);
  954. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  955. }
  956. static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
  957. {
  958. struct radeon_device *rdev = encoder->dev->dev_private;
  959. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  960. if (rdev->is_atom_bios)
  961. radeon_atom_output_lock(encoder, true);
  962. else
  963. radeon_combios_output_lock(encoder, true);
  964. }
  965. static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
  966. struct drm_display_mode *mode,
  967. struct drm_display_mode *adjusted_mode)
  968. {
  969. struct drm_device *dev = encoder->dev;
  970. struct radeon_device *rdev = dev->dev_private;
  971. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  972. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  973. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  974. uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
  975. uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
  976. bool is_tv = false;
  977. DRM_DEBUG_KMS("\n");
  978. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  979. if (rdev->family != CHIP_R200) {
  980. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  981. if (rdev->family == CHIP_R420 ||
  982. rdev->family == CHIP_R423 ||
  983. rdev->family == CHIP_RV410) {
  984. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  985. RADEON_TV_DAC_BGADJ_MASK |
  986. R420_TV_DAC_DACADJ_MASK |
  987. R420_TV_DAC_RDACPD |
  988. R420_TV_DAC_GDACPD |
  989. R420_TV_DAC_BDACPD |
  990. R420_TV_DAC_TVENABLE);
  991. } else {
  992. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  993. RADEON_TV_DAC_BGADJ_MASK |
  994. RADEON_TV_DAC_DACADJ_MASK |
  995. RADEON_TV_DAC_RDACPD |
  996. RADEON_TV_DAC_GDACPD |
  997. RADEON_TV_DAC_BDACPD);
  998. }
  999. tv_dac_cntl |= RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD;
  1000. if (is_tv) {
  1001. if (tv_dac->tv_std == TV_STD_NTSC ||
  1002. tv_dac->tv_std == TV_STD_NTSC_J ||
  1003. tv_dac->tv_std == TV_STD_PAL_M ||
  1004. tv_dac->tv_std == TV_STD_PAL_60)
  1005. tv_dac_cntl |= tv_dac->ntsc_tvdac_adj;
  1006. else
  1007. tv_dac_cntl |= tv_dac->pal_tvdac_adj;
  1008. if (tv_dac->tv_std == TV_STD_NTSC ||
  1009. tv_dac->tv_std == TV_STD_NTSC_J)
  1010. tv_dac_cntl |= RADEON_TV_DAC_STD_NTSC;
  1011. else
  1012. tv_dac_cntl |= RADEON_TV_DAC_STD_PAL;
  1013. } else
  1014. tv_dac_cntl |= (RADEON_TV_DAC_STD_PS2 |
  1015. tv_dac->ps2_tvdac_adj);
  1016. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1017. }
  1018. if (ASIC_IS_R300(rdev)) {
  1019. gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
  1020. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1021. } else if (rdev->family != CHIP_R200)
  1022. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  1023. else if (rdev->family == CHIP_R200)
  1024. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  1025. if (rdev->family >= CHIP_R200)
  1026. disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
  1027. if (is_tv) {
  1028. uint32_t dac_cntl;
  1029. dac_cntl = RREG32(RADEON_DAC_CNTL);
  1030. dac_cntl &= ~RADEON_DAC_TVO_EN;
  1031. WREG32(RADEON_DAC_CNTL, dac_cntl);
  1032. if (ASIC_IS_R300(rdev))
  1033. gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
  1034. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
  1035. if (radeon_crtc->crtc_id == 0) {
  1036. if (ASIC_IS_R300(rdev)) {
  1037. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1038. disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
  1039. RADEON_DISP_TV_SOURCE_CRTC);
  1040. }
  1041. if (rdev->family >= CHIP_R200) {
  1042. disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
  1043. } else {
  1044. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1045. }
  1046. } else {
  1047. if (ASIC_IS_R300(rdev)) {
  1048. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1049. disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
  1050. }
  1051. if (rdev->family >= CHIP_R200) {
  1052. disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
  1053. } else {
  1054. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  1055. }
  1056. }
  1057. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1058. } else {
  1059. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
  1060. if (radeon_crtc->crtc_id == 0) {
  1061. if (ASIC_IS_R300(rdev)) {
  1062. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1063. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
  1064. } else if (rdev->family == CHIP_R200) {
  1065. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  1066. RADEON_FP2_DVO_RATE_SEL_SDR);
  1067. } else
  1068. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1069. } else {
  1070. if (ASIC_IS_R300(rdev)) {
  1071. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1072. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1073. } else if (rdev->family == CHIP_R200) {
  1074. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  1075. RADEON_FP2_DVO_RATE_SEL_SDR);
  1076. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  1077. } else
  1078. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  1079. }
  1080. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1081. }
  1082. if (ASIC_IS_R300(rdev)) {
  1083. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1084. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1085. } else if (rdev->family != CHIP_R200)
  1086. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1087. else if (rdev->family == CHIP_R200)
  1088. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  1089. if (rdev->family >= CHIP_R200)
  1090. WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
  1091. if (is_tv)
  1092. radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
  1093. if (rdev->is_atom_bios)
  1094. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1095. else
  1096. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1097. }
  1098. static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
  1099. struct drm_connector *connector)
  1100. {
  1101. struct drm_device *dev = encoder->dev;
  1102. struct radeon_device *rdev = dev->dev_private;
  1103. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  1104. uint32_t disp_output_cntl, gpiopad_a, tmp;
  1105. bool found = false;
  1106. /* save regs needed */
  1107. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  1108. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1109. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1110. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1111. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1112. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1113. WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
  1114. WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
  1115. WREG32(RADEON_CRTC2_GEN_CNTL,
  1116. RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
  1117. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1118. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1119. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1120. WREG32(RADEON_DAC_EXT_CNTL,
  1121. RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1122. RADEON_DAC2_FORCE_DATA_EN |
  1123. RADEON_DAC_FORCE_DATA_SEL_RGB |
  1124. (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
  1125. WREG32(RADEON_TV_DAC_CNTL,
  1126. RADEON_TV_DAC_STD_NTSC |
  1127. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  1128. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  1129. RREG32(RADEON_TV_DAC_CNTL);
  1130. mdelay(4);
  1131. WREG32(RADEON_TV_DAC_CNTL,
  1132. RADEON_TV_DAC_NBLANK |
  1133. RADEON_TV_DAC_NHOLD |
  1134. RADEON_TV_MONITOR_DETECT_EN |
  1135. RADEON_TV_DAC_STD_NTSC |
  1136. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  1137. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  1138. RREG32(RADEON_TV_DAC_CNTL);
  1139. mdelay(6);
  1140. tmp = RREG32(RADEON_TV_DAC_CNTL);
  1141. if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
  1142. found = true;
  1143. DRM_DEBUG_KMS("S-video TV connection detected\n");
  1144. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  1145. found = true;
  1146. DRM_DEBUG_KMS("Composite TV connection detected\n");
  1147. }
  1148. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1149. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1150. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1151. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1152. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1153. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1154. return found;
  1155. }
  1156. static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
  1157. struct drm_connector *connector)
  1158. {
  1159. struct drm_device *dev = encoder->dev;
  1160. struct radeon_device *rdev = dev->dev_private;
  1161. uint32_t tv_dac_cntl, dac_cntl2;
  1162. uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
  1163. bool found = false;
  1164. if (ASIC_IS_R300(rdev))
  1165. return r300_legacy_tv_detect(encoder, connector);
  1166. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1167. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  1168. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1169. config_cntl = RREG32(RADEON_CONFIG_CNTL);
  1170. tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
  1171. tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
  1172. WREG32(RADEON_DAC_CNTL2, tmp);
  1173. tmp = tv_master_cntl | RADEON_TV_ON;
  1174. tmp &= ~(RADEON_TV_ASYNC_RST |
  1175. RADEON_RESTART_PHASE_FIX |
  1176. RADEON_CRT_FIFO_CE_EN |
  1177. RADEON_TV_FIFO_CE_EN |
  1178. RADEON_RE_SYNC_NOW_SEL_MASK);
  1179. tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
  1180. WREG32(RADEON_TV_MASTER_CNTL, tmp);
  1181. tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
  1182. RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
  1183. (8 << RADEON_TV_DAC_BGADJ_SHIFT);
  1184. if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
  1185. tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
  1186. else
  1187. tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
  1188. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1189. tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
  1190. RADEON_RED_MX_FORCE_DAC_DATA |
  1191. RADEON_GRN_MX_FORCE_DAC_DATA |
  1192. RADEON_BLU_MX_FORCE_DAC_DATA |
  1193. (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
  1194. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
  1195. mdelay(3);
  1196. tmp = RREG32(RADEON_TV_DAC_CNTL);
  1197. if (tmp & RADEON_TV_DAC_GDACDET) {
  1198. found = true;
  1199. DRM_DEBUG_KMS("S-video TV connection detected\n");
  1200. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  1201. found = true;
  1202. DRM_DEBUG_KMS("Composite TV connection detected\n");
  1203. }
  1204. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
  1205. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1206. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  1207. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1208. return found;
  1209. }
  1210. static bool radeon_legacy_ext_dac_detect(struct drm_encoder *encoder,
  1211. struct drm_connector *connector)
  1212. {
  1213. struct drm_device *dev = encoder->dev;
  1214. struct radeon_device *rdev = dev->dev_private;
  1215. uint32_t gpio_monid, fp2_gen_cntl, disp_output_cntl, crtc2_gen_cntl;
  1216. uint32_t disp_lin_trans_grph_a, disp_lin_trans_grph_b, disp_lin_trans_grph_c;
  1217. uint32_t disp_lin_trans_grph_d, disp_lin_trans_grph_e, disp_lin_trans_grph_f;
  1218. uint32_t tmp, crtc2_h_total_disp, crtc2_v_total_disp;
  1219. uint32_t crtc2_h_sync_strt_wid, crtc2_v_sync_strt_wid;
  1220. bool found = false;
  1221. int i;
  1222. /* save the regs we need */
  1223. gpio_monid = RREG32(RADEON_GPIO_MONID);
  1224. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  1225. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1226. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1227. disp_lin_trans_grph_a = RREG32(RADEON_DISP_LIN_TRANS_GRPH_A);
  1228. disp_lin_trans_grph_b = RREG32(RADEON_DISP_LIN_TRANS_GRPH_B);
  1229. disp_lin_trans_grph_c = RREG32(RADEON_DISP_LIN_TRANS_GRPH_C);
  1230. disp_lin_trans_grph_d = RREG32(RADEON_DISP_LIN_TRANS_GRPH_D);
  1231. disp_lin_trans_grph_e = RREG32(RADEON_DISP_LIN_TRANS_GRPH_E);
  1232. disp_lin_trans_grph_f = RREG32(RADEON_DISP_LIN_TRANS_GRPH_F);
  1233. crtc2_h_total_disp = RREG32(RADEON_CRTC2_H_TOTAL_DISP);
  1234. crtc2_v_total_disp = RREG32(RADEON_CRTC2_V_TOTAL_DISP);
  1235. crtc2_h_sync_strt_wid = RREG32(RADEON_CRTC2_H_SYNC_STRT_WID);
  1236. crtc2_v_sync_strt_wid = RREG32(RADEON_CRTC2_V_SYNC_STRT_WID);
  1237. tmp = RREG32(RADEON_GPIO_MONID);
  1238. tmp &= ~RADEON_GPIO_A_0;
  1239. WREG32(RADEON_GPIO_MONID, tmp);
  1240. WREG32(RADEON_FP2_GEN_CNTL, (RADEON_FP2_ON |
  1241. RADEON_FP2_PANEL_FORMAT |
  1242. R200_FP2_SOURCE_SEL_TRANS_UNIT |
  1243. RADEON_FP2_DVO_EN |
  1244. R200_FP2_DVO_RATE_SEL_SDR));
  1245. WREG32(RADEON_DISP_OUTPUT_CNTL, (RADEON_DISP_DAC_SOURCE_RMX |
  1246. RADEON_DISP_TRANS_MATRIX_GRAPHICS));
  1247. WREG32(RADEON_CRTC2_GEN_CNTL, (RADEON_CRTC2_EN |
  1248. RADEON_CRTC2_DISP_REQ_EN_B));
  1249. WREG32(RADEON_DISP_LIN_TRANS_GRPH_A, 0x00000000);
  1250. WREG32(RADEON_DISP_LIN_TRANS_GRPH_B, 0x000003f0);
  1251. WREG32(RADEON_DISP_LIN_TRANS_GRPH_C, 0x00000000);
  1252. WREG32(RADEON_DISP_LIN_TRANS_GRPH_D, 0x000003f0);
  1253. WREG32(RADEON_DISP_LIN_TRANS_GRPH_E, 0x00000000);
  1254. WREG32(RADEON_DISP_LIN_TRANS_GRPH_F, 0x000003f0);
  1255. WREG32(RADEON_CRTC2_H_TOTAL_DISP, 0x01000008);
  1256. WREG32(RADEON_CRTC2_H_SYNC_STRT_WID, 0x00000800);
  1257. WREG32(RADEON_CRTC2_V_TOTAL_DISP, 0x00080001);
  1258. WREG32(RADEON_CRTC2_V_SYNC_STRT_WID, 0x00000080);
  1259. for (i = 0; i < 200; i++) {
  1260. tmp = RREG32(RADEON_GPIO_MONID);
  1261. if (tmp & RADEON_GPIO_Y_0)
  1262. found = true;
  1263. if (found)
  1264. break;
  1265. if (!drm_can_sleep())
  1266. mdelay(1);
  1267. else
  1268. msleep(1);
  1269. }
  1270. /* restore the regs we used */
  1271. WREG32(RADEON_DISP_LIN_TRANS_GRPH_A, disp_lin_trans_grph_a);
  1272. WREG32(RADEON_DISP_LIN_TRANS_GRPH_B, disp_lin_trans_grph_b);
  1273. WREG32(RADEON_DISP_LIN_TRANS_GRPH_C, disp_lin_trans_grph_c);
  1274. WREG32(RADEON_DISP_LIN_TRANS_GRPH_D, disp_lin_trans_grph_d);
  1275. WREG32(RADEON_DISP_LIN_TRANS_GRPH_E, disp_lin_trans_grph_e);
  1276. WREG32(RADEON_DISP_LIN_TRANS_GRPH_F, disp_lin_trans_grph_f);
  1277. WREG32(RADEON_CRTC2_H_TOTAL_DISP, crtc2_h_total_disp);
  1278. WREG32(RADEON_CRTC2_V_TOTAL_DISP, crtc2_v_total_disp);
  1279. WREG32(RADEON_CRTC2_H_SYNC_STRT_WID, crtc2_h_sync_strt_wid);
  1280. WREG32(RADEON_CRTC2_V_SYNC_STRT_WID, crtc2_v_sync_strt_wid);
  1281. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1282. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1283. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  1284. WREG32(RADEON_GPIO_MONID, gpio_monid);
  1285. return found;
  1286. }
  1287. static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
  1288. struct drm_connector *connector)
  1289. {
  1290. struct drm_device *dev = encoder->dev;
  1291. struct radeon_device *rdev = dev->dev_private;
  1292. uint32_t crtc2_gen_cntl = 0, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  1293. uint32_t gpiopad_a = 0, pixclks_cntl, tmp;
  1294. uint32_t disp_output_cntl = 0, disp_hw_debug = 0, crtc_ext_cntl = 0;
  1295. enum drm_connector_status found = connector_status_disconnected;
  1296. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1297. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  1298. bool color = true;
  1299. struct drm_crtc *crtc;
  1300. /* find out if crtc2 is in use or if this encoder is using it */
  1301. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1302. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1303. if ((radeon_crtc->crtc_id == 1) && crtc->enabled) {
  1304. if (encoder->crtc != crtc) {
  1305. return connector_status_disconnected;
  1306. }
  1307. }
  1308. }
  1309. if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
  1310. connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
  1311. connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
  1312. bool tv_detect;
  1313. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
  1314. return connector_status_disconnected;
  1315. tv_detect = radeon_legacy_tv_detect(encoder, connector);
  1316. if (tv_detect && tv_dac)
  1317. found = connector_status_connected;
  1318. return found;
  1319. }
  1320. /* don't probe if the encoder is being used for something else not CRT related */
  1321. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
  1322. DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
  1323. return connector_status_disconnected;
  1324. }
  1325. /* R200 uses an external DAC for secondary DAC */
  1326. if (rdev->family == CHIP_R200) {
  1327. if (radeon_legacy_ext_dac_detect(encoder, connector))
  1328. found = connector_status_connected;
  1329. return found;
  1330. }
  1331. /* save the regs we need */
  1332. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  1333. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1334. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  1335. } else {
  1336. if (ASIC_IS_R300(rdev)) {
  1337. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  1338. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1339. } else {
  1340. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  1341. }
  1342. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1343. }
  1344. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1345. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1346. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1347. tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
  1348. | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
  1349. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  1350. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1351. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  1352. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  1353. } else {
  1354. tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
  1355. tmp |= RADEON_CRTC2_CRT2_ON |
  1356. (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
  1357. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  1358. if (ASIC_IS_R300(rdev)) {
  1359. WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
  1360. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1361. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1362. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1363. } else {
  1364. tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
  1365. WREG32(RADEON_DISP_HW_DEBUG, tmp);
  1366. }
  1367. }
  1368. tmp = RADEON_TV_DAC_NBLANK |
  1369. RADEON_TV_DAC_NHOLD |
  1370. RADEON_TV_MONITOR_DETECT_EN |
  1371. RADEON_TV_DAC_STD_PS2;
  1372. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1373. tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1374. RADEON_DAC2_FORCE_DATA_EN;
  1375. if (color)
  1376. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  1377. else
  1378. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  1379. if (ASIC_IS_R300(rdev))
  1380. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  1381. else
  1382. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  1383. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  1384. tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
  1385. WREG32(RADEON_DAC_CNTL2, tmp);
  1386. mdelay(10);
  1387. if (ASIC_IS_R300(rdev)) {
  1388. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
  1389. found = connector_status_connected;
  1390. } else {
  1391. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
  1392. found = connector_status_connected;
  1393. }
  1394. /* restore regs we used */
  1395. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1396. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1397. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1398. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1399. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  1400. } else {
  1401. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1402. if (ASIC_IS_R300(rdev)) {
  1403. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1404. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1405. } else {
  1406. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1407. }
  1408. }
  1409. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  1410. return found;
  1411. }
  1412. static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
  1413. .dpms = radeon_legacy_tv_dac_dpms,
  1414. .mode_fixup = radeon_legacy_mode_fixup,
  1415. .prepare = radeon_legacy_tv_dac_prepare,
  1416. .mode_set = radeon_legacy_tv_dac_mode_set,
  1417. .commit = radeon_legacy_tv_dac_commit,
  1418. .detect = radeon_legacy_tv_dac_detect,
  1419. .disable = radeon_legacy_encoder_disable,
  1420. };
  1421. static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
  1422. .destroy = radeon_enc_destroy,
  1423. };
  1424. static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
  1425. {
  1426. struct drm_device *dev = encoder->base.dev;
  1427. struct radeon_device *rdev = dev->dev_private;
  1428. struct radeon_encoder_int_tmds *tmds = NULL;
  1429. bool ret;
  1430. tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
  1431. if (!tmds)
  1432. return NULL;
  1433. if (rdev->is_atom_bios)
  1434. ret = radeon_atombios_get_tmds_info(encoder, tmds);
  1435. else
  1436. ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
  1437. if (ret == false)
  1438. radeon_legacy_get_tmds_info_from_table(encoder, tmds);
  1439. return tmds;
  1440. }
  1441. static struct radeon_encoder_ext_tmds *radeon_legacy_get_ext_tmds_info(struct radeon_encoder *encoder)
  1442. {
  1443. struct drm_device *dev = encoder->base.dev;
  1444. struct radeon_device *rdev = dev->dev_private;
  1445. struct radeon_encoder_ext_tmds *tmds = NULL;
  1446. bool ret;
  1447. if (rdev->is_atom_bios)
  1448. return NULL;
  1449. tmds = kzalloc(sizeof(struct radeon_encoder_ext_tmds), GFP_KERNEL);
  1450. if (!tmds)
  1451. return NULL;
  1452. ret = radeon_legacy_get_ext_tmds_info_from_combios(encoder, tmds);
  1453. if (ret == false)
  1454. radeon_legacy_get_ext_tmds_info_from_table(encoder, tmds);
  1455. return tmds;
  1456. }
  1457. void
  1458. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
  1459. {
  1460. struct radeon_device *rdev = dev->dev_private;
  1461. struct drm_encoder *encoder;
  1462. struct radeon_encoder *radeon_encoder;
  1463. /* see if we already added it */
  1464. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1465. radeon_encoder = to_radeon_encoder(encoder);
  1466. if (radeon_encoder->encoder_enum == encoder_enum) {
  1467. radeon_encoder->devices |= supported_device;
  1468. return;
  1469. }
  1470. }
  1471. /* add a new one */
  1472. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1473. if (!radeon_encoder)
  1474. return;
  1475. encoder = &radeon_encoder->base;
  1476. if (rdev->flags & RADEON_SINGLE_CRTC)
  1477. encoder->possible_crtcs = 0x1;
  1478. else
  1479. encoder->possible_crtcs = 0x3;
  1480. radeon_encoder->enc_priv = NULL;
  1481. radeon_encoder->encoder_enum = encoder_enum;
  1482. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1483. radeon_encoder->devices = supported_device;
  1484. radeon_encoder->rmx_type = RMX_OFF;
  1485. switch (radeon_encoder->encoder_id) {
  1486. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1487. encoder->possible_crtcs = 0x1;
  1488. drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs,
  1489. DRM_MODE_ENCODER_LVDS, NULL);
  1490. drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
  1491. if (rdev->is_atom_bios)
  1492. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1493. else
  1494. radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
  1495. radeon_encoder->rmx_type = RMX_FULL;
  1496. break;
  1497. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1498. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs,
  1499. DRM_MODE_ENCODER_TMDS, NULL);
  1500. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
  1501. radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
  1502. break;
  1503. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1504. drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs,
  1505. DRM_MODE_ENCODER_DAC, NULL);
  1506. drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
  1507. if (rdev->is_atom_bios)
  1508. radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
  1509. else
  1510. radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
  1511. break;
  1512. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1513. drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs,
  1514. DRM_MODE_ENCODER_TVDAC, NULL);
  1515. drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
  1516. if (rdev->is_atom_bios)
  1517. radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
  1518. else
  1519. radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
  1520. break;
  1521. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1522. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs,
  1523. DRM_MODE_ENCODER_TMDS, NULL);
  1524. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
  1525. if (!rdev->is_atom_bios)
  1526. radeon_encoder->enc_priv = radeon_legacy_get_ext_tmds_info(radeon_encoder);
  1527. break;
  1528. }
  1529. }