radeon_object.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/radeon_drm.h>
  36. #include <drm/drm_cache.h>
  37. #include "radeon.h"
  38. #include "radeon_trace.h"
  39. int radeon_ttm_init(struct radeon_device *rdev);
  40. void radeon_ttm_fini(struct radeon_device *rdev);
  41. static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
  42. /*
  43. * To exclude mutual BO access we rely on bo_reserve exclusion, as all
  44. * function are calling it.
  45. */
  46. static void radeon_update_memory_usage(struct radeon_bo *bo,
  47. unsigned mem_type, int sign)
  48. {
  49. struct radeon_device *rdev = bo->rdev;
  50. u64 size = (u64)bo->tbo.num_pages << PAGE_SHIFT;
  51. switch (mem_type) {
  52. case TTM_PL_TT:
  53. if (sign > 0)
  54. atomic64_add(size, &rdev->gtt_usage);
  55. else
  56. atomic64_sub(size, &rdev->gtt_usage);
  57. break;
  58. case TTM_PL_VRAM:
  59. if (sign > 0)
  60. atomic64_add(size, &rdev->vram_usage);
  61. else
  62. atomic64_sub(size, &rdev->vram_usage);
  63. break;
  64. }
  65. }
  66. static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  67. {
  68. struct radeon_bo *bo;
  69. bo = container_of(tbo, struct radeon_bo, tbo);
  70. radeon_update_memory_usage(bo, bo->tbo.mem.mem_type, -1);
  71. mutex_lock(&bo->rdev->gem.mutex);
  72. list_del_init(&bo->list);
  73. mutex_unlock(&bo->rdev->gem.mutex);
  74. radeon_bo_clear_surface_reg(bo);
  75. WARN_ON_ONCE(!list_empty(&bo->va));
  76. if (bo->gem_base.import_attach)
  77. drm_prime_gem_destroy(&bo->gem_base, bo->tbo.sg);
  78. drm_gem_object_release(&bo->gem_base);
  79. kfree(bo);
  80. }
  81. bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
  82. {
  83. if (bo->destroy == &radeon_ttm_bo_destroy)
  84. return true;
  85. return false;
  86. }
  87. void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
  88. {
  89. u32 c = 0, i;
  90. rbo->placement.placement = rbo->placements;
  91. rbo->placement.busy_placement = rbo->placements;
  92. if (domain & RADEON_GEM_DOMAIN_VRAM) {
  93. /* Try placing BOs which don't need CPU access outside of the
  94. * CPU accessible part of VRAM
  95. */
  96. if ((rbo->flags & RADEON_GEM_NO_CPU_ACCESS) &&
  97. rbo->rdev->mc.visible_vram_size < rbo->rdev->mc.real_vram_size) {
  98. rbo->placements[c].fpfn =
  99. rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
  100. rbo->placements[c++].flags = TTM_PL_FLAG_WC |
  101. TTM_PL_FLAG_UNCACHED |
  102. TTM_PL_FLAG_VRAM;
  103. }
  104. rbo->placements[c].fpfn = 0;
  105. rbo->placements[c++].flags = TTM_PL_FLAG_WC |
  106. TTM_PL_FLAG_UNCACHED |
  107. TTM_PL_FLAG_VRAM;
  108. }
  109. if (domain & RADEON_GEM_DOMAIN_GTT) {
  110. if (rbo->flags & RADEON_GEM_GTT_UC) {
  111. rbo->placements[c].fpfn = 0;
  112. rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  113. TTM_PL_FLAG_TT;
  114. } else if ((rbo->flags & RADEON_GEM_GTT_WC) ||
  115. (rbo->rdev->flags & RADEON_IS_AGP)) {
  116. rbo->placements[c].fpfn = 0;
  117. rbo->placements[c++].flags = TTM_PL_FLAG_WC |
  118. TTM_PL_FLAG_UNCACHED |
  119. TTM_PL_FLAG_TT;
  120. } else {
  121. rbo->placements[c].fpfn = 0;
  122. rbo->placements[c++].flags = TTM_PL_FLAG_CACHED |
  123. TTM_PL_FLAG_TT;
  124. }
  125. }
  126. if (domain & RADEON_GEM_DOMAIN_CPU) {
  127. if (rbo->flags & RADEON_GEM_GTT_UC) {
  128. rbo->placements[c].fpfn = 0;
  129. rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  130. TTM_PL_FLAG_SYSTEM;
  131. } else if ((rbo->flags & RADEON_GEM_GTT_WC) ||
  132. rbo->rdev->flags & RADEON_IS_AGP) {
  133. rbo->placements[c].fpfn = 0;
  134. rbo->placements[c++].flags = TTM_PL_FLAG_WC |
  135. TTM_PL_FLAG_UNCACHED |
  136. TTM_PL_FLAG_SYSTEM;
  137. } else {
  138. rbo->placements[c].fpfn = 0;
  139. rbo->placements[c++].flags = TTM_PL_FLAG_CACHED |
  140. TTM_PL_FLAG_SYSTEM;
  141. }
  142. }
  143. if (!c) {
  144. rbo->placements[c].fpfn = 0;
  145. rbo->placements[c++].flags = TTM_PL_MASK_CACHING |
  146. TTM_PL_FLAG_SYSTEM;
  147. }
  148. rbo->placement.num_placement = c;
  149. rbo->placement.num_busy_placement = c;
  150. for (i = 0; i < c; ++i) {
  151. if ((rbo->flags & RADEON_GEM_CPU_ACCESS) &&
  152. (rbo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  153. !rbo->placements[i].fpfn)
  154. rbo->placements[i].lpfn =
  155. rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
  156. else
  157. rbo->placements[i].lpfn = 0;
  158. }
  159. }
  160. int radeon_bo_create(struct radeon_device *rdev,
  161. unsigned long size, int byte_align, bool kernel,
  162. u32 domain, u32 flags, struct sg_table *sg,
  163. struct reservation_object *resv,
  164. struct radeon_bo **bo_ptr)
  165. {
  166. struct radeon_bo *bo;
  167. enum ttm_bo_type type;
  168. unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  169. size_t acc_size;
  170. int r;
  171. size = ALIGN(size, PAGE_SIZE);
  172. if (kernel) {
  173. type = ttm_bo_type_kernel;
  174. } else if (sg) {
  175. type = ttm_bo_type_sg;
  176. } else {
  177. type = ttm_bo_type_device;
  178. }
  179. *bo_ptr = NULL;
  180. acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size,
  181. sizeof(struct radeon_bo));
  182. bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
  183. if (bo == NULL)
  184. return -ENOMEM;
  185. drm_gem_private_object_init(rdev->ddev, &bo->gem_base, size);
  186. bo->rdev = rdev;
  187. bo->surface_reg = -1;
  188. INIT_LIST_HEAD(&bo->list);
  189. INIT_LIST_HEAD(&bo->va);
  190. bo->initial_domain = domain & (RADEON_GEM_DOMAIN_VRAM |
  191. RADEON_GEM_DOMAIN_GTT |
  192. RADEON_GEM_DOMAIN_CPU);
  193. bo->flags = flags;
  194. /* PCI GART is always snooped */
  195. if (!(rdev->flags & RADEON_IS_PCIE))
  196. bo->flags &= ~(RADEON_GEM_GTT_WC | RADEON_GEM_GTT_UC);
  197. /* Write-combined CPU mappings of GTT cause GPU hangs with RV6xx
  198. * See https://bugs.freedesktop.org/show_bug.cgi?id=91268
  199. */
  200. if (rdev->family >= CHIP_RV610 && rdev->family <= CHIP_RV635)
  201. bo->flags &= ~(RADEON_GEM_GTT_WC | RADEON_GEM_GTT_UC);
  202. #ifdef CONFIG_X86_32
  203. /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
  204. * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
  205. */
  206. bo->flags &= ~(RADEON_GEM_GTT_WC | RADEON_GEM_GTT_UC);
  207. #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
  208. /* Don't try to enable write-combining when it can't work, or things
  209. * may be slow
  210. * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
  211. */
  212. #ifndef CONFIG_COMPILE_TEST
  213. #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
  214. thanks to write-combining
  215. #endif
  216. if (bo->flags & RADEON_GEM_GTT_WC)
  217. DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
  218. "better performance thanks to write-combining\n");
  219. bo->flags &= ~(RADEON_GEM_GTT_WC | RADEON_GEM_GTT_UC);
  220. #else
  221. /* For architectures that don't support WC memory,
  222. * mask out the WC flag from the BO
  223. */
  224. if (!drm_arch_can_wc_memory())
  225. bo->flags &= ~RADEON_GEM_GTT_WC;
  226. #endif
  227. radeon_ttm_placement_from_domain(bo, domain);
  228. /* Kernel allocation are uninterruptible */
  229. down_read(&rdev->pm.mclk_lock);
  230. r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
  231. &bo->placement, page_align, !kernel, acc_size,
  232. sg, resv, &radeon_ttm_bo_destroy);
  233. up_read(&rdev->pm.mclk_lock);
  234. if (unlikely(r != 0)) {
  235. return r;
  236. }
  237. *bo_ptr = bo;
  238. trace_radeon_bo_create(bo);
  239. return 0;
  240. }
  241. int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
  242. {
  243. bool is_iomem;
  244. int r;
  245. if (bo->kptr) {
  246. if (ptr) {
  247. *ptr = bo->kptr;
  248. }
  249. return 0;
  250. }
  251. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  252. if (r) {
  253. return r;
  254. }
  255. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  256. if (ptr) {
  257. *ptr = bo->kptr;
  258. }
  259. radeon_bo_check_tiling(bo, 0, 0);
  260. return 0;
  261. }
  262. void radeon_bo_kunmap(struct radeon_bo *bo)
  263. {
  264. if (bo->kptr == NULL)
  265. return;
  266. bo->kptr = NULL;
  267. radeon_bo_check_tiling(bo, 0, 0);
  268. ttm_bo_kunmap(&bo->kmap);
  269. }
  270. struct radeon_bo *radeon_bo_ref(struct radeon_bo *bo)
  271. {
  272. if (bo == NULL)
  273. return NULL;
  274. ttm_bo_get(&bo->tbo);
  275. return bo;
  276. }
  277. void radeon_bo_unref(struct radeon_bo **bo)
  278. {
  279. struct ttm_buffer_object *tbo;
  280. struct radeon_device *rdev;
  281. if ((*bo) == NULL)
  282. return;
  283. rdev = (*bo)->rdev;
  284. tbo = &((*bo)->tbo);
  285. ttm_bo_put(tbo);
  286. *bo = NULL;
  287. }
  288. int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset,
  289. u64 *gpu_addr)
  290. {
  291. struct ttm_operation_ctx ctx = { false, false };
  292. int r, i;
  293. if (radeon_ttm_tt_has_userptr(bo->tbo.ttm))
  294. return -EPERM;
  295. if (bo->pin_count) {
  296. bo->pin_count++;
  297. if (gpu_addr)
  298. *gpu_addr = radeon_bo_gpu_offset(bo);
  299. if (max_offset != 0) {
  300. u64 domain_start;
  301. if (domain == RADEON_GEM_DOMAIN_VRAM)
  302. domain_start = bo->rdev->mc.vram_start;
  303. else
  304. domain_start = bo->rdev->mc.gtt_start;
  305. WARN_ON_ONCE(max_offset <
  306. (radeon_bo_gpu_offset(bo) - domain_start));
  307. }
  308. return 0;
  309. }
  310. if (bo->prime_shared_count && domain == RADEON_GEM_DOMAIN_VRAM) {
  311. /* A BO shared as a dma-buf cannot be sensibly migrated to VRAM */
  312. return -EINVAL;
  313. }
  314. radeon_ttm_placement_from_domain(bo, domain);
  315. for (i = 0; i < bo->placement.num_placement; i++) {
  316. /* force to pin into visible video ram */
  317. if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  318. !(bo->flags & RADEON_GEM_NO_CPU_ACCESS) &&
  319. (!max_offset || max_offset > bo->rdev->mc.visible_vram_size))
  320. bo->placements[i].lpfn =
  321. bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
  322. else
  323. bo->placements[i].lpfn = max_offset >> PAGE_SHIFT;
  324. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  325. }
  326. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  327. if (likely(r == 0)) {
  328. bo->pin_count = 1;
  329. if (gpu_addr != NULL)
  330. *gpu_addr = radeon_bo_gpu_offset(bo);
  331. if (domain == RADEON_GEM_DOMAIN_VRAM)
  332. bo->rdev->vram_pin_size += radeon_bo_size(bo);
  333. else
  334. bo->rdev->gart_pin_size += radeon_bo_size(bo);
  335. } else {
  336. dev_err(bo->rdev->dev, "%p pin failed\n", bo);
  337. }
  338. return r;
  339. }
  340. int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
  341. {
  342. return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr);
  343. }
  344. int radeon_bo_unpin(struct radeon_bo *bo)
  345. {
  346. struct ttm_operation_ctx ctx = { false, false };
  347. int r, i;
  348. if (!bo->pin_count) {
  349. dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
  350. return 0;
  351. }
  352. bo->pin_count--;
  353. if (bo->pin_count)
  354. return 0;
  355. for (i = 0; i < bo->placement.num_placement; i++) {
  356. bo->placements[i].lpfn = 0;
  357. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  358. }
  359. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  360. if (likely(r == 0)) {
  361. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  362. bo->rdev->vram_pin_size -= radeon_bo_size(bo);
  363. else
  364. bo->rdev->gart_pin_size -= radeon_bo_size(bo);
  365. } else {
  366. dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
  367. }
  368. return r;
  369. }
  370. int radeon_bo_evict_vram(struct radeon_device *rdev)
  371. {
  372. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  373. if (0 && (rdev->flags & RADEON_IS_IGP)) {
  374. if (rdev->mc.igp_sideport_enabled == false)
  375. /* Useless to evict on IGP chips */
  376. return 0;
  377. }
  378. return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
  379. }
  380. void radeon_bo_force_delete(struct radeon_device *rdev)
  381. {
  382. struct radeon_bo *bo, *n;
  383. if (list_empty(&rdev->gem.objects)) {
  384. return;
  385. }
  386. dev_err(rdev->dev, "Userspace still has active objects !\n");
  387. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  388. dev_err(rdev->dev, "%p %p %lu %lu force free\n",
  389. &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
  390. *((unsigned long *)&bo->gem_base.refcount));
  391. mutex_lock(&bo->rdev->gem.mutex);
  392. list_del_init(&bo->list);
  393. mutex_unlock(&bo->rdev->gem.mutex);
  394. /* this should unref the ttm bo */
  395. drm_gem_object_put_unlocked(&bo->gem_base);
  396. }
  397. }
  398. int radeon_bo_init(struct radeon_device *rdev)
  399. {
  400. /* reserve PAT memory space to WC for VRAM */
  401. arch_io_reserve_memtype_wc(rdev->mc.aper_base,
  402. rdev->mc.aper_size);
  403. /* Add an MTRR for the VRAM */
  404. if (!rdev->fastfb_working) {
  405. rdev->mc.vram_mtrr = arch_phys_wc_add(rdev->mc.aper_base,
  406. rdev->mc.aper_size);
  407. }
  408. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  409. rdev->mc.mc_vram_size >> 20,
  410. (unsigned long long)rdev->mc.aper_size >> 20);
  411. DRM_INFO("RAM width %dbits %cDR\n",
  412. rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
  413. return radeon_ttm_init(rdev);
  414. }
  415. void radeon_bo_fini(struct radeon_device *rdev)
  416. {
  417. radeon_ttm_fini(rdev);
  418. arch_phys_wc_del(rdev->mc.vram_mtrr);
  419. arch_io_free_memtype_wc(rdev->mc.aper_base, rdev->mc.aper_size);
  420. }
  421. /* Returns how many bytes TTM can move per IB.
  422. */
  423. static u64 radeon_bo_get_threshold_for_moves(struct radeon_device *rdev)
  424. {
  425. u64 real_vram_size = rdev->mc.real_vram_size;
  426. u64 vram_usage = atomic64_read(&rdev->vram_usage);
  427. /* This function is based on the current VRAM usage.
  428. *
  429. * - If all of VRAM is free, allow relocating the number of bytes that
  430. * is equal to 1/4 of the size of VRAM for this IB.
  431. * - If more than one half of VRAM is occupied, only allow relocating
  432. * 1 MB of data for this IB.
  433. *
  434. * - From 0 to one half of used VRAM, the threshold decreases
  435. * linearly.
  436. * __________________
  437. * 1/4 of -|\ |
  438. * VRAM | \ |
  439. * | \ |
  440. * | \ |
  441. * | \ |
  442. * | \ |
  443. * | \ |
  444. * | \________|1 MB
  445. * |----------------|
  446. * VRAM 0 % 100 %
  447. * used used
  448. *
  449. * Note: It's a threshold, not a limit. The threshold must be crossed
  450. * for buffer relocations to stop, so any buffer of an arbitrary size
  451. * can be moved as long as the threshold isn't crossed before
  452. * the relocation takes place. We don't want to disable buffer
  453. * relocations completely.
  454. *
  455. * The idea is that buffers should be placed in VRAM at creation time
  456. * and TTM should only do a minimum number of relocations during
  457. * command submission. In practice, you need to submit at least
  458. * a dozen IBs to move all buffers to VRAM if they are in GTT.
  459. *
  460. * Also, things can get pretty crazy under memory pressure and actual
  461. * VRAM usage can change a lot, so playing safe even at 50% does
  462. * consistently increase performance.
  463. */
  464. u64 half_vram = real_vram_size >> 1;
  465. u64 half_free_vram = vram_usage >= half_vram ? 0 : half_vram - vram_usage;
  466. u64 bytes_moved_threshold = half_free_vram >> 1;
  467. return max(bytes_moved_threshold, 1024*1024ull);
  468. }
  469. int radeon_bo_list_validate(struct radeon_device *rdev,
  470. struct ww_acquire_ctx *ticket,
  471. struct list_head *head, int ring)
  472. {
  473. struct ttm_operation_ctx ctx = { true, false };
  474. struct radeon_bo_list *lobj;
  475. struct list_head duplicates;
  476. int r;
  477. u64 bytes_moved = 0, initial_bytes_moved;
  478. u64 bytes_moved_threshold = radeon_bo_get_threshold_for_moves(rdev);
  479. INIT_LIST_HEAD(&duplicates);
  480. r = ttm_eu_reserve_buffers(ticket, head, true, &duplicates);
  481. if (unlikely(r != 0)) {
  482. return r;
  483. }
  484. list_for_each_entry(lobj, head, tv.head) {
  485. struct radeon_bo *bo = lobj->robj;
  486. if (!bo->pin_count) {
  487. u32 domain = lobj->preferred_domains;
  488. u32 allowed = lobj->allowed_domains;
  489. u32 current_domain =
  490. radeon_mem_type_to_domain(bo->tbo.mem.mem_type);
  491. /* Check if this buffer will be moved and don't move it
  492. * if we have moved too many buffers for this IB already.
  493. *
  494. * Note that this allows moving at least one buffer of
  495. * any size, because it doesn't take the current "bo"
  496. * into account. We don't want to disallow buffer moves
  497. * completely.
  498. */
  499. if ((allowed & current_domain) != 0 &&
  500. (domain & current_domain) == 0 && /* will be moved */
  501. bytes_moved > bytes_moved_threshold) {
  502. /* don't move it */
  503. domain = current_domain;
  504. }
  505. retry:
  506. radeon_ttm_placement_from_domain(bo, domain);
  507. if (ring == R600_RING_TYPE_UVD_INDEX)
  508. radeon_uvd_force_into_uvd_segment(bo, allowed);
  509. initial_bytes_moved = atomic64_read(&rdev->num_bytes_moved);
  510. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  511. bytes_moved += atomic64_read(&rdev->num_bytes_moved) -
  512. initial_bytes_moved;
  513. if (unlikely(r)) {
  514. if (r != -ERESTARTSYS &&
  515. domain != lobj->allowed_domains) {
  516. domain = lobj->allowed_domains;
  517. goto retry;
  518. }
  519. ttm_eu_backoff_reservation(ticket, head);
  520. return r;
  521. }
  522. }
  523. lobj->gpu_offset = radeon_bo_gpu_offset(bo);
  524. lobj->tiling_flags = bo->tiling_flags;
  525. }
  526. list_for_each_entry(lobj, &duplicates, tv.head) {
  527. lobj->gpu_offset = radeon_bo_gpu_offset(lobj->robj);
  528. lobj->tiling_flags = lobj->robj->tiling_flags;
  529. }
  530. return 0;
  531. }
  532. int radeon_bo_get_surface_reg(struct radeon_bo *bo)
  533. {
  534. struct radeon_device *rdev = bo->rdev;
  535. struct radeon_surface_reg *reg;
  536. struct radeon_bo *old_object;
  537. int steal;
  538. int i;
  539. lockdep_assert_held(&bo->tbo.resv->lock.base);
  540. if (!bo->tiling_flags)
  541. return 0;
  542. if (bo->surface_reg >= 0) {
  543. reg = &rdev->surface_regs[bo->surface_reg];
  544. i = bo->surface_reg;
  545. goto out;
  546. }
  547. steal = -1;
  548. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  549. reg = &rdev->surface_regs[i];
  550. if (!reg->bo)
  551. break;
  552. old_object = reg->bo;
  553. if (old_object->pin_count == 0)
  554. steal = i;
  555. }
  556. /* if we are all out */
  557. if (i == RADEON_GEM_MAX_SURFACES) {
  558. if (steal == -1)
  559. return -ENOMEM;
  560. /* find someone with a surface reg and nuke their BO */
  561. reg = &rdev->surface_regs[steal];
  562. old_object = reg->bo;
  563. /* blow away the mapping */
  564. DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
  565. ttm_bo_unmap_virtual(&old_object->tbo);
  566. old_object->surface_reg = -1;
  567. i = steal;
  568. }
  569. bo->surface_reg = i;
  570. reg->bo = bo;
  571. out:
  572. radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
  573. bo->tbo.mem.start << PAGE_SHIFT,
  574. bo->tbo.num_pages << PAGE_SHIFT);
  575. return 0;
  576. }
  577. static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
  578. {
  579. struct radeon_device *rdev = bo->rdev;
  580. struct radeon_surface_reg *reg;
  581. if (bo->surface_reg == -1)
  582. return;
  583. reg = &rdev->surface_regs[bo->surface_reg];
  584. radeon_clear_surface_reg(rdev, bo->surface_reg);
  585. reg->bo = NULL;
  586. bo->surface_reg = -1;
  587. }
  588. int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
  589. uint32_t tiling_flags, uint32_t pitch)
  590. {
  591. struct radeon_device *rdev = bo->rdev;
  592. int r;
  593. if (rdev->family >= CHIP_CEDAR) {
  594. unsigned bankw, bankh, mtaspect, tilesplit, stilesplit;
  595. bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  596. bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  597. mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  598. tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  599. stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK;
  600. switch (bankw) {
  601. case 0:
  602. case 1:
  603. case 2:
  604. case 4:
  605. case 8:
  606. break;
  607. default:
  608. return -EINVAL;
  609. }
  610. switch (bankh) {
  611. case 0:
  612. case 1:
  613. case 2:
  614. case 4:
  615. case 8:
  616. break;
  617. default:
  618. return -EINVAL;
  619. }
  620. switch (mtaspect) {
  621. case 0:
  622. case 1:
  623. case 2:
  624. case 4:
  625. case 8:
  626. break;
  627. default:
  628. return -EINVAL;
  629. }
  630. if (tilesplit > 6) {
  631. return -EINVAL;
  632. }
  633. if (stilesplit > 6) {
  634. return -EINVAL;
  635. }
  636. }
  637. r = radeon_bo_reserve(bo, false);
  638. if (unlikely(r != 0))
  639. return r;
  640. bo->tiling_flags = tiling_flags;
  641. bo->pitch = pitch;
  642. radeon_bo_unreserve(bo);
  643. return 0;
  644. }
  645. void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
  646. uint32_t *tiling_flags,
  647. uint32_t *pitch)
  648. {
  649. lockdep_assert_held(&bo->tbo.resv->lock.base);
  650. if (tiling_flags)
  651. *tiling_flags = bo->tiling_flags;
  652. if (pitch)
  653. *pitch = bo->pitch;
  654. }
  655. int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
  656. bool force_drop)
  657. {
  658. if (!force_drop)
  659. lockdep_assert_held(&bo->tbo.resv->lock.base);
  660. if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
  661. return 0;
  662. if (force_drop) {
  663. radeon_bo_clear_surface_reg(bo);
  664. return 0;
  665. }
  666. if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
  667. if (!has_moved)
  668. return 0;
  669. if (bo->surface_reg >= 0)
  670. radeon_bo_clear_surface_reg(bo);
  671. return 0;
  672. }
  673. if ((bo->surface_reg >= 0) && !has_moved)
  674. return 0;
  675. return radeon_bo_get_surface_reg(bo);
  676. }
  677. void radeon_bo_move_notify(struct ttm_buffer_object *bo,
  678. bool evict,
  679. struct ttm_mem_reg *new_mem)
  680. {
  681. struct radeon_bo *rbo;
  682. if (!radeon_ttm_bo_is_radeon_bo(bo))
  683. return;
  684. rbo = container_of(bo, struct radeon_bo, tbo);
  685. radeon_bo_check_tiling(rbo, 0, 1);
  686. radeon_vm_bo_invalidate(rbo->rdev, rbo);
  687. /* update statistics */
  688. if (!new_mem)
  689. return;
  690. radeon_update_memory_usage(rbo, bo->mem.mem_type, -1);
  691. radeon_update_memory_usage(rbo, new_mem->mem_type, 1);
  692. }
  693. int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  694. {
  695. struct ttm_operation_ctx ctx = { false, false };
  696. struct radeon_device *rdev;
  697. struct radeon_bo *rbo;
  698. unsigned long offset, size, lpfn;
  699. int i, r;
  700. if (!radeon_ttm_bo_is_radeon_bo(bo))
  701. return 0;
  702. rbo = container_of(bo, struct radeon_bo, tbo);
  703. radeon_bo_check_tiling(rbo, 0, 0);
  704. rdev = rbo->rdev;
  705. if (bo->mem.mem_type != TTM_PL_VRAM)
  706. return 0;
  707. size = bo->mem.num_pages << PAGE_SHIFT;
  708. offset = bo->mem.start << PAGE_SHIFT;
  709. if ((offset + size) <= rdev->mc.visible_vram_size)
  710. return 0;
  711. /* Can't move a pinned BO to visible VRAM */
  712. if (rbo->pin_count > 0)
  713. return -EINVAL;
  714. /* hurrah the memory is not visible ! */
  715. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
  716. lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
  717. for (i = 0; i < rbo->placement.num_placement; i++) {
  718. /* Force into visible VRAM */
  719. if ((rbo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  720. (!rbo->placements[i].lpfn || rbo->placements[i].lpfn > lpfn))
  721. rbo->placements[i].lpfn = lpfn;
  722. }
  723. r = ttm_bo_validate(bo, &rbo->placement, &ctx);
  724. if (unlikely(r == -ENOMEM)) {
  725. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
  726. return ttm_bo_validate(bo, &rbo->placement, &ctx);
  727. } else if (unlikely(r != 0)) {
  728. return r;
  729. }
  730. offset = bo->mem.start << PAGE_SHIFT;
  731. /* this should never happen */
  732. if ((offset + size) > rdev->mc.visible_vram_size)
  733. return -EINVAL;
  734. return 0;
  735. }
  736. int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait)
  737. {
  738. int r;
  739. r = ttm_bo_reserve(&bo->tbo, true, no_wait, NULL);
  740. if (unlikely(r != 0))
  741. return r;
  742. if (mem_type)
  743. *mem_type = bo->tbo.mem.mem_type;
  744. r = ttm_bo_wait(&bo->tbo, true, no_wait);
  745. ttm_bo_unreserve(&bo->tbo);
  746. return r;
  747. }
  748. /**
  749. * radeon_bo_fence - add fence to buffer object
  750. *
  751. * @bo: buffer object in question
  752. * @fence: fence to add
  753. * @shared: true if fence should be added shared
  754. *
  755. */
  756. void radeon_bo_fence(struct radeon_bo *bo, struct radeon_fence *fence,
  757. bool shared)
  758. {
  759. struct reservation_object *resv = bo->tbo.resv;
  760. if (shared)
  761. reservation_object_add_shared_fence(resv, &fence->base);
  762. else
  763. reservation_object_add_excl_fence(resv, &fence->base);
  764. }