rockchip_drm_vop.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. /*
  2. * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
  3. * Author:Mark Yao <mark.yao@rock-chips.com>
  4. *
  5. * This software is licensed under the terms of the GNU General Public
  6. * License version 2, as published by the Free Software Foundation, and
  7. * may be copied, distributed, and modified under those terms.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #ifndef _ROCKCHIP_DRM_VOP_H
  15. #define _ROCKCHIP_DRM_VOP_H
  16. /*
  17. * major: IP major version, used for IP structure
  18. * minor: big feature change under same structure
  19. */
  20. #define VOP_VERSION(major, minor) ((major) << 8 | (minor))
  21. #define VOP_MAJOR(version) ((version) >> 8)
  22. #define VOP_MINOR(version) ((version) & 0xff)
  23. enum vop_data_format {
  24. VOP_FMT_ARGB8888 = 0,
  25. VOP_FMT_RGB888,
  26. VOP_FMT_RGB565,
  27. VOP_FMT_YUV420SP = 4,
  28. VOP_FMT_YUV422SP,
  29. VOP_FMT_YUV444SP,
  30. };
  31. struct vop_reg {
  32. uint32_t mask;
  33. uint16_t offset;
  34. uint8_t shift;
  35. bool write_mask;
  36. bool relaxed;
  37. };
  38. struct vop_modeset {
  39. struct vop_reg htotal_pw;
  40. struct vop_reg hact_st_end;
  41. struct vop_reg hpost_st_end;
  42. struct vop_reg vtotal_pw;
  43. struct vop_reg vact_st_end;
  44. struct vop_reg vpost_st_end;
  45. };
  46. struct vop_output {
  47. struct vop_reg pin_pol;
  48. struct vop_reg dp_pin_pol;
  49. struct vop_reg edp_pin_pol;
  50. struct vop_reg hdmi_pin_pol;
  51. struct vop_reg mipi_pin_pol;
  52. struct vop_reg rgb_pin_pol;
  53. struct vop_reg dp_en;
  54. struct vop_reg edp_en;
  55. struct vop_reg hdmi_en;
  56. struct vop_reg mipi_en;
  57. struct vop_reg rgb_en;
  58. };
  59. struct vop_common {
  60. struct vop_reg cfg_done;
  61. struct vop_reg dsp_blank;
  62. struct vop_reg data_blank;
  63. struct vop_reg pre_dither_down;
  64. struct vop_reg dither_down;
  65. struct vop_reg dither_up;
  66. struct vop_reg gate_en;
  67. struct vop_reg mmu_en;
  68. struct vop_reg out_mode;
  69. struct vop_reg standby;
  70. };
  71. struct vop_misc {
  72. struct vop_reg global_regdone_en;
  73. };
  74. struct vop_intr {
  75. const int *intrs;
  76. uint32_t nintrs;
  77. struct vop_reg line_flag_num[2];
  78. struct vop_reg enable;
  79. struct vop_reg clear;
  80. struct vop_reg status;
  81. };
  82. struct vop_scl_extension {
  83. struct vop_reg cbcr_vsd_mode;
  84. struct vop_reg cbcr_vsu_mode;
  85. struct vop_reg cbcr_hsd_mode;
  86. struct vop_reg cbcr_ver_scl_mode;
  87. struct vop_reg cbcr_hor_scl_mode;
  88. struct vop_reg yrgb_vsd_mode;
  89. struct vop_reg yrgb_vsu_mode;
  90. struct vop_reg yrgb_hsd_mode;
  91. struct vop_reg yrgb_ver_scl_mode;
  92. struct vop_reg yrgb_hor_scl_mode;
  93. struct vop_reg line_load_mode;
  94. struct vop_reg cbcr_axi_gather_num;
  95. struct vop_reg yrgb_axi_gather_num;
  96. struct vop_reg vsd_cbcr_gt2;
  97. struct vop_reg vsd_cbcr_gt4;
  98. struct vop_reg vsd_yrgb_gt2;
  99. struct vop_reg vsd_yrgb_gt4;
  100. struct vop_reg bic_coe_sel;
  101. struct vop_reg cbcr_axi_gather_en;
  102. struct vop_reg yrgb_axi_gather_en;
  103. struct vop_reg lb_mode;
  104. };
  105. struct vop_scl_regs {
  106. const struct vop_scl_extension *ext;
  107. struct vop_reg scale_yrgb_x;
  108. struct vop_reg scale_yrgb_y;
  109. struct vop_reg scale_cbcr_x;
  110. struct vop_reg scale_cbcr_y;
  111. };
  112. struct vop_win_phy {
  113. const struct vop_scl_regs *scl;
  114. const uint32_t *data_formats;
  115. uint32_t nformats;
  116. struct vop_reg enable;
  117. struct vop_reg gate;
  118. struct vop_reg format;
  119. struct vop_reg rb_swap;
  120. struct vop_reg act_info;
  121. struct vop_reg dsp_info;
  122. struct vop_reg dsp_st;
  123. struct vop_reg yrgb_mst;
  124. struct vop_reg uv_mst;
  125. struct vop_reg yrgb_vir;
  126. struct vop_reg uv_vir;
  127. struct vop_reg dst_alpha_ctl;
  128. struct vop_reg src_alpha_ctl;
  129. struct vop_reg channel;
  130. };
  131. struct vop_win_data {
  132. uint32_t base;
  133. const struct vop_win_phy *phy;
  134. enum drm_plane_type type;
  135. };
  136. struct vop_data {
  137. uint32_t version;
  138. const struct vop_intr *intr;
  139. const struct vop_common *common;
  140. const struct vop_misc *misc;
  141. const struct vop_modeset *modeset;
  142. const struct vop_output *output;
  143. const struct vop_win_data *win;
  144. unsigned int win_size;
  145. #define VOP_FEATURE_OUTPUT_RGB10 BIT(0)
  146. u64 feature;
  147. };
  148. /* interrupt define */
  149. #define DSP_HOLD_VALID_INTR (1 << 0)
  150. #define FS_INTR (1 << 1)
  151. #define LINE_FLAG_INTR (1 << 2)
  152. #define BUS_ERROR_INTR (1 << 3)
  153. #define INTR_MASK (DSP_HOLD_VALID_INTR | FS_INTR | \
  154. LINE_FLAG_INTR | BUS_ERROR_INTR)
  155. #define DSP_HOLD_VALID_INTR_EN(x) ((x) << 4)
  156. #define FS_INTR_EN(x) ((x) << 5)
  157. #define LINE_FLAG_INTR_EN(x) ((x) << 6)
  158. #define BUS_ERROR_INTR_EN(x) ((x) << 7)
  159. #define DSP_HOLD_VALID_INTR_MASK (1 << 4)
  160. #define FS_INTR_MASK (1 << 5)
  161. #define LINE_FLAG_INTR_MASK (1 << 6)
  162. #define BUS_ERROR_INTR_MASK (1 << 7)
  163. #define INTR_CLR_SHIFT 8
  164. #define DSP_HOLD_VALID_INTR_CLR (1 << (INTR_CLR_SHIFT + 0))
  165. #define FS_INTR_CLR (1 << (INTR_CLR_SHIFT + 1))
  166. #define LINE_FLAG_INTR_CLR (1 << (INTR_CLR_SHIFT + 2))
  167. #define BUS_ERROR_INTR_CLR (1 << (INTR_CLR_SHIFT + 3))
  168. #define DSP_LINE_NUM(x) (((x) & 0x1fff) << 12)
  169. #define DSP_LINE_NUM_MASK (0x1fff << 12)
  170. /* src alpha ctrl define */
  171. #define SRC_FADING_VALUE(x) (((x) & 0xff) << 24)
  172. #define SRC_GLOBAL_ALPHA(x) (((x) & 0xff) << 16)
  173. #define SRC_FACTOR_M0(x) (((x) & 0x7) << 6)
  174. #define SRC_ALPHA_CAL_M0(x) (((x) & 0x1) << 5)
  175. #define SRC_BLEND_M0(x) (((x) & 0x3) << 3)
  176. #define SRC_ALPHA_M0(x) (((x) & 0x1) << 2)
  177. #define SRC_COLOR_M0(x) (((x) & 0x1) << 1)
  178. #define SRC_ALPHA_EN(x) (((x) & 0x1) << 0)
  179. /* dst alpha ctrl define */
  180. #define DST_FACTOR_M0(x) (((x) & 0x7) << 6)
  181. /*
  182. * display output interface supported by rockchip lcdc
  183. */
  184. #define ROCKCHIP_OUT_MODE_P888 0
  185. #define ROCKCHIP_OUT_MODE_P666 1
  186. #define ROCKCHIP_OUT_MODE_P565 2
  187. /* for use special outface */
  188. #define ROCKCHIP_OUT_MODE_AAAA 15
  189. enum alpha_mode {
  190. ALPHA_STRAIGHT,
  191. ALPHA_INVERSE,
  192. };
  193. enum global_blend_mode {
  194. ALPHA_GLOBAL,
  195. ALPHA_PER_PIX,
  196. ALPHA_PER_PIX_GLOBAL,
  197. };
  198. enum alpha_cal_mode {
  199. ALPHA_SATURATION,
  200. ALPHA_NO_SATURATION,
  201. };
  202. enum color_mode {
  203. ALPHA_SRC_PRE_MUL,
  204. ALPHA_SRC_NO_PRE_MUL,
  205. };
  206. enum factor_mode {
  207. ALPHA_ZERO,
  208. ALPHA_ONE,
  209. ALPHA_SRC,
  210. ALPHA_SRC_INVERSE,
  211. ALPHA_SRC_GLOBAL,
  212. };
  213. enum scale_mode {
  214. SCALE_NONE = 0x0,
  215. SCALE_UP = 0x1,
  216. SCALE_DOWN = 0x2
  217. };
  218. enum lb_mode {
  219. LB_YUV_3840X5 = 0x0,
  220. LB_YUV_2560X8 = 0x1,
  221. LB_RGB_3840X2 = 0x2,
  222. LB_RGB_2560X4 = 0x3,
  223. LB_RGB_1920X5 = 0x4,
  224. LB_RGB_1280X8 = 0x5
  225. };
  226. enum sacle_up_mode {
  227. SCALE_UP_BIL = 0x0,
  228. SCALE_UP_BIC = 0x1
  229. };
  230. enum scale_down_mode {
  231. SCALE_DOWN_BIL = 0x0,
  232. SCALE_DOWN_AVG = 0x1
  233. };
  234. enum vop_pol {
  235. HSYNC_POSITIVE = 0,
  236. VSYNC_POSITIVE = 1,
  237. DEN_NEGATIVE = 2,
  238. DCLK_INVERT = 3
  239. };
  240. #define FRAC_16_16(mult, div) (((mult) << 16) / (div))
  241. #define SCL_FT_DEFAULT_FIXPOINT_SHIFT 12
  242. #define SCL_MAX_VSKIPLINES 4
  243. #define MIN_SCL_FT_AFTER_VSKIP 1
  244. static inline uint16_t scl_cal_scale(int src, int dst, int shift)
  245. {
  246. return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
  247. }
  248. static inline uint16_t scl_cal_scale2(int src, int dst)
  249. {
  250. return ((src - 1) << 12) / (dst - 1);
  251. }
  252. #define GET_SCL_FT_BILI_DN(src, dst) scl_cal_scale(src, dst, 12)
  253. #define GET_SCL_FT_BILI_UP(src, dst) scl_cal_scale(src, dst, 16)
  254. #define GET_SCL_FT_BIC(src, dst) scl_cal_scale(src, dst, 16)
  255. static inline uint16_t scl_get_bili_dn_vskip(int src_h, int dst_h,
  256. int vskiplines)
  257. {
  258. int act_height;
  259. act_height = (src_h + vskiplines - 1) / vskiplines;
  260. if (act_height == dst_h)
  261. return GET_SCL_FT_BILI_DN(src_h, dst_h) / vskiplines;
  262. return GET_SCL_FT_BILI_DN(act_height, dst_h);
  263. }
  264. static inline enum scale_mode scl_get_scl_mode(int src, int dst)
  265. {
  266. if (src < dst)
  267. return SCALE_UP;
  268. else if (src > dst)
  269. return SCALE_DOWN;
  270. return SCALE_NONE;
  271. }
  272. static inline int scl_get_vskiplines(uint32_t srch, uint32_t dsth)
  273. {
  274. uint32_t vskiplines;
  275. for (vskiplines = SCL_MAX_VSKIPLINES; vskiplines > 1; vskiplines /= 2)
  276. if (srch >= vskiplines * dsth * MIN_SCL_FT_AFTER_VSKIP)
  277. break;
  278. return vskiplines;
  279. }
  280. static inline int scl_vop_cal_lb_mode(int width, bool is_yuv)
  281. {
  282. int lb_mode;
  283. if (is_yuv) {
  284. if (width > 1280)
  285. lb_mode = LB_YUV_3840X5;
  286. else
  287. lb_mode = LB_YUV_2560X8;
  288. } else {
  289. if (width > 2560)
  290. lb_mode = LB_RGB_3840X2;
  291. else if (width > 1920)
  292. lb_mode = LB_RGB_2560X4;
  293. else
  294. lb_mode = LB_RGB_1920X5;
  295. }
  296. return lb_mode;
  297. }
  298. extern const struct component_ops vop_component_ops;
  299. #endif /* _ROCKCHIP_DRM_VOP_H */