rockchip_vop_reg.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588
  1. /*
  2. * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
  3. * Author:Mark Yao <mark.yao@rock-chips.com>
  4. *
  5. * This software is licensed under the terms of the GNU General Public
  6. * License version 2, as published by the Free Software Foundation, and
  7. * may be copied, distributed, and modified under those terms.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/component.h>
  17. #include "rockchip_drm_vop.h"
  18. #include "rockchip_vop_reg.h"
  19. #define _VOP_REG(off, _mask, _shift, _write_mask, _relaxed) \
  20. { \
  21. .offset = off, \
  22. .mask = _mask, \
  23. .shift = _shift, \
  24. .write_mask = _write_mask, \
  25. .relaxed = _relaxed, \
  26. }
  27. #define VOP_REG(off, _mask, _shift) \
  28. _VOP_REG(off, _mask, _shift, false, true)
  29. #define VOP_REG_SYNC(off, _mask, _shift) \
  30. _VOP_REG(off, _mask, _shift, false, false)
  31. #define VOP_REG_MASK_SYNC(off, _mask, _shift) \
  32. _VOP_REG(off, _mask, _shift, true, false)
  33. static const uint32_t formats_win_full[] = {
  34. DRM_FORMAT_XRGB8888,
  35. DRM_FORMAT_ARGB8888,
  36. DRM_FORMAT_XBGR8888,
  37. DRM_FORMAT_ABGR8888,
  38. DRM_FORMAT_RGB888,
  39. DRM_FORMAT_BGR888,
  40. DRM_FORMAT_RGB565,
  41. DRM_FORMAT_BGR565,
  42. DRM_FORMAT_NV12,
  43. DRM_FORMAT_NV16,
  44. DRM_FORMAT_NV24,
  45. };
  46. static const uint32_t formats_win_lite[] = {
  47. DRM_FORMAT_XRGB8888,
  48. DRM_FORMAT_ARGB8888,
  49. DRM_FORMAT_XBGR8888,
  50. DRM_FORMAT_ABGR8888,
  51. DRM_FORMAT_RGB888,
  52. DRM_FORMAT_BGR888,
  53. DRM_FORMAT_RGB565,
  54. DRM_FORMAT_BGR565,
  55. };
  56. static const struct vop_scl_regs rk3036_win_scl = {
  57. .scale_yrgb_x = VOP_REG(RK3036_WIN0_SCL_FACTOR_YRGB, 0xffff, 0x0),
  58. .scale_yrgb_y = VOP_REG(RK3036_WIN0_SCL_FACTOR_YRGB, 0xffff, 16),
  59. .scale_cbcr_x = VOP_REG(RK3036_WIN0_SCL_FACTOR_CBR, 0xffff, 0x0),
  60. .scale_cbcr_y = VOP_REG(RK3036_WIN0_SCL_FACTOR_CBR, 0xffff, 16),
  61. };
  62. static const struct vop_win_phy rk3036_win0_data = {
  63. .scl = &rk3036_win_scl,
  64. .data_formats = formats_win_full,
  65. .nformats = ARRAY_SIZE(formats_win_full),
  66. .enable = VOP_REG(RK3036_SYS_CTRL, 0x1, 0),
  67. .format = VOP_REG(RK3036_SYS_CTRL, 0x7, 3),
  68. .rb_swap = VOP_REG(RK3036_SYS_CTRL, 0x1, 15),
  69. .act_info = VOP_REG(RK3036_WIN0_ACT_INFO, 0x1fff1fff, 0),
  70. .dsp_info = VOP_REG(RK3036_WIN0_DSP_INFO, 0x0fff0fff, 0),
  71. .dsp_st = VOP_REG(RK3036_WIN0_DSP_ST, 0x1fff1fff, 0),
  72. .yrgb_mst = VOP_REG(RK3036_WIN0_YRGB_MST, 0xffffffff, 0),
  73. .uv_mst = VOP_REG(RK3036_WIN0_CBR_MST, 0xffffffff, 0),
  74. .yrgb_vir = VOP_REG(RK3036_WIN0_VIR, 0xffff, 0),
  75. .uv_vir = VOP_REG(RK3036_WIN0_VIR, 0x1fff, 16),
  76. };
  77. static const struct vop_win_phy rk3036_win1_data = {
  78. .data_formats = formats_win_lite,
  79. .nformats = ARRAY_SIZE(formats_win_lite),
  80. .enable = VOP_REG(RK3036_SYS_CTRL, 0x1, 1),
  81. .format = VOP_REG(RK3036_SYS_CTRL, 0x7, 6),
  82. .rb_swap = VOP_REG(RK3036_SYS_CTRL, 0x1, 19),
  83. .act_info = VOP_REG(RK3036_WIN1_ACT_INFO, 0x1fff1fff, 0),
  84. .dsp_info = VOP_REG(RK3036_WIN1_DSP_INFO, 0x0fff0fff, 0),
  85. .dsp_st = VOP_REG(RK3036_WIN1_DSP_ST, 0x1fff1fff, 0),
  86. .yrgb_mst = VOP_REG(RK3036_WIN1_MST, 0xffffffff, 0),
  87. .yrgb_vir = VOP_REG(RK3036_WIN1_VIR, 0xffff, 0),
  88. };
  89. static const struct vop_win_data rk3036_vop_win_data[] = {
  90. { .base = 0x00, .phy = &rk3036_win0_data,
  91. .type = DRM_PLANE_TYPE_PRIMARY },
  92. { .base = 0x00, .phy = &rk3036_win1_data,
  93. .type = DRM_PLANE_TYPE_CURSOR },
  94. };
  95. static const int rk3036_vop_intrs[] = {
  96. DSP_HOLD_VALID_INTR,
  97. FS_INTR,
  98. LINE_FLAG_INTR,
  99. BUS_ERROR_INTR,
  100. };
  101. static const struct vop_intr rk3036_intr = {
  102. .intrs = rk3036_vop_intrs,
  103. .nintrs = ARRAY_SIZE(rk3036_vop_intrs),
  104. .line_flag_num[0] = VOP_REG(RK3036_INT_STATUS, 0xfff, 12),
  105. .status = VOP_REG_SYNC(RK3036_INT_STATUS, 0xf, 0),
  106. .enable = VOP_REG_SYNC(RK3036_INT_STATUS, 0xf, 4),
  107. .clear = VOP_REG_SYNC(RK3036_INT_STATUS, 0xf, 8),
  108. };
  109. static const struct vop_modeset rk3036_modeset = {
  110. .htotal_pw = VOP_REG(RK3036_DSP_HTOTAL_HS_END, 0x1fff1fff, 0),
  111. .hact_st_end = VOP_REG(RK3036_DSP_HACT_ST_END, 0x1fff1fff, 0),
  112. .vtotal_pw = VOP_REG(RK3036_DSP_VTOTAL_VS_END, 0x1fff1fff, 0),
  113. .vact_st_end = VOP_REG(RK3036_DSP_VACT_ST_END, 0x1fff1fff, 0),
  114. };
  115. static const struct vop_output rk3036_output = {
  116. .pin_pol = VOP_REG(RK3036_DSP_CTRL0, 0xf, 4),
  117. };
  118. static const struct vop_common rk3036_common = {
  119. .standby = VOP_REG_SYNC(RK3036_SYS_CTRL, 0x1, 30),
  120. .out_mode = VOP_REG(RK3036_DSP_CTRL0, 0xf, 0),
  121. .dsp_blank = VOP_REG(RK3036_DSP_CTRL1, 0x1, 24),
  122. .cfg_done = VOP_REG_SYNC(RK3036_REG_CFG_DONE, 0x1, 0),
  123. };
  124. static const struct vop_data rk3036_vop = {
  125. .intr = &rk3036_intr,
  126. .common = &rk3036_common,
  127. .modeset = &rk3036_modeset,
  128. .output = &rk3036_output,
  129. .win = rk3036_vop_win_data,
  130. .win_size = ARRAY_SIZE(rk3036_vop_win_data),
  131. };
  132. static const struct vop_win_phy rk3126_win1_data = {
  133. .data_formats = formats_win_lite,
  134. .nformats = ARRAY_SIZE(formats_win_lite),
  135. .enable = VOP_REG(RK3036_SYS_CTRL, 0x1, 1),
  136. .format = VOP_REG(RK3036_SYS_CTRL, 0x7, 6),
  137. .rb_swap = VOP_REG(RK3036_SYS_CTRL, 0x1, 19),
  138. .dsp_info = VOP_REG(RK3126_WIN1_DSP_INFO, 0x0fff0fff, 0),
  139. .dsp_st = VOP_REG(RK3126_WIN1_DSP_ST, 0x1fff1fff, 0),
  140. .yrgb_mst = VOP_REG(RK3126_WIN1_MST, 0xffffffff, 0),
  141. .yrgb_vir = VOP_REG(RK3036_WIN1_VIR, 0xffff, 0),
  142. };
  143. static const struct vop_win_data rk3126_vop_win_data[] = {
  144. { .base = 0x00, .phy = &rk3036_win0_data,
  145. .type = DRM_PLANE_TYPE_PRIMARY },
  146. { .base = 0x00, .phy = &rk3126_win1_data,
  147. .type = DRM_PLANE_TYPE_CURSOR },
  148. };
  149. static const struct vop_data rk3126_vop = {
  150. .intr = &rk3036_intr,
  151. .common = &rk3036_common,
  152. .modeset = &rk3036_modeset,
  153. .output = &rk3036_output,
  154. .win = rk3126_vop_win_data,
  155. .win_size = ARRAY_SIZE(rk3126_vop_win_data),
  156. };
  157. static const struct vop_scl_extension rk3288_win_full_scl_ext = {
  158. .cbcr_vsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 31),
  159. .cbcr_vsu_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 30),
  160. .cbcr_hsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 28),
  161. .cbcr_ver_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 26),
  162. .cbcr_hor_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 24),
  163. .yrgb_vsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 23),
  164. .yrgb_vsu_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 22),
  165. .yrgb_hsd_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 20),
  166. .yrgb_ver_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 18),
  167. .yrgb_hor_scl_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 16),
  168. .line_load_mode = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 15),
  169. .cbcr_axi_gather_num = VOP_REG(RK3288_WIN0_CTRL1, 0x7, 12),
  170. .yrgb_axi_gather_num = VOP_REG(RK3288_WIN0_CTRL1, 0xf, 8),
  171. .vsd_cbcr_gt2 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 7),
  172. .vsd_cbcr_gt4 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 6),
  173. .vsd_yrgb_gt2 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 5),
  174. .vsd_yrgb_gt4 = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 4),
  175. .bic_coe_sel = VOP_REG(RK3288_WIN0_CTRL1, 0x3, 2),
  176. .cbcr_axi_gather_en = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 1),
  177. .yrgb_axi_gather_en = VOP_REG(RK3288_WIN0_CTRL1, 0x1, 0),
  178. .lb_mode = VOP_REG(RK3288_WIN0_CTRL0, 0x7, 5),
  179. };
  180. static const struct vop_scl_regs rk3288_win_full_scl = {
  181. .ext = &rk3288_win_full_scl_ext,
  182. .scale_yrgb_x = VOP_REG(RK3288_WIN0_SCL_FACTOR_YRGB, 0xffff, 0x0),
  183. .scale_yrgb_y = VOP_REG(RK3288_WIN0_SCL_FACTOR_YRGB, 0xffff, 16),
  184. .scale_cbcr_x = VOP_REG(RK3288_WIN0_SCL_FACTOR_CBR, 0xffff, 0x0),
  185. .scale_cbcr_y = VOP_REG(RK3288_WIN0_SCL_FACTOR_CBR, 0xffff, 16),
  186. };
  187. static const struct vop_win_phy rk3288_win01_data = {
  188. .scl = &rk3288_win_full_scl,
  189. .data_formats = formats_win_full,
  190. .nformats = ARRAY_SIZE(formats_win_full),
  191. .enable = VOP_REG(RK3288_WIN0_CTRL0, 0x1, 0),
  192. .format = VOP_REG(RK3288_WIN0_CTRL0, 0x7, 1),
  193. .rb_swap = VOP_REG(RK3288_WIN0_CTRL0, 0x1, 12),
  194. .act_info = VOP_REG(RK3288_WIN0_ACT_INFO, 0x1fff1fff, 0),
  195. .dsp_info = VOP_REG(RK3288_WIN0_DSP_INFO, 0x0fff0fff, 0),
  196. .dsp_st = VOP_REG(RK3288_WIN0_DSP_ST, 0x1fff1fff, 0),
  197. .yrgb_mst = VOP_REG(RK3288_WIN0_YRGB_MST, 0xffffffff, 0),
  198. .uv_mst = VOP_REG(RK3288_WIN0_CBR_MST, 0xffffffff, 0),
  199. .yrgb_vir = VOP_REG(RK3288_WIN0_VIR, 0x3fff, 0),
  200. .uv_vir = VOP_REG(RK3288_WIN0_VIR, 0x3fff, 16),
  201. .src_alpha_ctl = VOP_REG(RK3288_WIN0_SRC_ALPHA_CTRL, 0xff, 0),
  202. .dst_alpha_ctl = VOP_REG(RK3288_WIN0_DST_ALPHA_CTRL, 0xff, 0),
  203. .channel = VOP_REG(RK3288_WIN0_CTRL2, 0xff, 0),
  204. };
  205. static const struct vop_win_phy rk3288_win23_data = {
  206. .data_formats = formats_win_lite,
  207. .nformats = ARRAY_SIZE(formats_win_lite),
  208. .enable = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 4),
  209. .gate = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 0),
  210. .format = VOP_REG(RK3288_WIN2_CTRL0, 0x7, 1),
  211. .rb_swap = VOP_REG(RK3288_WIN2_CTRL0, 0x1, 12),
  212. .dsp_info = VOP_REG(RK3288_WIN2_DSP_INFO0, 0x0fff0fff, 0),
  213. .dsp_st = VOP_REG(RK3288_WIN2_DSP_ST0, 0x1fff1fff, 0),
  214. .yrgb_mst = VOP_REG(RK3288_WIN2_MST0, 0xffffffff, 0),
  215. .yrgb_vir = VOP_REG(RK3288_WIN2_VIR0_1, 0x1fff, 0),
  216. .src_alpha_ctl = VOP_REG(RK3288_WIN2_SRC_ALPHA_CTRL, 0xff, 0),
  217. .dst_alpha_ctl = VOP_REG(RK3288_WIN2_DST_ALPHA_CTRL, 0xff, 0),
  218. };
  219. static const struct vop_modeset rk3288_modeset = {
  220. .htotal_pw = VOP_REG(RK3288_DSP_HTOTAL_HS_END, 0x1fff1fff, 0),
  221. .hact_st_end = VOP_REG(RK3288_DSP_HACT_ST_END, 0x1fff1fff, 0),
  222. .vtotal_pw = VOP_REG(RK3288_DSP_VTOTAL_VS_END, 0x1fff1fff, 0),
  223. .vact_st_end = VOP_REG(RK3288_DSP_VACT_ST_END, 0x1fff1fff, 0),
  224. .hpost_st_end = VOP_REG(RK3288_POST_DSP_HACT_INFO, 0x1fff1fff, 0),
  225. .vpost_st_end = VOP_REG(RK3288_POST_DSP_VACT_INFO, 0x1fff1fff, 0),
  226. };
  227. static const struct vop_output rk3288_output = {
  228. .pin_pol = VOP_REG(RK3288_DSP_CTRL0, 0xf, 4),
  229. .rgb_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 12),
  230. .hdmi_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 13),
  231. .edp_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 14),
  232. .mipi_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 15),
  233. };
  234. static const struct vop_common rk3288_common = {
  235. .standby = VOP_REG_SYNC(RK3288_SYS_CTRL, 0x1, 22),
  236. .gate_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 23),
  237. .mmu_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 20),
  238. .pre_dither_down = VOP_REG(RK3288_DSP_CTRL1, 0x1, 1),
  239. .dither_down = VOP_REG(RK3288_DSP_CTRL1, 0xf, 1),
  240. .dither_up = VOP_REG(RK3288_DSP_CTRL1, 0x1, 6),
  241. .data_blank = VOP_REG(RK3288_DSP_CTRL0, 0x1, 19),
  242. .dsp_blank = VOP_REG(RK3288_DSP_CTRL0, 0x3, 18),
  243. .out_mode = VOP_REG(RK3288_DSP_CTRL0, 0xf, 0),
  244. .cfg_done = VOP_REG_SYNC(RK3288_REG_CFG_DONE, 0x1, 0),
  245. };
  246. /*
  247. * Note: rk3288 has a dedicated 'cursor' window, however, that window requires
  248. * special support to get alpha blending working. For now, just use overlay
  249. * window 3 for the drm cursor.
  250. *
  251. */
  252. static const struct vop_win_data rk3288_vop_win_data[] = {
  253. { .base = 0x00, .phy = &rk3288_win01_data,
  254. .type = DRM_PLANE_TYPE_PRIMARY },
  255. { .base = 0x40, .phy = &rk3288_win01_data,
  256. .type = DRM_PLANE_TYPE_OVERLAY },
  257. { .base = 0x00, .phy = &rk3288_win23_data,
  258. .type = DRM_PLANE_TYPE_OVERLAY },
  259. { .base = 0x50, .phy = &rk3288_win23_data,
  260. .type = DRM_PLANE_TYPE_CURSOR },
  261. };
  262. static const int rk3288_vop_intrs[] = {
  263. DSP_HOLD_VALID_INTR,
  264. FS_INTR,
  265. LINE_FLAG_INTR,
  266. BUS_ERROR_INTR,
  267. };
  268. static const struct vop_intr rk3288_vop_intr = {
  269. .intrs = rk3288_vop_intrs,
  270. .nintrs = ARRAY_SIZE(rk3288_vop_intrs),
  271. .line_flag_num[0] = VOP_REG(RK3288_INTR_CTRL0, 0x1fff, 12),
  272. .status = VOP_REG(RK3288_INTR_CTRL0, 0xf, 0),
  273. .enable = VOP_REG(RK3288_INTR_CTRL0, 0xf, 4),
  274. .clear = VOP_REG(RK3288_INTR_CTRL0, 0xf, 8),
  275. };
  276. static const struct vop_data rk3288_vop = {
  277. .version = VOP_VERSION(3, 1),
  278. .feature = VOP_FEATURE_OUTPUT_RGB10,
  279. .intr = &rk3288_vop_intr,
  280. .common = &rk3288_common,
  281. .modeset = &rk3288_modeset,
  282. .output = &rk3288_output,
  283. .win = rk3288_vop_win_data,
  284. .win_size = ARRAY_SIZE(rk3288_vop_win_data),
  285. };
  286. static const int rk3368_vop_intrs[] = {
  287. FS_INTR,
  288. 0, 0,
  289. LINE_FLAG_INTR,
  290. 0,
  291. BUS_ERROR_INTR,
  292. 0, 0, 0, 0, 0, 0, 0,
  293. DSP_HOLD_VALID_INTR,
  294. };
  295. static const struct vop_intr rk3368_vop_intr = {
  296. .intrs = rk3368_vop_intrs,
  297. .nintrs = ARRAY_SIZE(rk3368_vop_intrs),
  298. .line_flag_num[0] = VOP_REG(RK3368_LINE_FLAG, 0xffff, 0),
  299. .line_flag_num[1] = VOP_REG(RK3368_LINE_FLAG, 0xffff, 16),
  300. .status = VOP_REG_MASK_SYNC(RK3368_INTR_STATUS, 0x3fff, 0),
  301. .enable = VOP_REG_MASK_SYNC(RK3368_INTR_EN, 0x3fff, 0),
  302. .clear = VOP_REG_MASK_SYNC(RK3368_INTR_CLEAR, 0x3fff, 0),
  303. };
  304. static const struct vop_win_phy rk3368_win23_data = {
  305. .data_formats = formats_win_lite,
  306. .nformats = ARRAY_SIZE(formats_win_lite),
  307. .gate = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 0),
  308. .enable = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 4),
  309. .format = VOP_REG(RK3368_WIN2_CTRL0, 0x3, 5),
  310. .rb_swap = VOP_REG(RK3368_WIN2_CTRL0, 0x1, 20),
  311. .dsp_info = VOP_REG(RK3368_WIN2_DSP_INFO0, 0x0fff0fff, 0),
  312. .dsp_st = VOP_REG(RK3368_WIN2_DSP_ST0, 0x1fff1fff, 0),
  313. .yrgb_mst = VOP_REG(RK3368_WIN2_MST0, 0xffffffff, 0),
  314. .yrgb_vir = VOP_REG(RK3368_WIN2_VIR0_1, 0x1fff, 0),
  315. .src_alpha_ctl = VOP_REG(RK3368_WIN2_SRC_ALPHA_CTRL, 0xff, 0),
  316. .dst_alpha_ctl = VOP_REG(RK3368_WIN2_DST_ALPHA_CTRL, 0xff, 0),
  317. };
  318. static const struct vop_win_data rk3368_vop_win_data[] = {
  319. { .base = 0x00, .phy = &rk3288_win01_data,
  320. .type = DRM_PLANE_TYPE_PRIMARY },
  321. { .base = 0x40, .phy = &rk3288_win01_data,
  322. .type = DRM_PLANE_TYPE_OVERLAY },
  323. { .base = 0x00, .phy = &rk3368_win23_data,
  324. .type = DRM_PLANE_TYPE_OVERLAY },
  325. { .base = 0x50, .phy = &rk3368_win23_data,
  326. .type = DRM_PLANE_TYPE_CURSOR },
  327. };
  328. static const struct vop_output rk3368_output = {
  329. .rgb_pin_pol = VOP_REG(RK3368_DSP_CTRL1, 0xf, 16),
  330. .hdmi_pin_pol = VOP_REG(RK3368_DSP_CTRL1, 0xf, 20),
  331. .edp_pin_pol = VOP_REG(RK3368_DSP_CTRL1, 0xf, 24),
  332. .mipi_pin_pol = VOP_REG(RK3368_DSP_CTRL1, 0xf, 28),
  333. .rgb_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 12),
  334. .hdmi_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 13),
  335. .edp_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 14),
  336. .mipi_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 15),
  337. };
  338. static const struct vop_misc rk3368_misc = {
  339. .global_regdone_en = VOP_REG(RK3368_SYS_CTRL, 0x1, 11),
  340. };
  341. static const struct vop_data rk3368_vop = {
  342. .version = VOP_VERSION(3, 2),
  343. .intr = &rk3368_vop_intr,
  344. .common = &rk3288_common,
  345. .modeset = &rk3288_modeset,
  346. .output = &rk3368_output,
  347. .misc = &rk3368_misc,
  348. .win = rk3368_vop_win_data,
  349. .win_size = ARRAY_SIZE(rk3368_vop_win_data),
  350. };
  351. static const struct vop_intr rk3366_vop_intr = {
  352. .intrs = rk3368_vop_intrs,
  353. .nintrs = ARRAY_SIZE(rk3368_vop_intrs),
  354. .line_flag_num[0] = VOP_REG(RK3366_LINE_FLAG, 0xffff, 0),
  355. .line_flag_num[1] = VOP_REG(RK3366_LINE_FLAG, 0xffff, 16),
  356. .status = VOP_REG_MASK_SYNC(RK3366_INTR_STATUS0, 0xffff, 0),
  357. .enable = VOP_REG_MASK_SYNC(RK3366_INTR_EN0, 0xffff, 0),
  358. .clear = VOP_REG_MASK_SYNC(RK3366_INTR_CLEAR0, 0xffff, 0),
  359. };
  360. static const struct vop_data rk3366_vop = {
  361. .version = VOP_VERSION(3, 4),
  362. .intr = &rk3366_vop_intr,
  363. .common = &rk3288_common,
  364. .modeset = &rk3288_modeset,
  365. .output = &rk3368_output,
  366. .misc = &rk3368_misc,
  367. .win = rk3368_vop_win_data,
  368. .win_size = ARRAY_SIZE(rk3368_vop_win_data),
  369. };
  370. static const struct vop_output rk3399_output = {
  371. .dp_pin_pol = VOP_REG(RK3399_DSP_CTRL1, 0xf, 16),
  372. .rgb_pin_pol = VOP_REG(RK3368_DSP_CTRL1, 0xf, 16),
  373. .hdmi_pin_pol = VOP_REG(RK3368_DSP_CTRL1, 0xf, 20),
  374. .edp_pin_pol = VOP_REG(RK3368_DSP_CTRL1, 0xf, 24),
  375. .mipi_pin_pol = VOP_REG(RK3368_DSP_CTRL1, 0xf, 28),
  376. .dp_en = VOP_REG(RK3399_SYS_CTRL, 0x1, 11),
  377. .rgb_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 12),
  378. .hdmi_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 13),
  379. .edp_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 14),
  380. .mipi_en = VOP_REG(RK3288_SYS_CTRL, 0x1, 15),
  381. };
  382. static const struct vop_data rk3399_vop_big = {
  383. .version = VOP_VERSION(3, 5),
  384. .feature = VOP_FEATURE_OUTPUT_RGB10,
  385. .intr = &rk3366_vop_intr,
  386. .common = &rk3288_common,
  387. .modeset = &rk3288_modeset,
  388. .output = &rk3399_output,
  389. .misc = &rk3368_misc,
  390. .win = rk3368_vop_win_data,
  391. .win_size = ARRAY_SIZE(rk3368_vop_win_data),
  392. };
  393. static const struct vop_win_data rk3399_vop_lit_win_data[] = {
  394. { .base = 0x00, .phy = &rk3288_win01_data,
  395. .type = DRM_PLANE_TYPE_PRIMARY },
  396. { .base = 0x00, .phy = &rk3368_win23_data,
  397. .type = DRM_PLANE_TYPE_CURSOR},
  398. };
  399. static const struct vop_data rk3399_vop_lit = {
  400. .version = VOP_VERSION(3, 6),
  401. .intr = &rk3366_vop_intr,
  402. .common = &rk3288_common,
  403. .modeset = &rk3288_modeset,
  404. .output = &rk3399_output,
  405. .misc = &rk3368_misc,
  406. .win = rk3399_vop_lit_win_data,
  407. .win_size = ARRAY_SIZE(rk3399_vop_lit_win_data),
  408. };
  409. static const struct vop_win_data rk3228_vop_win_data[] = {
  410. { .base = 0x00, .phy = &rk3288_win01_data,
  411. .type = DRM_PLANE_TYPE_PRIMARY },
  412. { .base = 0x40, .phy = &rk3288_win01_data,
  413. .type = DRM_PLANE_TYPE_CURSOR },
  414. };
  415. static const struct vop_data rk3228_vop = {
  416. .version = VOP_VERSION(3, 7),
  417. .feature = VOP_FEATURE_OUTPUT_RGB10,
  418. .intr = &rk3366_vop_intr,
  419. .common = &rk3288_common,
  420. .modeset = &rk3288_modeset,
  421. .output = &rk3399_output,
  422. .misc = &rk3368_misc,
  423. .win = rk3228_vop_win_data,
  424. .win_size = ARRAY_SIZE(rk3228_vop_win_data),
  425. };
  426. static const struct vop_modeset rk3328_modeset = {
  427. .htotal_pw = VOP_REG(RK3328_DSP_HTOTAL_HS_END, 0x1fff1fff, 0),
  428. .hact_st_end = VOP_REG(RK3328_DSP_HACT_ST_END, 0x1fff1fff, 0),
  429. .vtotal_pw = VOP_REG(RK3328_DSP_VTOTAL_VS_END, 0x1fff1fff, 0),
  430. .vact_st_end = VOP_REG(RK3328_DSP_VACT_ST_END, 0x1fff1fff, 0),
  431. .hpost_st_end = VOP_REG(RK3328_POST_DSP_HACT_INFO, 0x1fff1fff, 0),
  432. .vpost_st_end = VOP_REG(RK3328_POST_DSP_VACT_INFO, 0x1fff1fff, 0),
  433. };
  434. static const struct vop_output rk3328_output = {
  435. .rgb_en = VOP_REG(RK3328_SYS_CTRL, 0x1, 12),
  436. .hdmi_en = VOP_REG(RK3328_SYS_CTRL, 0x1, 13),
  437. .edp_en = VOP_REG(RK3328_SYS_CTRL, 0x1, 14),
  438. .mipi_en = VOP_REG(RK3328_SYS_CTRL, 0x1, 15),
  439. .rgb_pin_pol = VOP_REG(RK3328_DSP_CTRL1, 0xf, 16),
  440. .hdmi_pin_pol = VOP_REG(RK3328_DSP_CTRL1, 0xf, 20),
  441. .edp_pin_pol = VOP_REG(RK3328_DSP_CTRL1, 0xf, 24),
  442. .mipi_pin_pol = VOP_REG(RK3328_DSP_CTRL1, 0xf, 28),
  443. };
  444. static const struct vop_misc rk3328_misc = {
  445. .global_regdone_en = VOP_REG(RK3328_SYS_CTRL, 0x1, 11),
  446. };
  447. static const struct vop_common rk3328_common = {
  448. .standby = VOP_REG_SYNC(RK3328_SYS_CTRL, 0x1, 22),
  449. .dither_down = VOP_REG(RK3328_DSP_CTRL1, 0xf, 1),
  450. .dither_up = VOP_REG(RK3328_DSP_CTRL1, 0x1, 6),
  451. .dsp_blank = VOP_REG(RK3328_DSP_CTRL0, 0x3, 18),
  452. .out_mode = VOP_REG(RK3328_DSP_CTRL0, 0xf, 0),
  453. .cfg_done = VOP_REG_SYNC(RK3328_REG_CFG_DONE, 0x1, 0),
  454. };
  455. static const struct vop_intr rk3328_vop_intr = {
  456. .intrs = rk3368_vop_intrs,
  457. .nintrs = ARRAY_SIZE(rk3368_vop_intrs),
  458. .line_flag_num[0] = VOP_REG(RK3328_LINE_FLAG, 0xffff, 0),
  459. .line_flag_num[1] = VOP_REG(RK3328_LINE_FLAG, 0xffff, 16),
  460. .status = VOP_REG_MASK_SYNC(RK3328_INTR_STATUS0, 0xffff, 0),
  461. .enable = VOP_REG_MASK_SYNC(RK3328_INTR_EN0, 0xffff, 0),
  462. .clear = VOP_REG_MASK_SYNC(RK3328_INTR_CLEAR0, 0xffff, 0),
  463. };
  464. static const struct vop_win_data rk3328_vop_win_data[] = {
  465. { .base = 0xd0, .phy = &rk3288_win01_data,
  466. .type = DRM_PLANE_TYPE_PRIMARY },
  467. { .base = 0x1d0, .phy = &rk3288_win01_data,
  468. .type = DRM_PLANE_TYPE_OVERLAY },
  469. { .base = 0x2d0, .phy = &rk3288_win01_data,
  470. .type = DRM_PLANE_TYPE_CURSOR },
  471. };
  472. static const struct vop_data rk3328_vop = {
  473. .version = VOP_VERSION(3, 8),
  474. .feature = VOP_FEATURE_OUTPUT_RGB10,
  475. .intr = &rk3328_vop_intr,
  476. .common = &rk3328_common,
  477. .modeset = &rk3328_modeset,
  478. .output = &rk3328_output,
  479. .misc = &rk3328_misc,
  480. .win = rk3328_vop_win_data,
  481. .win_size = ARRAY_SIZE(rk3328_vop_win_data),
  482. };
  483. static const struct of_device_id vop_driver_dt_match[] = {
  484. { .compatible = "rockchip,rk3036-vop",
  485. .data = &rk3036_vop },
  486. { .compatible = "rockchip,rk3126-vop",
  487. .data = &rk3126_vop },
  488. { .compatible = "rockchip,rk3288-vop",
  489. .data = &rk3288_vop },
  490. { .compatible = "rockchip,rk3368-vop",
  491. .data = &rk3368_vop },
  492. { .compatible = "rockchip,rk3366-vop",
  493. .data = &rk3366_vop },
  494. { .compatible = "rockchip,rk3399-vop-big",
  495. .data = &rk3399_vop_big },
  496. { .compatible = "rockchip,rk3399-vop-lit",
  497. .data = &rk3399_vop_lit },
  498. { .compatible = "rockchip,rk3228-vop",
  499. .data = &rk3228_vop },
  500. { .compatible = "rockchip,rk3328-vop",
  501. .data = &rk3328_vop },
  502. {},
  503. };
  504. MODULE_DEVICE_TABLE(of, vop_driver_dt_match);
  505. static int vop_probe(struct platform_device *pdev)
  506. {
  507. struct device *dev = &pdev->dev;
  508. if (!dev->of_node) {
  509. DRM_DEV_ERROR(dev, "can't find vop devices\n");
  510. return -ENODEV;
  511. }
  512. return component_add(dev, &vop_component_ops);
  513. }
  514. static int vop_remove(struct platform_device *pdev)
  515. {
  516. component_del(&pdev->dev, &vop_component_ops);
  517. return 0;
  518. }
  519. struct platform_driver vop_platform_driver = {
  520. .probe = vop_probe,
  521. .remove = vop_remove,
  522. .driver = {
  523. .name = "rockchip-vop",
  524. .of_match_table = of_match_ptr(vop_driver_dt_match),
  525. },
  526. };