sti_gdp.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) STMicroelectronics SA 2014
  4. * Authors: Benjamin Gaignard <benjamin.gaignard@st.com>
  5. * Fabien Dessenne <fabien.dessenne@st.com>
  6. * for STMicroelectronics.
  7. */
  8. #include <linux/seq_file.h>
  9. #include <drm/drm_atomic.h>
  10. #include <drm/drm_fb_cma_helper.h>
  11. #include <drm/drm_gem_cma_helper.h>
  12. #include "sti_compositor.h"
  13. #include "sti_gdp.h"
  14. #include "sti_plane.h"
  15. #include "sti_vtg.h"
  16. #define ALPHASWITCH BIT(6)
  17. #define ENA_COLOR_FILL BIT(8)
  18. #define BIGNOTLITTLE BIT(23)
  19. #define WAIT_NEXT_VSYNC BIT(31)
  20. /* GDP color formats */
  21. #define GDP_RGB565 0x00
  22. #define GDP_RGB888 0x01
  23. #define GDP_RGB888_32 0x02
  24. #define GDP_XBGR8888 (GDP_RGB888_32 | BIGNOTLITTLE | ALPHASWITCH)
  25. #define GDP_ARGB8565 0x04
  26. #define GDP_ARGB8888 0x05
  27. #define GDP_ABGR8888 (GDP_ARGB8888 | BIGNOTLITTLE | ALPHASWITCH)
  28. #define GDP_ARGB1555 0x06
  29. #define GDP_ARGB4444 0x07
  30. #define GDP2STR(fmt) { GDP_ ## fmt, #fmt }
  31. static struct gdp_format_to_str {
  32. int format;
  33. char name[20];
  34. } gdp_format_to_str[] = {
  35. GDP2STR(RGB565),
  36. GDP2STR(RGB888),
  37. GDP2STR(RGB888_32),
  38. GDP2STR(XBGR8888),
  39. GDP2STR(ARGB8565),
  40. GDP2STR(ARGB8888),
  41. GDP2STR(ABGR8888),
  42. GDP2STR(ARGB1555),
  43. GDP2STR(ARGB4444)
  44. };
  45. #define GAM_GDP_CTL_OFFSET 0x00
  46. #define GAM_GDP_AGC_OFFSET 0x04
  47. #define GAM_GDP_VPO_OFFSET 0x0C
  48. #define GAM_GDP_VPS_OFFSET 0x10
  49. #define GAM_GDP_PML_OFFSET 0x14
  50. #define GAM_GDP_PMP_OFFSET 0x18
  51. #define GAM_GDP_SIZE_OFFSET 0x1C
  52. #define GAM_GDP_NVN_OFFSET 0x24
  53. #define GAM_GDP_KEY1_OFFSET 0x28
  54. #define GAM_GDP_KEY2_OFFSET 0x2C
  55. #define GAM_GDP_PPT_OFFSET 0x34
  56. #define GAM_GDP_CML_OFFSET 0x3C
  57. #define GAM_GDP_MST_OFFSET 0x68
  58. #define GAM_GDP_ALPHARANGE_255 BIT(5)
  59. #define GAM_GDP_AGC_FULL_RANGE 0x00808080
  60. #define GAM_GDP_PPT_IGNORE (BIT(1) | BIT(0))
  61. #define GAM_GDP_SIZE_MAX_WIDTH 3840
  62. #define GAM_GDP_SIZE_MAX_HEIGHT 2160
  63. #define GDP_NODE_NB_BANK 2
  64. #define GDP_NODE_PER_FIELD 2
  65. struct sti_gdp_node {
  66. u32 gam_gdp_ctl;
  67. u32 gam_gdp_agc;
  68. u32 reserved1;
  69. u32 gam_gdp_vpo;
  70. u32 gam_gdp_vps;
  71. u32 gam_gdp_pml;
  72. u32 gam_gdp_pmp;
  73. u32 gam_gdp_size;
  74. u32 reserved2;
  75. u32 gam_gdp_nvn;
  76. u32 gam_gdp_key1;
  77. u32 gam_gdp_key2;
  78. u32 reserved3;
  79. u32 gam_gdp_ppt;
  80. u32 reserved4;
  81. u32 gam_gdp_cml;
  82. };
  83. struct sti_gdp_node_list {
  84. struct sti_gdp_node *top_field;
  85. dma_addr_t top_field_paddr;
  86. struct sti_gdp_node *btm_field;
  87. dma_addr_t btm_field_paddr;
  88. };
  89. /**
  90. * STI GDP structure
  91. *
  92. * @sti_plane: sti_plane structure
  93. * @dev: driver device
  94. * @regs: gdp registers
  95. * @clk_pix: pixel clock for the current gdp
  96. * @clk_main_parent: gdp parent clock if main path used
  97. * @clk_aux_parent: gdp parent clock if aux path used
  98. * @vtg_field_nb: callback for VTG FIELD (top or bottom) notification
  99. * @is_curr_top: true if the current node processed is the top field
  100. * @node_list: array of node list
  101. * @vtg: registered vtg
  102. */
  103. struct sti_gdp {
  104. struct sti_plane plane;
  105. struct device *dev;
  106. void __iomem *regs;
  107. struct clk *clk_pix;
  108. struct clk *clk_main_parent;
  109. struct clk *clk_aux_parent;
  110. struct notifier_block vtg_field_nb;
  111. bool is_curr_top;
  112. struct sti_gdp_node_list node_list[GDP_NODE_NB_BANK];
  113. struct sti_vtg *vtg;
  114. };
  115. #define to_sti_gdp(x) container_of(x, struct sti_gdp, plane)
  116. static const uint32_t gdp_supported_formats[] = {
  117. DRM_FORMAT_XRGB8888,
  118. DRM_FORMAT_XBGR8888,
  119. DRM_FORMAT_ARGB8888,
  120. DRM_FORMAT_ABGR8888,
  121. DRM_FORMAT_ARGB4444,
  122. DRM_FORMAT_ARGB1555,
  123. DRM_FORMAT_RGB565,
  124. DRM_FORMAT_RGB888,
  125. };
  126. #define DBGFS_DUMP(reg) seq_printf(s, "\n %-25s 0x%08X", #reg, \
  127. readl(gdp->regs + reg ## _OFFSET))
  128. static void gdp_dbg_ctl(struct seq_file *s, int val)
  129. {
  130. int i;
  131. seq_puts(s, "\tColor:");
  132. for (i = 0; i < ARRAY_SIZE(gdp_format_to_str); i++) {
  133. if (gdp_format_to_str[i].format == (val & 0x1F)) {
  134. seq_puts(s, gdp_format_to_str[i].name);
  135. break;
  136. }
  137. }
  138. if (i == ARRAY_SIZE(gdp_format_to_str))
  139. seq_puts(s, "<UNKNOWN>");
  140. seq_printf(s, "\tWaitNextVsync:%d", val & WAIT_NEXT_VSYNC ? 1 : 0);
  141. }
  142. static void gdp_dbg_vpo(struct seq_file *s, int val)
  143. {
  144. seq_printf(s, "\txdo:%4d\tydo:%4d", val & 0xFFFF, (val >> 16) & 0xFFFF);
  145. }
  146. static void gdp_dbg_vps(struct seq_file *s, int val)
  147. {
  148. seq_printf(s, "\txds:%4d\tyds:%4d", val & 0xFFFF, (val >> 16) & 0xFFFF);
  149. }
  150. static void gdp_dbg_size(struct seq_file *s, int val)
  151. {
  152. seq_printf(s, "\t%d x %d", val & 0xFFFF, (val >> 16) & 0xFFFF);
  153. }
  154. static void gdp_dbg_nvn(struct seq_file *s, struct sti_gdp *gdp, int val)
  155. {
  156. void *base = NULL;
  157. unsigned int i;
  158. for (i = 0; i < GDP_NODE_NB_BANK; i++) {
  159. if (gdp->node_list[i].top_field_paddr == val) {
  160. base = gdp->node_list[i].top_field;
  161. break;
  162. }
  163. if (gdp->node_list[i].btm_field_paddr == val) {
  164. base = gdp->node_list[i].btm_field;
  165. break;
  166. }
  167. }
  168. if (base)
  169. seq_printf(s, "\tVirt @: %p", base);
  170. }
  171. static void gdp_dbg_ppt(struct seq_file *s, int val)
  172. {
  173. if (val & GAM_GDP_PPT_IGNORE)
  174. seq_puts(s, "\tNot displayed on mixer!");
  175. }
  176. static void gdp_dbg_mst(struct seq_file *s, int val)
  177. {
  178. if (val & 1)
  179. seq_puts(s, "\tBUFFER UNDERFLOW!");
  180. }
  181. static int gdp_dbg_show(struct seq_file *s, void *data)
  182. {
  183. struct drm_info_node *node = s->private;
  184. struct sti_gdp *gdp = (struct sti_gdp *)node->info_ent->data;
  185. struct drm_plane *drm_plane = &gdp->plane.drm_plane;
  186. struct drm_crtc *crtc;
  187. drm_modeset_lock(&drm_plane->mutex, NULL);
  188. crtc = drm_plane->state->crtc;
  189. drm_modeset_unlock(&drm_plane->mutex);
  190. seq_printf(s, "%s: (vaddr = 0x%p)",
  191. sti_plane_to_str(&gdp->plane), gdp->regs);
  192. DBGFS_DUMP(GAM_GDP_CTL);
  193. gdp_dbg_ctl(s, readl(gdp->regs + GAM_GDP_CTL_OFFSET));
  194. DBGFS_DUMP(GAM_GDP_AGC);
  195. DBGFS_DUMP(GAM_GDP_VPO);
  196. gdp_dbg_vpo(s, readl(gdp->regs + GAM_GDP_VPO_OFFSET));
  197. DBGFS_DUMP(GAM_GDP_VPS);
  198. gdp_dbg_vps(s, readl(gdp->regs + GAM_GDP_VPS_OFFSET));
  199. DBGFS_DUMP(GAM_GDP_PML);
  200. DBGFS_DUMP(GAM_GDP_PMP);
  201. DBGFS_DUMP(GAM_GDP_SIZE);
  202. gdp_dbg_size(s, readl(gdp->regs + GAM_GDP_SIZE_OFFSET));
  203. DBGFS_DUMP(GAM_GDP_NVN);
  204. gdp_dbg_nvn(s, gdp, readl(gdp->regs + GAM_GDP_NVN_OFFSET));
  205. DBGFS_DUMP(GAM_GDP_KEY1);
  206. DBGFS_DUMP(GAM_GDP_KEY2);
  207. DBGFS_DUMP(GAM_GDP_PPT);
  208. gdp_dbg_ppt(s, readl(gdp->regs + GAM_GDP_PPT_OFFSET));
  209. DBGFS_DUMP(GAM_GDP_CML);
  210. DBGFS_DUMP(GAM_GDP_MST);
  211. gdp_dbg_mst(s, readl(gdp->regs + GAM_GDP_MST_OFFSET));
  212. seq_puts(s, "\n\n");
  213. if (!crtc)
  214. seq_puts(s, " Not connected to any DRM CRTC\n");
  215. else
  216. seq_printf(s, " Connected to DRM CRTC #%d (%s)\n",
  217. crtc->base.id, sti_mixer_to_str(to_sti_mixer(crtc)));
  218. return 0;
  219. }
  220. static void gdp_node_dump_node(struct seq_file *s, struct sti_gdp_node *node)
  221. {
  222. seq_printf(s, "\t@:0x%p", node);
  223. seq_printf(s, "\n\tCTL 0x%08X", node->gam_gdp_ctl);
  224. gdp_dbg_ctl(s, node->gam_gdp_ctl);
  225. seq_printf(s, "\n\tAGC 0x%08X", node->gam_gdp_agc);
  226. seq_printf(s, "\n\tVPO 0x%08X", node->gam_gdp_vpo);
  227. gdp_dbg_vpo(s, node->gam_gdp_vpo);
  228. seq_printf(s, "\n\tVPS 0x%08X", node->gam_gdp_vps);
  229. gdp_dbg_vps(s, node->gam_gdp_vps);
  230. seq_printf(s, "\n\tPML 0x%08X", node->gam_gdp_pml);
  231. seq_printf(s, "\n\tPMP 0x%08X", node->gam_gdp_pmp);
  232. seq_printf(s, "\n\tSIZE 0x%08X", node->gam_gdp_size);
  233. gdp_dbg_size(s, node->gam_gdp_size);
  234. seq_printf(s, "\n\tNVN 0x%08X", node->gam_gdp_nvn);
  235. seq_printf(s, "\n\tKEY1 0x%08X", node->gam_gdp_key1);
  236. seq_printf(s, "\n\tKEY2 0x%08X", node->gam_gdp_key2);
  237. seq_printf(s, "\n\tPPT 0x%08X", node->gam_gdp_ppt);
  238. gdp_dbg_ppt(s, node->gam_gdp_ppt);
  239. seq_printf(s, "\n\tCML 0x%08X\n", node->gam_gdp_cml);
  240. }
  241. static int gdp_node_dbg_show(struct seq_file *s, void *arg)
  242. {
  243. struct drm_info_node *node = s->private;
  244. struct sti_gdp *gdp = (struct sti_gdp *)node->info_ent->data;
  245. unsigned int b;
  246. for (b = 0; b < GDP_NODE_NB_BANK; b++) {
  247. seq_printf(s, "\n%s[%d].top", sti_plane_to_str(&gdp->plane), b);
  248. gdp_node_dump_node(s, gdp->node_list[b].top_field);
  249. seq_printf(s, "\n%s[%d].btm", sti_plane_to_str(&gdp->plane), b);
  250. gdp_node_dump_node(s, gdp->node_list[b].btm_field);
  251. }
  252. return 0;
  253. }
  254. static struct drm_info_list gdp0_debugfs_files[] = {
  255. { "gdp0", gdp_dbg_show, 0, NULL },
  256. { "gdp0_node", gdp_node_dbg_show, 0, NULL },
  257. };
  258. static struct drm_info_list gdp1_debugfs_files[] = {
  259. { "gdp1", gdp_dbg_show, 0, NULL },
  260. { "gdp1_node", gdp_node_dbg_show, 0, NULL },
  261. };
  262. static struct drm_info_list gdp2_debugfs_files[] = {
  263. { "gdp2", gdp_dbg_show, 0, NULL },
  264. { "gdp2_node", gdp_node_dbg_show, 0, NULL },
  265. };
  266. static struct drm_info_list gdp3_debugfs_files[] = {
  267. { "gdp3", gdp_dbg_show, 0, NULL },
  268. { "gdp3_node", gdp_node_dbg_show, 0, NULL },
  269. };
  270. static int gdp_debugfs_init(struct sti_gdp *gdp, struct drm_minor *minor)
  271. {
  272. unsigned int i;
  273. struct drm_info_list *gdp_debugfs_files;
  274. int nb_files;
  275. switch (gdp->plane.desc) {
  276. case STI_GDP_0:
  277. gdp_debugfs_files = gdp0_debugfs_files;
  278. nb_files = ARRAY_SIZE(gdp0_debugfs_files);
  279. break;
  280. case STI_GDP_1:
  281. gdp_debugfs_files = gdp1_debugfs_files;
  282. nb_files = ARRAY_SIZE(gdp1_debugfs_files);
  283. break;
  284. case STI_GDP_2:
  285. gdp_debugfs_files = gdp2_debugfs_files;
  286. nb_files = ARRAY_SIZE(gdp2_debugfs_files);
  287. break;
  288. case STI_GDP_3:
  289. gdp_debugfs_files = gdp3_debugfs_files;
  290. nb_files = ARRAY_SIZE(gdp3_debugfs_files);
  291. break;
  292. default:
  293. return -EINVAL;
  294. }
  295. for (i = 0; i < nb_files; i++)
  296. gdp_debugfs_files[i].data = gdp;
  297. return drm_debugfs_create_files(gdp_debugfs_files,
  298. nb_files,
  299. minor->debugfs_root, minor);
  300. }
  301. static int sti_gdp_fourcc2format(int fourcc)
  302. {
  303. switch (fourcc) {
  304. case DRM_FORMAT_XRGB8888:
  305. return GDP_RGB888_32;
  306. case DRM_FORMAT_XBGR8888:
  307. return GDP_XBGR8888;
  308. case DRM_FORMAT_ARGB8888:
  309. return GDP_ARGB8888;
  310. case DRM_FORMAT_ABGR8888:
  311. return GDP_ABGR8888;
  312. case DRM_FORMAT_ARGB4444:
  313. return GDP_ARGB4444;
  314. case DRM_FORMAT_ARGB1555:
  315. return GDP_ARGB1555;
  316. case DRM_FORMAT_RGB565:
  317. return GDP_RGB565;
  318. case DRM_FORMAT_RGB888:
  319. return GDP_RGB888;
  320. }
  321. return -1;
  322. }
  323. static int sti_gdp_get_alpharange(int format)
  324. {
  325. switch (format) {
  326. case GDP_ARGB8565:
  327. case GDP_ARGB8888:
  328. case GDP_ABGR8888:
  329. return GAM_GDP_ALPHARANGE_255;
  330. }
  331. return 0;
  332. }
  333. /**
  334. * sti_gdp_get_free_nodes
  335. * @gdp: gdp pointer
  336. *
  337. * Look for a GDP node list that is not currently read by the HW.
  338. *
  339. * RETURNS:
  340. * Pointer to the free GDP node list
  341. */
  342. static struct sti_gdp_node_list *sti_gdp_get_free_nodes(struct sti_gdp *gdp)
  343. {
  344. int hw_nvn;
  345. unsigned int i;
  346. hw_nvn = readl(gdp->regs + GAM_GDP_NVN_OFFSET);
  347. if (!hw_nvn)
  348. goto end;
  349. for (i = 0; i < GDP_NODE_NB_BANK; i++)
  350. if ((hw_nvn != gdp->node_list[i].btm_field_paddr) &&
  351. (hw_nvn != gdp->node_list[i].top_field_paddr))
  352. return &gdp->node_list[i];
  353. /* in hazardious cases restart with the first node */
  354. DRM_ERROR("inconsistent NVN for %s: 0x%08X\n",
  355. sti_plane_to_str(&gdp->plane), hw_nvn);
  356. end:
  357. return &gdp->node_list[0];
  358. }
  359. /**
  360. * sti_gdp_get_current_nodes
  361. * @gdp: gdp pointer
  362. *
  363. * Look for GDP nodes that are currently read by the HW.
  364. *
  365. * RETURNS:
  366. * Pointer to the current GDP node list
  367. */
  368. static
  369. struct sti_gdp_node_list *sti_gdp_get_current_nodes(struct sti_gdp *gdp)
  370. {
  371. int hw_nvn;
  372. unsigned int i;
  373. hw_nvn = readl(gdp->regs + GAM_GDP_NVN_OFFSET);
  374. if (!hw_nvn)
  375. goto end;
  376. for (i = 0; i < GDP_NODE_NB_BANK; i++)
  377. if ((hw_nvn == gdp->node_list[i].btm_field_paddr) ||
  378. (hw_nvn == gdp->node_list[i].top_field_paddr))
  379. return &gdp->node_list[i];
  380. end:
  381. DRM_DEBUG_DRIVER("Warning, NVN 0x%08X for %s does not match any node\n",
  382. hw_nvn, sti_plane_to_str(&gdp->plane));
  383. return NULL;
  384. }
  385. /**
  386. * sti_gdp_disable
  387. * @gdp: gdp pointer
  388. *
  389. * Disable a GDP.
  390. */
  391. static void sti_gdp_disable(struct sti_gdp *gdp)
  392. {
  393. unsigned int i;
  394. DRM_DEBUG_DRIVER("%s\n", sti_plane_to_str(&gdp->plane));
  395. /* Set the nodes as 'to be ignored on mixer' */
  396. for (i = 0; i < GDP_NODE_NB_BANK; i++) {
  397. gdp->node_list[i].top_field->gam_gdp_ppt |= GAM_GDP_PPT_IGNORE;
  398. gdp->node_list[i].btm_field->gam_gdp_ppt |= GAM_GDP_PPT_IGNORE;
  399. }
  400. if (sti_vtg_unregister_client(gdp->vtg, &gdp->vtg_field_nb))
  401. DRM_DEBUG_DRIVER("Warning: cannot unregister VTG notifier\n");
  402. if (gdp->clk_pix)
  403. clk_disable_unprepare(gdp->clk_pix);
  404. gdp->plane.status = STI_PLANE_DISABLED;
  405. gdp->vtg = NULL;
  406. }
  407. /**
  408. * sti_gdp_field_cb
  409. * @nb: notifier block
  410. * @event: event message
  411. * @data: private data
  412. *
  413. * Handle VTG top field and bottom field event.
  414. *
  415. * RETURNS:
  416. * 0 on success.
  417. */
  418. static int sti_gdp_field_cb(struct notifier_block *nb,
  419. unsigned long event, void *data)
  420. {
  421. struct sti_gdp *gdp = container_of(nb, struct sti_gdp, vtg_field_nb);
  422. if (gdp->plane.status == STI_PLANE_FLUSHING) {
  423. /* disable need to be synchronize on vsync event */
  424. DRM_DEBUG_DRIVER("Vsync event received => disable %s\n",
  425. sti_plane_to_str(&gdp->plane));
  426. sti_gdp_disable(gdp);
  427. }
  428. switch (event) {
  429. case VTG_TOP_FIELD_EVENT:
  430. gdp->is_curr_top = true;
  431. break;
  432. case VTG_BOTTOM_FIELD_EVENT:
  433. gdp->is_curr_top = false;
  434. break;
  435. default:
  436. DRM_ERROR("unsupported event: %lu\n", event);
  437. break;
  438. }
  439. return 0;
  440. }
  441. static void sti_gdp_init(struct sti_gdp *gdp)
  442. {
  443. struct device_node *np = gdp->dev->of_node;
  444. dma_addr_t dma_addr;
  445. void *base;
  446. unsigned int i, size;
  447. /* Allocate all the nodes within a single memory page */
  448. size = sizeof(struct sti_gdp_node) *
  449. GDP_NODE_PER_FIELD * GDP_NODE_NB_BANK;
  450. base = dma_alloc_wc(gdp->dev, size, &dma_addr, GFP_KERNEL | GFP_DMA);
  451. if (!base) {
  452. DRM_ERROR("Failed to allocate memory for GDP node\n");
  453. return;
  454. }
  455. memset(base, 0, size);
  456. for (i = 0; i < GDP_NODE_NB_BANK; i++) {
  457. if (dma_addr & 0xF) {
  458. DRM_ERROR("Mem alignment failed\n");
  459. return;
  460. }
  461. gdp->node_list[i].top_field = base;
  462. gdp->node_list[i].top_field_paddr = dma_addr;
  463. DRM_DEBUG_DRIVER("node[%d].top_field=%p\n", i, base);
  464. base += sizeof(struct sti_gdp_node);
  465. dma_addr += sizeof(struct sti_gdp_node);
  466. if (dma_addr & 0xF) {
  467. DRM_ERROR("Mem alignment failed\n");
  468. return;
  469. }
  470. gdp->node_list[i].btm_field = base;
  471. gdp->node_list[i].btm_field_paddr = dma_addr;
  472. DRM_DEBUG_DRIVER("node[%d].btm_field=%p\n", i, base);
  473. base += sizeof(struct sti_gdp_node);
  474. dma_addr += sizeof(struct sti_gdp_node);
  475. }
  476. if (of_device_is_compatible(np, "st,stih407-compositor")) {
  477. /* GDP of STiH407 chip have its own pixel clock */
  478. char *clk_name;
  479. switch (gdp->plane.desc) {
  480. case STI_GDP_0:
  481. clk_name = "pix_gdp1";
  482. break;
  483. case STI_GDP_1:
  484. clk_name = "pix_gdp2";
  485. break;
  486. case STI_GDP_2:
  487. clk_name = "pix_gdp3";
  488. break;
  489. case STI_GDP_3:
  490. clk_name = "pix_gdp4";
  491. break;
  492. default:
  493. DRM_ERROR("GDP id not recognized\n");
  494. return;
  495. }
  496. gdp->clk_pix = devm_clk_get(gdp->dev, clk_name);
  497. if (IS_ERR(gdp->clk_pix))
  498. DRM_ERROR("Cannot get %s clock\n", clk_name);
  499. gdp->clk_main_parent = devm_clk_get(gdp->dev, "main_parent");
  500. if (IS_ERR(gdp->clk_main_parent))
  501. DRM_ERROR("Cannot get main_parent clock\n");
  502. gdp->clk_aux_parent = devm_clk_get(gdp->dev, "aux_parent");
  503. if (IS_ERR(gdp->clk_aux_parent))
  504. DRM_ERROR("Cannot get aux_parent clock\n");
  505. }
  506. }
  507. /**
  508. * sti_gdp_get_dst
  509. * @dev: device
  510. * @dst: requested destination size
  511. * @src: source size
  512. *
  513. * Return the cropped / clamped destination size
  514. *
  515. * RETURNS:
  516. * cropped / clamped destination size
  517. */
  518. static int sti_gdp_get_dst(struct device *dev, int dst, int src)
  519. {
  520. if (dst == src)
  521. return dst;
  522. if (dst < src) {
  523. dev_dbg(dev, "WARNING: GDP scale not supported, will crop\n");
  524. return dst;
  525. }
  526. dev_dbg(dev, "WARNING: GDP scale not supported, will clamp\n");
  527. return src;
  528. }
  529. static int sti_gdp_atomic_check(struct drm_plane *drm_plane,
  530. struct drm_plane_state *state)
  531. {
  532. struct sti_plane *plane = to_sti_plane(drm_plane);
  533. struct sti_gdp *gdp = to_sti_gdp(plane);
  534. struct drm_crtc *crtc = state->crtc;
  535. struct drm_framebuffer *fb = state->fb;
  536. struct drm_crtc_state *crtc_state;
  537. struct sti_mixer *mixer;
  538. struct drm_display_mode *mode;
  539. int dst_x, dst_y, dst_w, dst_h;
  540. int src_x, src_y, src_w, src_h;
  541. int format;
  542. /* no need for further checks if the plane is being disabled */
  543. if (!crtc || !fb)
  544. return 0;
  545. mixer = to_sti_mixer(crtc);
  546. crtc_state = drm_atomic_get_crtc_state(state->state, crtc);
  547. mode = &crtc_state->mode;
  548. dst_x = state->crtc_x;
  549. dst_y = state->crtc_y;
  550. dst_w = clamp_val(state->crtc_w, 0, mode->hdisplay - dst_x);
  551. dst_h = clamp_val(state->crtc_h, 0, mode->vdisplay - dst_y);
  552. /* src_x are in 16.16 format */
  553. src_x = state->src_x >> 16;
  554. src_y = state->src_y >> 16;
  555. src_w = clamp_val(state->src_w >> 16, 0, GAM_GDP_SIZE_MAX_WIDTH);
  556. src_h = clamp_val(state->src_h >> 16, 0, GAM_GDP_SIZE_MAX_HEIGHT);
  557. format = sti_gdp_fourcc2format(fb->format->format);
  558. if (format == -1) {
  559. DRM_ERROR("Format not supported by GDP %.4s\n",
  560. (char *)&fb->format->format);
  561. return -EINVAL;
  562. }
  563. if (!drm_fb_cma_get_gem_obj(fb, 0)) {
  564. DRM_ERROR("Can't get CMA GEM object for fb\n");
  565. return -EINVAL;
  566. }
  567. /* Set gdp clock */
  568. if (mode->clock && gdp->clk_pix) {
  569. struct clk *clkp;
  570. int rate = mode->clock * 1000;
  571. int res;
  572. /*
  573. * According to the mixer used, the gdp pixel clock
  574. * should have a different parent clock.
  575. */
  576. if (mixer->id == STI_MIXER_MAIN)
  577. clkp = gdp->clk_main_parent;
  578. else
  579. clkp = gdp->clk_aux_parent;
  580. if (clkp)
  581. clk_set_parent(gdp->clk_pix, clkp);
  582. res = clk_set_rate(gdp->clk_pix, rate);
  583. if (res < 0) {
  584. DRM_ERROR("Cannot set rate (%dHz) for gdp\n",
  585. rate);
  586. return -EINVAL;
  587. }
  588. }
  589. DRM_DEBUG_KMS("CRTC:%d (%s) drm plane:%d (%s)\n",
  590. crtc->base.id, sti_mixer_to_str(mixer),
  591. drm_plane->base.id, sti_plane_to_str(plane));
  592. DRM_DEBUG_KMS("%s dst=(%dx%d)@(%d,%d) - src=(%dx%d)@(%d,%d)\n",
  593. sti_plane_to_str(plane),
  594. dst_w, dst_h, dst_x, dst_y,
  595. src_w, src_h, src_x, src_y);
  596. return 0;
  597. }
  598. static void sti_gdp_atomic_update(struct drm_plane *drm_plane,
  599. struct drm_plane_state *oldstate)
  600. {
  601. struct drm_plane_state *state = drm_plane->state;
  602. struct sti_plane *plane = to_sti_plane(drm_plane);
  603. struct sti_gdp *gdp = to_sti_gdp(plane);
  604. struct drm_crtc *crtc = state->crtc;
  605. struct drm_framebuffer *fb = state->fb;
  606. struct drm_display_mode *mode;
  607. int dst_x, dst_y, dst_w, dst_h;
  608. int src_x, src_y, src_w, src_h;
  609. struct drm_gem_cma_object *cma_obj;
  610. struct sti_gdp_node_list *list;
  611. struct sti_gdp_node_list *curr_list;
  612. struct sti_gdp_node *top_field, *btm_field;
  613. u32 dma_updated_top;
  614. u32 dma_updated_btm;
  615. int format;
  616. unsigned int bpp;
  617. u32 ydo, xdo, yds, xds;
  618. if (!crtc || !fb)
  619. return;
  620. if ((oldstate->fb == state->fb) &&
  621. (oldstate->crtc_x == state->crtc_x) &&
  622. (oldstate->crtc_y == state->crtc_y) &&
  623. (oldstate->crtc_w == state->crtc_w) &&
  624. (oldstate->crtc_h == state->crtc_h) &&
  625. (oldstate->src_x == state->src_x) &&
  626. (oldstate->src_y == state->src_y) &&
  627. (oldstate->src_w == state->src_w) &&
  628. (oldstate->src_h == state->src_h)) {
  629. /* No change since last update, do not post cmd */
  630. DRM_DEBUG_DRIVER("No change, not posting cmd\n");
  631. plane->status = STI_PLANE_UPDATED;
  632. return;
  633. }
  634. if (!gdp->vtg) {
  635. struct sti_compositor *compo = dev_get_drvdata(gdp->dev);
  636. struct sti_mixer *mixer = to_sti_mixer(crtc);
  637. /* Register gdp callback */
  638. gdp->vtg = compo->vtg[mixer->id];
  639. sti_vtg_register_client(gdp->vtg, &gdp->vtg_field_nb, crtc);
  640. clk_prepare_enable(gdp->clk_pix);
  641. }
  642. mode = &crtc->mode;
  643. dst_x = state->crtc_x;
  644. dst_y = state->crtc_y;
  645. dst_w = clamp_val(state->crtc_w, 0, mode->hdisplay - dst_x);
  646. dst_h = clamp_val(state->crtc_h, 0, mode->vdisplay - dst_y);
  647. /* src_x are in 16.16 format */
  648. src_x = state->src_x >> 16;
  649. src_y = state->src_y >> 16;
  650. src_w = clamp_val(state->src_w >> 16, 0, GAM_GDP_SIZE_MAX_WIDTH);
  651. src_h = clamp_val(state->src_h >> 16, 0, GAM_GDP_SIZE_MAX_HEIGHT);
  652. list = sti_gdp_get_free_nodes(gdp);
  653. top_field = list->top_field;
  654. btm_field = list->btm_field;
  655. dev_dbg(gdp->dev, "%s %s top_node:0x%p btm_node:0x%p\n", __func__,
  656. sti_plane_to_str(plane), top_field, btm_field);
  657. /* build the top field */
  658. top_field->gam_gdp_agc = GAM_GDP_AGC_FULL_RANGE;
  659. top_field->gam_gdp_ctl = WAIT_NEXT_VSYNC;
  660. format = sti_gdp_fourcc2format(fb->format->format);
  661. top_field->gam_gdp_ctl |= format;
  662. top_field->gam_gdp_ctl |= sti_gdp_get_alpharange(format);
  663. top_field->gam_gdp_ppt &= ~GAM_GDP_PPT_IGNORE;
  664. cma_obj = drm_fb_cma_get_gem_obj(fb, 0);
  665. DRM_DEBUG_DRIVER("drm FB:%d format:%.4s phys@:0x%lx\n", fb->base.id,
  666. (char *)&fb->format->format,
  667. (unsigned long)cma_obj->paddr);
  668. /* pixel memory location */
  669. bpp = fb->format->cpp[0];
  670. top_field->gam_gdp_pml = (u32)cma_obj->paddr + fb->offsets[0];
  671. top_field->gam_gdp_pml += src_x * bpp;
  672. top_field->gam_gdp_pml += src_y * fb->pitches[0];
  673. /* output parameters (clamped / cropped) */
  674. dst_w = sti_gdp_get_dst(gdp->dev, dst_w, src_w);
  675. dst_h = sti_gdp_get_dst(gdp->dev, dst_h, src_h);
  676. ydo = sti_vtg_get_line_number(*mode, dst_y);
  677. yds = sti_vtg_get_line_number(*mode, dst_y + dst_h - 1);
  678. xdo = sti_vtg_get_pixel_number(*mode, dst_x);
  679. xds = sti_vtg_get_pixel_number(*mode, dst_x + dst_w - 1);
  680. top_field->gam_gdp_vpo = (ydo << 16) | xdo;
  681. top_field->gam_gdp_vps = (yds << 16) | xds;
  682. /* input parameters */
  683. src_w = dst_w;
  684. top_field->gam_gdp_pmp = fb->pitches[0];
  685. top_field->gam_gdp_size = src_h << 16 | src_w;
  686. /* Same content and chained together */
  687. memcpy(btm_field, top_field, sizeof(*btm_field));
  688. top_field->gam_gdp_nvn = list->btm_field_paddr;
  689. btm_field->gam_gdp_nvn = list->top_field_paddr;
  690. /* Interlaced mode */
  691. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  692. btm_field->gam_gdp_pml = top_field->gam_gdp_pml +
  693. fb->pitches[0];
  694. /* Update the NVN field of the 'right' field of the current GDP node
  695. * (being used by the HW) with the address of the updated ('free') top
  696. * field GDP node.
  697. * - In interlaced mode the 'right' field is the bottom field as we
  698. * update frames starting from their top field
  699. * - In progressive mode, we update both bottom and top fields which
  700. * are equal nodes.
  701. * At the next VSYNC, the updated node list will be used by the HW.
  702. */
  703. curr_list = sti_gdp_get_current_nodes(gdp);
  704. dma_updated_top = list->top_field_paddr;
  705. dma_updated_btm = list->btm_field_paddr;
  706. dev_dbg(gdp->dev, "Current NVN:0x%X\n",
  707. readl(gdp->regs + GAM_GDP_NVN_OFFSET));
  708. dev_dbg(gdp->dev, "Posted buff: %lx current buff: %x\n",
  709. (unsigned long)cma_obj->paddr,
  710. readl(gdp->regs + GAM_GDP_PML_OFFSET));
  711. if (!curr_list) {
  712. /* First update or invalid node should directly write in the
  713. * hw register */
  714. DRM_DEBUG_DRIVER("%s first update (or invalid node)\n",
  715. sti_plane_to_str(plane));
  716. writel(gdp->is_curr_top ?
  717. dma_updated_btm : dma_updated_top,
  718. gdp->regs + GAM_GDP_NVN_OFFSET);
  719. goto end;
  720. }
  721. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  722. if (gdp->is_curr_top) {
  723. /* Do not update in the middle of the frame, but
  724. * postpone the update after the bottom field has
  725. * been displayed */
  726. curr_list->btm_field->gam_gdp_nvn = dma_updated_top;
  727. } else {
  728. /* Direct update to avoid one frame delay */
  729. writel(dma_updated_top,
  730. gdp->regs + GAM_GDP_NVN_OFFSET);
  731. }
  732. } else {
  733. /* Direct update for progressive to avoid one frame delay */
  734. writel(dma_updated_top, gdp->regs + GAM_GDP_NVN_OFFSET);
  735. }
  736. end:
  737. sti_plane_update_fps(plane, true, false);
  738. plane->status = STI_PLANE_UPDATED;
  739. }
  740. static void sti_gdp_atomic_disable(struct drm_plane *drm_plane,
  741. struct drm_plane_state *oldstate)
  742. {
  743. struct sti_plane *plane = to_sti_plane(drm_plane);
  744. if (!oldstate->crtc) {
  745. DRM_DEBUG_DRIVER("drm plane:%d not enabled\n",
  746. drm_plane->base.id);
  747. return;
  748. }
  749. DRM_DEBUG_DRIVER("CRTC:%d (%s) drm plane:%d (%s)\n",
  750. oldstate->crtc->base.id,
  751. sti_mixer_to_str(to_sti_mixer(oldstate->crtc)),
  752. drm_plane->base.id, sti_plane_to_str(plane));
  753. plane->status = STI_PLANE_DISABLING;
  754. }
  755. static const struct drm_plane_helper_funcs sti_gdp_helpers_funcs = {
  756. .atomic_check = sti_gdp_atomic_check,
  757. .atomic_update = sti_gdp_atomic_update,
  758. .atomic_disable = sti_gdp_atomic_disable,
  759. };
  760. static void sti_gdp_destroy(struct drm_plane *drm_plane)
  761. {
  762. DRM_DEBUG_DRIVER("\n");
  763. drm_plane_helper_disable(drm_plane, NULL);
  764. drm_plane_cleanup(drm_plane);
  765. }
  766. static int sti_gdp_late_register(struct drm_plane *drm_plane)
  767. {
  768. struct sti_plane *plane = to_sti_plane(drm_plane);
  769. struct sti_gdp *gdp = to_sti_gdp(plane);
  770. return gdp_debugfs_init(gdp, drm_plane->dev->primary);
  771. }
  772. static const struct drm_plane_funcs sti_gdp_plane_helpers_funcs = {
  773. .update_plane = drm_atomic_helper_update_plane,
  774. .disable_plane = drm_atomic_helper_disable_plane,
  775. .destroy = sti_gdp_destroy,
  776. .reset = sti_plane_reset,
  777. .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
  778. .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
  779. .late_register = sti_gdp_late_register,
  780. };
  781. struct drm_plane *sti_gdp_create(struct drm_device *drm_dev,
  782. struct device *dev, int desc,
  783. void __iomem *baseaddr,
  784. unsigned int possible_crtcs,
  785. enum drm_plane_type type)
  786. {
  787. struct sti_gdp *gdp;
  788. int res;
  789. gdp = devm_kzalloc(dev, sizeof(*gdp), GFP_KERNEL);
  790. if (!gdp) {
  791. DRM_ERROR("Failed to allocate memory for GDP\n");
  792. return NULL;
  793. }
  794. gdp->dev = dev;
  795. gdp->regs = baseaddr;
  796. gdp->plane.desc = desc;
  797. gdp->plane.status = STI_PLANE_DISABLED;
  798. gdp->vtg_field_nb.notifier_call = sti_gdp_field_cb;
  799. sti_gdp_init(gdp);
  800. res = drm_universal_plane_init(drm_dev, &gdp->plane.drm_plane,
  801. possible_crtcs,
  802. &sti_gdp_plane_helpers_funcs,
  803. gdp_supported_formats,
  804. ARRAY_SIZE(gdp_supported_formats),
  805. NULL, type, NULL);
  806. if (res) {
  807. DRM_ERROR("Failed to initialize universal plane\n");
  808. goto err;
  809. }
  810. drm_plane_helper_add(&gdp->plane.drm_plane, &sti_gdp_helpers_funcs);
  811. sti_plane_init_property(&gdp->plane, type);
  812. return &gdp->plane.drm_plane;
  813. err:
  814. devm_kfree(dev, gdp);
  815. return NULL;
  816. }