zx_vou_regs.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216
  1. /*
  2. * Copyright 2016 Linaro Ltd.
  3. * Copyright 2016 ZTE Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. */
  10. #ifndef __ZX_VOU_REGS_H__
  11. #define __ZX_VOU_REGS_H__
  12. /* Sub-module offset */
  13. #define MAIN_GL_OFFSET 0x130
  14. #define MAIN_GL_CSC_OFFSET 0x580
  15. #define MAIN_CHN_CSC_OFFSET 0x6c0
  16. #define MAIN_HBSC_OFFSET 0x820
  17. #define MAIN_DITHER_OFFSET 0x960
  18. #define MAIN_RSZ_OFFSET 0x600 /* OTFPPU sub-module */
  19. #define AUX_GL_OFFSET 0x200
  20. #define AUX_GL_CSC_OFFSET 0x5d0
  21. #define AUX_CHN_CSC_OFFSET 0x710
  22. #define AUX_HBSC_OFFSET 0x860
  23. #define AUX_DITHER_OFFSET 0x970
  24. #define AUX_RSZ_OFFSET 0x800
  25. #define OSD_VL0_OFFSET 0x040
  26. #define OSD_VL_OFFSET(i) (OSD_VL0_OFFSET + 0x050 * (i))
  27. #define HBSC_VL0_OFFSET 0x760
  28. #define HBSC_VL_OFFSET(i) (HBSC_VL0_OFFSET + 0x040 * (i))
  29. #define RSZ_VL1_U0 0xa00
  30. #define RSZ_VL_OFFSET(i) (RSZ_VL1_U0 + 0x200 * (i))
  31. /* OSD (GPC_GLOBAL) registers */
  32. #define OSD_INT_STA 0x04
  33. #define OSD_INT_CLRSTA 0x08
  34. #define OSD_INT_MSK 0x0c
  35. #define OSD_INT_AUX_UPT BIT(14)
  36. #define OSD_INT_MAIN_UPT BIT(13)
  37. #define OSD_INT_GL1_LBW BIT(10)
  38. #define OSD_INT_GL0_LBW BIT(9)
  39. #define OSD_INT_VL2_LBW BIT(8)
  40. #define OSD_INT_VL1_LBW BIT(7)
  41. #define OSD_INT_VL0_LBW BIT(6)
  42. #define OSD_INT_BUS_ERR BIT(3)
  43. #define OSD_INT_CFG_ERR BIT(2)
  44. #define OSD_INT_ERROR (\
  45. OSD_INT_GL1_LBW | OSD_INT_GL0_LBW | \
  46. OSD_INT_VL2_LBW | OSD_INT_VL1_LBW | OSD_INT_VL0_LBW | \
  47. OSD_INT_BUS_ERR | OSD_INT_CFG_ERR \
  48. )
  49. #define OSD_INT_ENABLE (OSD_INT_ERROR | OSD_INT_AUX_UPT | OSD_INT_MAIN_UPT)
  50. #define OSD_CTRL0 0x10
  51. #define OSD_CTRL0_VL0_EN BIT(13)
  52. #define OSD_CTRL0_VL0_SEL BIT(12)
  53. #define OSD_CTRL0_VL1_EN BIT(11)
  54. #define OSD_CTRL0_VL1_SEL BIT(10)
  55. #define OSD_CTRL0_VL2_EN BIT(9)
  56. #define OSD_CTRL0_VL2_SEL BIT(8)
  57. #define OSD_CTRL0_GL0_EN BIT(7)
  58. #define OSD_CTRL0_GL0_SEL BIT(6)
  59. #define OSD_CTRL0_GL1_EN BIT(5)
  60. #define OSD_CTRL0_GL1_SEL BIT(4)
  61. #define OSD_RST_CLR 0x1c
  62. #define RST_PER_FRAME BIT(19)
  63. /* Main/Aux channel registers */
  64. #define OSD_MAIN_CHN 0x470
  65. #define OSD_AUX_CHN 0x4d0
  66. #define CHN_CTRL0 0x00
  67. #define CHN_ENABLE BIT(0)
  68. #define CHN_CTRL1 0x04
  69. #define CHN_SCREEN_W_SHIFT 18
  70. #define CHN_SCREEN_W_MASK (0x1fff << CHN_SCREEN_W_SHIFT)
  71. #define CHN_SCREEN_H_SHIFT 5
  72. #define CHN_SCREEN_H_MASK (0x1fff << CHN_SCREEN_H_SHIFT)
  73. #define CHN_UPDATE 0x08
  74. #define CHN_INTERLACE_BUF_CTRL 0x24
  75. #define CHN_INTERLACE_EN BIT(2)
  76. /* Dither registers */
  77. #define OSD_DITHER_CTRL0 0x00
  78. #define DITHER_BYSPASS BIT(31)
  79. /* TIMING_CTRL registers */
  80. #define TIMING_TC_ENABLE 0x04
  81. #define AUX_TC_EN BIT(1)
  82. #define MAIN_TC_EN BIT(0)
  83. #define FIR_MAIN_ACTIVE 0x08
  84. #define FIR_AUX_ACTIVE 0x0c
  85. #define V_ACTIVE_SHIFT 16
  86. #define V_ACTIVE_MASK (0xffff << V_ACTIVE_SHIFT)
  87. #define H_ACTIVE_SHIFT 0
  88. #define H_ACTIVE_MASK (0xffff << H_ACTIVE_SHIFT)
  89. #define FIR_MAIN_H_TIMING 0x10
  90. #define FIR_MAIN_V_TIMING 0x14
  91. #define FIR_AUX_H_TIMING 0x18
  92. #define FIR_AUX_V_TIMING 0x1c
  93. #define SYNC_WIDE_SHIFT 22
  94. #define SYNC_WIDE_MASK (0x3ff << SYNC_WIDE_SHIFT)
  95. #define BACK_PORCH_SHIFT 11
  96. #define BACK_PORCH_MASK (0x7ff << BACK_PORCH_SHIFT)
  97. #define FRONT_PORCH_SHIFT 0
  98. #define FRONT_PORCH_MASK (0x7ff << FRONT_PORCH_SHIFT)
  99. #define TIMING_CTRL 0x20
  100. #define AUX_POL_SHIFT 3
  101. #define AUX_POL_MASK (0x7 << AUX_POL_SHIFT)
  102. #define MAIN_POL_SHIFT 0
  103. #define MAIN_POL_MASK (0x7 << MAIN_POL_SHIFT)
  104. #define POL_DE_SHIFT 2
  105. #define POL_VSYNC_SHIFT 1
  106. #define POL_HSYNC_SHIFT 0
  107. #define TIMING_INT_CTRL 0x24
  108. #define TIMING_INT_STATE 0x28
  109. #define TIMING_INT_AUX_FRAME BIT(3)
  110. #define TIMING_INT_MAIN_FRAME BIT(1)
  111. #define TIMING_INT_AUX_FRAME_SEL_VSW (0x2 << 10)
  112. #define TIMING_INT_MAIN_FRAME_SEL_VSW (0x2 << 6)
  113. #define TIMING_INT_ENABLE (\
  114. TIMING_INT_MAIN_FRAME_SEL_VSW | TIMING_INT_AUX_FRAME_SEL_VSW | \
  115. TIMING_INT_MAIN_FRAME | TIMING_INT_AUX_FRAME \
  116. )
  117. #define TIMING_MAIN_SHIFT 0x2c
  118. #define TIMING_AUX_SHIFT 0x30
  119. #define H_SHIFT_VAL 0x0048
  120. #define V_SHIFT_VAL 0x0001
  121. #define SCAN_CTRL 0x34
  122. #define AUX_PI_EN BIT(19)
  123. #define MAIN_PI_EN BIT(18)
  124. #define AUX_INTERLACE_SEL BIT(1)
  125. #define MAIN_INTERLACE_SEL BIT(0)
  126. #define SEC_V_ACTIVE 0x38
  127. #define SEC_VACT_MAIN_SHIFT 0
  128. #define SEC_VACT_MAIN_MASK (0xffff << SEC_VACT_MAIN_SHIFT)
  129. #define SEC_VACT_AUX_SHIFT 16
  130. #define SEC_VACT_AUX_MASK (0xffff << SEC_VACT_AUX_SHIFT)
  131. #define SEC_MAIN_V_TIMING 0x3c
  132. #define SEC_AUX_V_TIMING 0x40
  133. #define TIMING_MAIN_PI_SHIFT 0x68
  134. #define TIMING_AUX_PI_SHIFT 0x6c
  135. #define H_PI_SHIFT_VAL 0x000f
  136. #define V_ACTIVE(x) (((x) << V_ACTIVE_SHIFT) & V_ACTIVE_MASK)
  137. #define H_ACTIVE(x) (((x) << H_ACTIVE_SHIFT) & H_ACTIVE_MASK)
  138. #define SYNC_WIDE(x) (((x) << SYNC_WIDE_SHIFT) & SYNC_WIDE_MASK)
  139. #define BACK_PORCH(x) (((x) << BACK_PORCH_SHIFT) & BACK_PORCH_MASK)
  140. #define FRONT_PORCH(x) (((x) << FRONT_PORCH_SHIFT) & FRONT_PORCH_MASK)
  141. /* DTRC registers */
  142. #define DTRC_F0_CTRL 0x2c
  143. #define DTRC_F1_CTRL 0x5c
  144. #define DTRC_DECOMPRESS_BYPASS BIT(17)
  145. #define DTRC_DETILE_CTRL 0x68
  146. #define TILE2RASTESCAN_BYPASS_MODE BIT(30)
  147. #define DETILE_ARIDR_MODE_MASK (0x3 << 0)
  148. #define DETILE_ARID_ALL 0
  149. #define DETILE_ARID_IN_ARIDR 1
  150. #define DETILE_ARID_BYP_BUT_ARIDR 2
  151. #define DETILE_ARID_IN_ARIDR2 3
  152. #define DTRC_ARID 0x6c
  153. #define DTRC_ARID3_SHIFT 24
  154. #define DTRC_ARID3_MASK (0xff << DTRC_ARID3_SHIFT)
  155. #define DTRC_ARID2_SHIFT 16
  156. #define DTRC_ARID2_MASK (0xff << DTRC_ARID2_SHIFT)
  157. #define DTRC_ARID1_SHIFT 8
  158. #define DTRC_ARID1_MASK (0xff << DTRC_ARID1_SHIFT)
  159. #define DTRC_ARID0_SHIFT 0
  160. #define DTRC_ARID0_MASK (0xff << DTRC_ARID0_SHIFT)
  161. #define DTRC_DEC2DDR_ARID 0x70
  162. #define DTRC_ARID3(x) (((x) << DTRC_ARID3_SHIFT) & DTRC_ARID3_MASK)
  163. #define DTRC_ARID2(x) (((x) << DTRC_ARID2_SHIFT) & DTRC_ARID2_MASK)
  164. #define DTRC_ARID1(x) (((x) << DTRC_ARID1_SHIFT) & DTRC_ARID1_MASK)
  165. #define DTRC_ARID0(x) (((x) << DTRC_ARID0_SHIFT) & DTRC_ARID0_MASK)
  166. /* VOU_CTRL registers */
  167. #define VOU_INF_EN 0x00
  168. #define VOU_INF_CH_SEL 0x04
  169. #define VOU_INF_DATA_SEL 0x08
  170. #define VOU_SOFT_RST 0x14
  171. #define VOU_CLK_SEL 0x18
  172. #define VGA_AUX_DIV_SHIFT 29
  173. #define VGA_MAIN_DIV_SHIFT 26
  174. #define PIC_MAIN_DIV_SHIFT 23
  175. #define PIC_AUX_DIV_SHIFT 20
  176. #define VOU_CLK_VL2_SEL BIT(8)
  177. #define VOU_CLK_VL1_SEL BIT(7)
  178. #define VOU_CLK_VL0_SEL BIT(6)
  179. #define VOU_CLK_GL1_SEL BIT(5)
  180. #define VOU_CLK_GL0_SEL BIT(4)
  181. #define VOU_DIV_PARA 0x1c
  182. #define DIV_PARA_UPDATE BIT(31)
  183. #define TVENC_AUX_DIV_SHIFT 28
  184. #define HDMI_AUX_PNX_DIV_SHIFT 25
  185. #define HDMI_MAIN_PNX_DIV_SHIFT 22
  186. #define HDMI_AUX_DIV_SHIFT 19
  187. #define HDMI_MAIN_DIV_SHIFT 16
  188. #define TVENC_MAIN_DIV_SHIFT 13
  189. #define INF_AUX_DIV_SHIFT 9
  190. #define INF_MAIN_DIV_SHIFT 6
  191. #define LAYER_AUX_DIV_SHIFT 3
  192. #define LAYER_MAIN_DIV_SHIFT 0
  193. #define VOU_CLK_REQEN 0x20
  194. #define VOU_CLK_EN 0x24
  195. #define VOU_INF_HDMI_CTRL 0x30
  196. #define VOU_HDMI_AUD_MASK 0x1f
  197. /* OTFPPU_CTRL registers */
  198. #define OTFPPU_RSZ_DATA_SOURCE 0x04
  199. #endif /* __ZX_VOU_REGS_H__ */