ipu-pre.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348
  1. /*
  2. * Copyright (c) 2017 Lucas Stach, Pengutronix
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. */
  13. #include <drm/drm_fourcc.h>
  14. #include <linux/clk.h>
  15. #include <linux/err.h>
  16. #include <linux/genalloc.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/platform_device.h>
  20. #include <video/imx-ipu-v3.h>
  21. #include "ipu-prv.h"
  22. #define IPU_PRE_MAX_WIDTH 2048
  23. #define IPU_PRE_NUM_SCANLINES 8
  24. #define IPU_PRE_CTRL 0x000
  25. #define IPU_PRE_CTRL_SET 0x004
  26. #define IPU_PRE_CTRL_ENABLE (1 << 0)
  27. #define IPU_PRE_CTRL_BLOCK_EN (1 << 1)
  28. #define IPU_PRE_CTRL_BLOCK_16 (1 << 2)
  29. #define IPU_PRE_CTRL_SDW_UPDATE (1 << 4)
  30. #define IPU_PRE_CTRL_VFLIP (1 << 5)
  31. #define IPU_PRE_CTRL_SO (1 << 6)
  32. #define IPU_PRE_CTRL_INTERLACED_FIELD (1 << 7)
  33. #define IPU_PRE_CTRL_HANDSHAKE_EN (1 << 8)
  34. #define IPU_PRE_CTRL_HANDSHAKE_LINE_NUM(v) ((v & 0x3) << 9)
  35. #define IPU_PRE_CTRL_HANDSHAKE_ABORT_SKIP_EN (1 << 11)
  36. #define IPU_PRE_CTRL_EN_REPEAT (1 << 28)
  37. #define IPU_PRE_CTRL_TPR_REST_SEL (1 << 29)
  38. #define IPU_PRE_CTRL_CLKGATE (1 << 30)
  39. #define IPU_PRE_CTRL_SFTRST (1 << 31)
  40. #define IPU_PRE_CUR_BUF 0x030
  41. #define IPU_PRE_NEXT_BUF 0x040
  42. #define IPU_PRE_TPR_CTRL 0x070
  43. #define IPU_PRE_TPR_CTRL_TILE_FORMAT(v) ((v & 0xff) << 0)
  44. #define IPU_PRE_TPR_CTRL_TILE_FORMAT_MASK 0xff
  45. #define IPU_PRE_TPR_CTRL_TILE_FORMAT_16_BIT (1 << 0)
  46. #define IPU_PRE_TPR_CTRL_TILE_FORMAT_SPLIT_BUF (1 << 4)
  47. #define IPU_PRE_TPR_CTRL_TILE_FORMAT_SINGLE_BUF (1 << 5)
  48. #define IPU_PRE_TPR_CTRL_TILE_FORMAT_SUPER_TILED (1 << 6)
  49. #define IPU_PRE_PREFETCH_ENG_CTRL 0x080
  50. #define IPU_PRE_PREF_ENG_CTRL_PREFETCH_EN (1 << 0)
  51. #define IPU_PRE_PREF_ENG_CTRL_RD_NUM_BYTES(v) ((v & 0x7) << 1)
  52. #define IPU_PRE_PREF_ENG_CTRL_INPUT_ACTIVE_BPP(v) ((v & 0x3) << 4)
  53. #define IPU_PRE_PREF_ENG_CTRL_INPUT_PIXEL_FORMAT(v) ((v & 0x7) << 8)
  54. #define IPU_PRE_PREF_ENG_CTRL_SHIFT_BYPASS (1 << 11)
  55. #define IPU_PRE_PREF_ENG_CTRL_FIELD_INVERSE (1 << 12)
  56. #define IPU_PRE_PREF_ENG_CTRL_PARTIAL_UV_SWAP (1 << 14)
  57. #define IPU_PRE_PREF_ENG_CTRL_TPR_COOR_OFFSET_EN (1 << 15)
  58. #define IPU_PRE_PREFETCH_ENG_INPUT_SIZE 0x0a0
  59. #define IPU_PRE_PREFETCH_ENG_INPUT_SIZE_WIDTH(v) ((v & 0xffff) << 0)
  60. #define IPU_PRE_PREFETCH_ENG_INPUT_SIZE_HEIGHT(v) ((v & 0xffff) << 16)
  61. #define IPU_PRE_PREFETCH_ENG_PITCH 0x0d0
  62. #define IPU_PRE_PREFETCH_ENG_PITCH_Y(v) ((v & 0xffff) << 0)
  63. #define IPU_PRE_PREFETCH_ENG_PITCH_UV(v) ((v & 0xffff) << 16)
  64. #define IPU_PRE_STORE_ENG_CTRL 0x110
  65. #define IPU_PRE_STORE_ENG_CTRL_STORE_EN (1 << 0)
  66. #define IPU_PRE_STORE_ENG_CTRL_WR_NUM_BYTES(v) ((v & 0x7) << 1)
  67. #define IPU_PRE_STORE_ENG_CTRL_OUTPUT_ACTIVE_BPP(v) ((v & 0x3) << 4)
  68. #define IPU_PRE_STORE_ENG_STATUS 0x120
  69. #define IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_X_MASK 0xffff
  70. #define IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_X_SHIFT 0
  71. #define IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_Y_MASK 0x3fff
  72. #define IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_Y_SHIFT 16
  73. #define IPU_PRE_STORE_ENG_STATUS_STORE_FIFO_FULL (1 << 30)
  74. #define IPU_PRE_STORE_ENG_STATUS_STORE_FIELD (1 << 31)
  75. #define IPU_PRE_STORE_ENG_SIZE 0x130
  76. #define IPU_PRE_STORE_ENG_SIZE_INPUT_WIDTH(v) ((v & 0xffff) << 0)
  77. #define IPU_PRE_STORE_ENG_SIZE_INPUT_HEIGHT(v) ((v & 0xffff) << 16)
  78. #define IPU_PRE_STORE_ENG_PITCH 0x140
  79. #define IPU_PRE_STORE_ENG_PITCH_OUT_PITCH(v) ((v & 0xffff) << 0)
  80. #define IPU_PRE_STORE_ENG_ADDR 0x150
  81. struct ipu_pre {
  82. struct list_head list;
  83. struct device *dev;
  84. void __iomem *regs;
  85. struct clk *clk_axi;
  86. struct gen_pool *iram;
  87. dma_addr_t buffer_paddr;
  88. void *buffer_virt;
  89. bool in_use;
  90. unsigned int safe_window_end;
  91. unsigned int last_bufaddr;
  92. };
  93. static DEFINE_MUTEX(ipu_pre_list_mutex);
  94. static LIST_HEAD(ipu_pre_list);
  95. static int available_pres;
  96. int ipu_pre_get_available_count(void)
  97. {
  98. return available_pres;
  99. }
  100. struct ipu_pre *
  101. ipu_pre_lookup_by_phandle(struct device *dev, const char *name, int index)
  102. {
  103. struct device_node *pre_node = of_parse_phandle(dev->of_node,
  104. name, index);
  105. struct ipu_pre *pre;
  106. mutex_lock(&ipu_pre_list_mutex);
  107. list_for_each_entry(pre, &ipu_pre_list, list) {
  108. if (pre_node == pre->dev->of_node) {
  109. mutex_unlock(&ipu_pre_list_mutex);
  110. device_link_add(dev, pre->dev,
  111. DL_FLAG_AUTOREMOVE_CONSUMER);
  112. of_node_put(pre_node);
  113. return pre;
  114. }
  115. }
  116. mutex_unlock(&ipu_pre_list_mutex);
  117. of_node_put(pre_node);
  118. return NULL;
  119. }
  120. int ipu_pre_get(struct ipu_pre *pre)
  121. {
  122. u32 val;
  123. if (pre->in_use)
  124. return -EBUSY;
  125. /* first get the engine out of reset and remove clock gating */
  126. writel(0, pre->regs + IPU_PRE_CTRL);
  127. /* init defaults that should be applied to all streams */
  128. val = IPU_PRE_CTRL_HANDSHAKE_ABORT_SKIP_EN |
  129. IPU_PRE_CTRL_HANDSHAKE_EN |
  130. IPU_PRE_CTRL_TPR_REST_SEL |
  131. IPU_PRE_CTRL_SDW_UPDATE;
  132. writel(val, pre->regs + IPU_PRE_CTRL);
  133. pre->in_use = true;
  134. return 0;
  135. }
  136. void ipu_pre_put(struct ipu_pre *pre)
  137. {
  138. writel(IPU_PRE_CTRL_SFTRST, pre->regs + IPU_PRE_CTRL);
  139. pre->in_use = false;
  140. }
  141. void ipu_pre_configure(struct ipu_pre *pre, unsigned int width,
  142. unsigned int height, unsigned int stride, u32 format,
  143. uint64_t modifier, unsigned int bufaddr)
  144. {
  145. const struct drm_format_info *info = drm_format_info(format);
  146. u32 active_bpp = info->cpp[0] >> 1;
  147. u32 val;
  148. /* calculate safe window for ctrl register updates */
  149. if (modifier == DRM_FORMAT_MOD_LINEAR)
  150. pre->safe_window_end = height - 2;
  151. else
  152. pre->safe_window_end = DIV_ROUND_UP(height, 4) - 1;
  153. writel(bufaddr, pre->regs + IPU_PRE_CUR_BUF);
  154. writel(bufaddr, pre->regs + IPU_PRE_NEXT_BUF);
  155. pre->last_bufaddr = bufaddr;
  156. val = IPU_PRE_PREF_ENG_CTRL_INPUT_PIXEL_FORMAT(0) |
  157. IPU_PRE_PREF_ENG_CTRL_INPUT_ACTIVE_BPP(active_bpp) |
  158. IPU_PRE_PREF_ENG_CTRL_RD_NUM_BYTES(4) |
  159. IPU_PRE_PREF_ENG_CTRL_SHIFT_BYPASS |
  160. IPU_PRE_PREF_ENG_CTRL_PREFETCH_EN;
  161. writel(val, pre->regs + IPU_PRE_PREFETCH_ENG_CTRL);
  162. val = IPU_PRE_PREFETCH_ENG_INPUT_SIZE_WIDTH(width) |
  163. IPU_PRE_PREFETCH_ENG_INPUT_SIZE_HEIGHT(height);
  164. writel(val, pre->regs + IPU_PRE_PREFETCH_ENG_INPUT_SIZE);
  165. val = IPU_PRE_PREFETCH_ENG_PITCH_Y(stride);
  166. writel(val, pre->regs + IPU_PRE_PREFETCH_ENG_PITCH);
  167. val = IPU_PRE_STORE_ENG_CTRL_OUTPUT_ACTIVE_BPP(active_bpp) |
  168. IPU_PRE_STORE_ENG_CTRL_WR_NUM_BYTES(4) |
  169. IPU_PRE_STORE_ENG_CTRL_STORE_EN;
  170. writel(val, pre->regs + IPU_PRE_STORE_ENG_CTRL);
  171. val = IPU_PRE_STORE_ENG_SIZE_INPUT_WIDTH(width) |
  172. IPU_PRE_STORE_ENG_SIZE_INPUT_HEIGHT(height);
  173. writel(val, pre->regs + IPU_PRE_STORE_ENG_SIZE);
  174. val = IPU_PRE_STORE_ENG_PITCH_OUT_PITCH(stride);
  175. writel(val, pre->regs + IPU_PRE_STORE_ENG_PITCH);
  176. writel(pre->buffer_paddr, pre->regs + IPU_PRE_STORE_ENG_ADDR);
  177. val = readl(pre->regs + IPU_PRE_TPR_CTRL);
  178. val &= ~IPU_PRE_TPR_CTRL_TILE_FORMAT_MASK;
  179. if (modifier != DRM_FORMAT_MOD_LINEAR) {
  180. /* only support single buffer formats for now */
  181. val |= IPU_PRE_TPR_CTRL_TILE_FORMAT_SINGLE_BUF;
  182. if (modifier == DRM_FORMAT_MOD_VIVANTE_SUPER_TILED)
  183. val |= IPU_PRE_TPR_CTRL_TILE_FORMAT_SUPER_TILED;
  184. if (info->cpp[0] == 2)
  185. val |= IPU_PRE_TPR_CTRL_TILE_FORMAT_16_BIT;
  186. }
  187. writel(val, pre->regs + IPU_PRE_TPR_CTRL);
  188. val = readl(pre->regs + IPU_PRE_CTRL);
  189. val |= IPU_PRE_CTRL_EN_REPEAT | IPU_PRE_CTRL_ENABLE |
  190. IPU_PRE_CTRL_SDW_UPDATE;
  191. if (modifier == DRM_FORMAT_MOD_LINEAR)
  192. val &= ~IPU_PRE_CTRL_BLOCK_EN;
  193. else
  194. val |= IPU_PRE_CTRL_BLOCK_EN;
  195. writel(val, pre->regs + IPU_PRE_CTRL);
  196. }
  197. void ipu_pre_update(struct ipu_pre *pre, unsigned int bufaddr)
  198. {
  199. unsigned long timeout = jiffies + msecs_to_jiffies(5);
  200. unsigned short current_yblock;
  201. u32 val;
  202. if (bufaddr == pre->last_bufaddr)
  203. return;
  204. writel(bufaddr, pre->regs + IPU_PRE_NEXT_BUF);
  205. pre->last_bufaddr = bufaddr;
  206. do {
  207. if (time_after(jiffies, timeout)) {
  208. dev_warn(pre->dev, "timeout waiting for PRE safe window\n");
  209. return;
  210. }
  211. val = readl(pre->regs + IPU_PRE_STORE_ENG_STATUS);
  212. current_yblock =
  213. (val >> IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_Y_SHIFT) &
  214. IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_Y_MASK;
  215. } while (current_yblock == 0 || current_yblock >= pre->safe_window_end);
  216. writel(IPU_PRE_CTRL_SDW_UPDATE, pre->regs + IPU_PRE_CTRL_SET);
  217. }
  218. u32 ipu_pre_get_baddr(struct ipu_pre *pre)
  219. {
  220. return (u32)pre->buffer_paddr;
  221. }
  222. static int ipu_pre_probe(struct platform_device *pdev)
  223. {
  224. struct device *dev = &pdev->dev;
  225. struct resource *res;
  226. struct ipu_pre *pre;
  227. pre = devm_kzalloc(dev, sizeof(*pre), GFP_KERNEL);
  228. if (!pre)
  229. return -ENOMEM;
  230. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  231. pre->regs = devm_ioremap_resource(&pdev->dev, res);
  232. if (IS_ERR(pre->regs))
  233. return PTR_ERR(pre->regs);
  234. pre->clk_axi = devm_clk_get(dev, "axi");
  235. if (IS_ERR(pre->clk_axi))
  236. return PTR_ERR(pre->clk_axi);
  237. pre->iram = of_gen_pool_get(dev->of_node, "fsl,iram", 0);
  238. if (!pre->iram)
  239. return -EPROBE_DEFER;
  240. /*
  241. * Allocate IRAM buffer with maximum size. This could be made dynamic,
  242. * but as there is no other user of this IRAM region and we can fit all
  243. * max sized buffers into it, there is no need yet.
  244. */
  245. pre->buffer_virt = gen_pool_dma_alloc(pre->iram, IPU_PRE_MAX_WIDTH *
  246. IPU_PRE_NUM_SCANLINES * 4,
  247. &pre->buffer_paddr);
  248. if (!pre->buffer_virt)
  249. return -ENOMEM;
  250. clk_prepare_enable(pre->clk_axi);
  251. pre->dev = dev;
  252. platform_set_drvdata(pdev, pre);
  253. mutex_lock(&ipu_pre_list_mutex);
  254. list_add(&pre->list, &ipu_pre_list);
  255. available_pres++;
  256. mutex_unlock(&ipu_pre_list_mutex);
  257. return 0;
  258. }
  259. static int ipu_pre_remove(struct platform_device *pdev)
  260. {
  261. struct ipu_pre *pre = platform_get_drvdata(pdev);
  262. mutex_lock(&ipu_pre_list_mutex);
  263. list_del(&pre->list);
  264. available_pres--;
  265. mutex_unlock(&ipu_pre_list_mutex);
  266. clk_disable_unprepare(pre->clk_axi);
  267. if (pre->buffer_virt)
  268. gen_pool_free(pre->iram, (unsigned long)pre->buffer_virt,
  269. IPU_PRE_MAX_WIDTH * IPU_PRE_NUM_SCANLINES * 4);
  270. return 0;
  271. }
  272. static const struct of_device_id ipu_pre_dt_ids[] = {
  273. { .compatible = "fsl,imx6qp-pre", },
  274. { /* sentinel */ },
  275. };
  276. struct platform_driver ipu_pre_drv = {
  277. .probe = ipu_pre_probe,
  278. .remove = ipu_pre_remove,
  279. .driver = {
  280. .name = "imx-ipu-pre",
  281. .of_match_table = ipu_pre_dt_ids,
  282. },
  283. };