ipu-prv.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /*
  2. * Copyright (c) 2010 Sascha Hauer <s.hauer@pengutronix.de>
  3. * Copyright (C) 2005-2009 Freescale Semiconductor, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. */
  15. #ifndef __IPU_PRV_H__
  16. #define __IPU_PRV_H__
  17. struct ipu_soc;
  18. #include <linux/types.h>
  19. #include <linux/device.h>
  20. #include <linux/clk.h>
  21. #include <linux/platform_device.h>
  22. #include <video/imx-ipu-v3.h>
  23. #define IPU_MCU_T_DEFAULT 8
  24. #define IPU_CM_IDMAC_REG_OFS 0x00008000
  25. #define IPU_CM_IC_REG_OFS 0x00020000
  26. #define IPU_CM_IRT_REG_OFS 0x00028000
  27. #define IPU_CM_CSI0_REG_OFS 0x00030000
  28. #define IPU_CM_CSI1_REG_OFS 0x00038000
  29. #define IPU_CM_SMFC_REG_OFS 0x00050000
  30. #define IPU_CM_DC_REG_OFS 0x00058000
  31. #define IPU_CM_DMFC_REG_OFS 0x00060000
  32. /* Register addresses */
  33. /* IPU Common registers */
  34. #define IPU_CM_REG(offset) (offset)
  35. #define IPU_CONF IPU_CM_REG(0)
  36. #define IPU_SRM_PRI1 IPU_CM_REG(0x00a0)
  37. #define IPU_SRM_PRI2 IPU_CM_REG(0x00a4)
  38. #define IPU_FS_PROC_FLOW1 IPU_CM_REG(0x00a8)
  39. #define IPU_FS_PROC_FLOW2 IPU_CM_REG(0x00ac)
  40. #define IPU_FS_PROC_FLOW3 IPU_CM_REG(0x00b0)
  41. #define IPU_FS_DISP_FLOW1 IPU_CM_REG(0x00b4)
  42. #define IPU_FS_DISP_FLOW2 IPU_CM_REG(0x00b8)
  43. #define IPU_SKIP IPU_CM_REG(0x00bc)
  44. #define IPU_DISP_ALT_CONF IPU_CM_REG(0x00c0)
  45. #define IPU_DISP_GEN IPU_CM_REG(0x00c4)
  46. #define IPU_DISP_ALT1 IPU_CM_REG(0x00c8)
  47. #define IPU_DISP_ALT2 IPU_CM_REG(0x00cc)
  48. #define IPU_DISP_ALT3 IPU_CM_REG(0x00d0)
  49. #define IPU_DISP_ALT4 IPU_CM_REG(0x00d4)
  50. #define IPU_SNOOP IPU_CM_REG(0x00d8)
  51. #define IPU_MEM_RST IPU_CM_REG(0x00dc)
  52. #define IPU_PM IPU_CM_REG(0x00e0)
  53. #define IPU_GPR IPU_CM_REG(0x00e4)
  54. #define IPU_CHA_DB_MODE_SEL(ch) IPU_CM_REG(0x0150 + 4 * ((ch) / 32))
  55. #define IPU_ALT_CHA_DB_MODE_SEL(ch) IPU_CM_REG(0x0168 + 4 * ((ch) / 32))
  56. #define IPU_CHA_CUR_BUF(ch) IPU_CM_REG(0x023C + 4 * ((ch) / 32))
  57. #define IPU_ALT_CUR_BUF0 IPU_CM_REG(0x0244)
  58. #define IPU_ALT_CUR_BUF1 IPU_CM_REG(0x0248)
  59. #define IPU_SRM_STAT IPU_CM_REG(0x024C)
  60. #define IPU_PROC_TASK_STAT IPU_CM_REG(0x0250)
  61. #define IPU_DISP_TASK_STAT IPU_CM_REG(0x0254)
  62. #define IPU_CHA_BUF0_RDY(ch) IPU_CM_REG(0x0268 + 4 * ((ch) / 32))
  63. #define IPU_CHA_BUF1_RDY(ch) IPU_CM_REG(0x0270 + 4 * ((ch) / 32))
  64. #define IPU_CHA_BUF2_RDY(ch) IPU_CM_REG(0x0288 + 4 * ((ch) / 32))
  65. #define IPU_ALT_CHA_BUF0_RDY(ch) IPU_CM_REG(0x0278 + 4 * ((ch) / 32))
  66. #define IPU_ALT_CHA_BUF1_RDY(ch) IPU_CM_REG(0x0280 + 4 * ((ch) / 32))
  67. #define IPU_INT_CTRL(n) IPU_CM_REG(0x003C + 4 * (n))
  68. #define IPU_INT_STAT(n) IPU_CM_REG(0x0200 + 4 * (n))
  69. /* SRM_PRI2 */
  70. #define DP_S_SRM_MODE_MASK (0x3 << 3)
  71. #define DP_S_SRM_MODE_NOW (0x3 << 3)
  72. #define DP_S_SRM_MODE_NEXT_FRAME (0x1 << 3)
  73. /* FS_PROC_FLOW1 */
  74. #define FS_PRPENC_ROT_SRC_SEL_MASK (0xf << 0)
  75. #define FS_PRPENC_ROT_SRC_SEL_ENC (0x7 << 0)
  76. #define FS_PRPVF_ROT_SRC_SEL_MASK (0xf << 8)
  77. #define FS_PRPVF_ROT_SRC_SEL_VF (0x8 << 8)
  78. #define FS_PP_SRC_SEL_MASK (0xf << 12)
  79. #define FS_PP_ROT_SRC_SEL_MASK (0xf << 16)
  80. #define FS_PP_ROT_SRC_SEL_PP (0x5 << 16)
  81. #define FS_VDI1_SRC_SEL_MASK (0x3 << 20)
  82. #define FS_VDI3_SRC_SEL_MASK (0x3 << 20)
  83. #define FS_PRP_SRC_SEL_MASK (0xf << 24)
  84. #define FS_VDI_SRC_SEL_MASK (0x3 << 28)
  85. #define FS_VDI_SRC_SEL_CSI_DIRECT (0x1 << 28)
  86. #define FS_VDI_SRC_SEL_VDOA (0x2 << 28)
  87. /* FS_PROC_FLOW2 */
  88. #define FS_PRP_ENC_DEST_SEL_MASK (0xf << 0)
  89. #define FS_PRP_ENC_DEST_SEL_IRT_ENC (0x1 << 0)
  90. #define FS_PRPVF_DEST_SEL_MASK (0xf << 4)
  91. #define FS_PRPVF_DEST_SEL_IRT_VF (0x1 << 4)
  92. #define FS_PRPVF_ROT_DEST_SEL_MASK (0xf << 8)
  93. #define FS_PP_DEST_SEL_MASK (0xf << 12)
  94. #define FS_PP_DEST_SEL_IRT_PP (0x3 << 12)
  95. #define FS_PP_ROT_DEST_SEL_MASK (0xf << 16)
  96. #define FS_PRPENC_ROT_DEST_SEL_MASK (0xf << 20)
  97. #define FS_PRP_DEST_SEL_MASK (0xf << 24)
  98. #define IPU_DI0_COUNTER_RELEASE (1 << 24)
  99. #define IPU_DI1_COUNTER_RELEASE (1 << 25)
  100. #define IPU_IDMAC_REG(offset) (offset)
  101. #define IDMAC_CONF IPU_IDMAC_REG(0x0000)
  102. #define IDMAC_CHA_EN(ch) IPU_IDMAC_REG(0x0004 + 4 * ((ch) / 32))
  103. #define IDMAC_SEP_ALPHA IPU_IDMAC_REG(0x000c)
  104. #define IDMAC_ALT_SEP_ALPHA IPU_IDMAC_REG(0x0010)
  105. #define IDMAC_CHA_PRI(ch) IPU_IDMAC_REG(0x0014 + 4 * ((ch) / 32))
  106. #define IDMAC_WM_EN(ch) IPU_IDMAC_REG(0x001c + 4 * ((ch) / 32))
  107. #define IDMAC_CH_LOCK_EN_1 IPU_IDMAC_REG(0x0024)
  108. #define IDMAC_CH_LOCK_EN_2 IPU_IDMAC_REG(0x0028)
  109. #define IDMAC_SUB_ADDR_0 IPU_IDMAC_REG(0x002c)
  110. #define IDMAC_SUB_ADDR_1 IPU_IDMAC_REG(0x0030)
  111. #define IDMAC_SUB_ADDR_2 IPU_IDMAC_REG(0x0034)
  112. #define IDMAC_BAND_EN(ch) IPU_IDMAC_REG(0x0040 + 4 * ((ch) / 32))
  113. #define IDMAC_CHA_BUSY(ch) IPU_IDMAC_REG(0x0100 + 4 * ((ch) / 32))
  114. #define IPU_NUM_IRQS (32 * 15)
  115. enum ipu_modules {
  116. IPU_CONF_CSI0_EN = (1 << 0),
  117. IPU_CONF_CSI1_EN = (1 << 1),
  118. IPU_CONF_IC_EN = (1 << 2),
  119. IPU_CONF_ROT_EN = (1 << 3),
  120. IPU_CONF_ISP_EN = (1 << 4),
  121. IPU_CONF_DP_EN = (1 << 5),
  122. IPU_CONF_DI0_EN = (1 << 6),
  123. IPU_CONF_DI1_EN = (1 << 7),
  124. IPU_CONF_SMFC_EN = (1 << 8),
  125. IPU_CONF_DC_EN = (1 << 9),
  126. IPU_CONF_DMFC_EN = (1 << 10),
  127. IPU_CONF_VDI_EN = (1 << 12),
  128. IPU_CONF_IDMAC_DIS = (1 << 22),
  129. IPU_CONF_IC_DMFC_SEL = (1 << 25),
  130. IPU_CONF_IC_DMFC_SYNC = (1 << 26),
  131. IPU_CONF_VDI_DMFC_SYNC = (1 << 27),
  132. IPU_CONF_CSI0_DATA_SOURCE = (1 << 28),
  133. IPU_CONF_CSI1_DATA_SOURCE = (1 << 29),
  134. IPU_CONF_IC_INPUT = (1 << 30),
  135. IPU_CONF_CSI_SEL = (1 << 31),
  136. };
  137. struct ipuv3_channel {
  138. unsigned int num;
  139. struct ipu_soc *ipu;
  140. struct list_head list;
  141. };
  142. struct ipu_cpmem;
  143. struct ipu_csi;
  144. struct ipu_dc_priv;
  145. struct ipu_dmfc_priv;
  146. struct ipu_di;
  147. struct ipu_ic_priv;
  148. struct ipu_vdi;
  149. struct ipu_image_convert_priv;
  150. struct ipu_smfc_priv;
  151. struct ipu_pre;
  152. struct ipu_prg;
  153. struct ipu_devtype;
  154. struct ipu_soc {
  155. struct device *dev;
  156. const struct ipu_devtype *devtype;
  157. enum ipuv3_type ipu_type;
  158. spinlock_t lock;
  159. struct mutex channel_lock;
  160. struct list_head channels;
  161. void __iomem *cm_reg;
  162. void __iomem *idmac_reg;
  163. int id;
  164. int usecount;
  165. struct clk *clk;
  166. int irq_sync;
  167. int irq_err;
  168. struct irq_domain *domain;
  169. struct ipu_cpmem *cpmem_priv;
  170. struct ipu_dc_priv *dc_priv;
  171. struct ipu_dp_priv *dp_priv;
  172. struct ipu_dmfc_priv *dmfc_priv;
  173. struct ipu_di *di_priv[2];
  174. struct ipu_csi *csi_priv[2];
  175. struct ipu_ic_priv *ic_priv;
  176. struct ipu_vdi *vdi_priv;
  177. struct ipu_image_convert_priv *image_convert_priv;
  178. struct ipu_smfc_priv *smfc_priv;
  179. struct ipu_prg *prg_priv;
  180. };
  181. static inline u32 ipu_idmac_read(struct ipu_soc *ipu, unsigned offset)
  182. {
  183. return readl(ipu->idmac_reg + offset);
  184. }
  185. static inline void ipu_idmac_write(struct ipu_soc *ipu, u32 value,
  186. unsigned offset)
  187. {
  188. writel(value, ipu->idmac_reg + offset);
  189. }
  190. void ipu_srm_dp_update(struct ipu_soc *ipu, bool sync);
  191. int ipu_module_enable(struct ipu_soc *ipu, u32 mask);
  192. int ipu_module_disable(struct ipu_soc *ipu, u32 mask);
  193. bool ipu_idmac_channel_busy(struct ipu_soc *ipu, unsigned int chno);
  194. int ipu_csi_init(struct ipu_soc *ipu, struct device *dev, int id,
  195. unsigned long base, u32 module, struct clk *clk_ipu);
  196. void ipu_csi_exit(struct ipu_soc *ipu, int id);
  197. int ipu_ic_init(struct ipu_soc *ipu, struct device *dev,
  198. unsigned long base, unsigned long tpmem_base);
  199. void ipu_ic_exit(struct ipu_soc *ipu);
  200. int ipu_vdi_init(struct ipu_soc *ipu, struct device *dev,
  201. unsigned long base, u32 module);
  202. void ipu_vdi_exit(struct ipu_soc *ipu);
  203. int ipu_image_convert_init(struct ipu_soc *ipu, struct device *dev);
  204. void ipu_image_convert_exit(struct ipu_soc *ipu);
  205. int ipu_di_init(struct ipu_soc *ipu, struct device *dev, int id,
  206. unsigned long base, u32 module, struct clk *ipu_clk);
  207. void ipu_di_exit(struct ipu_soc *ipu, int id);
  208. int ipu_dmfc_init(struct ipu_soc *ipu, struct device *dev, unsigned long base,
  209. struct clk *ipu_clk);
  210. void ipu_dmfc_exit(struct ipu_soc *ipu);
  211. int ipu_dp_init(struct ipu_soc *ipu, struct device *dev, unsigned long base);
  212. void ipu_dp_exit(struct ipu_soc *ipu);
  213. int ipu_dc_init(struct ipu_soc *ipu, struct device *dev, unsigned long base,
  214. unsigned long template_base);
  215. void ipu_dc_exit(struct ipu_soc *ipu);
  216. int ipu_cpmem_init(struct ipu_soc *ipu, struct device *dev, unsigned long base);
  217. void ipu_cpmem_exit(struct ipu_soc *ipu);
  218. int ipu_smfc_init(struct ipu_soc *ipu, struct device *dev, unsigned long base);
  219. void ipu_smfc_exit(struct ipu_soc *ipu);
  220. struct ipu_pre *ipu_pre_lookup_by_phandle(struct device *dev, const char *name,
  221. int index);
  222. int ipu_pre_get_available_count(void);
  223. int ipu_pre_get(struct ipu_pre *pre);
  224. void ipu_pre_put(struct ipu_pre *pre);
  225. u32 ipu_pre_get_baddr(struct ipu_pre *pre);
  226. void ipu_pre_configure(struct ipu_pre *pre, unsigned int width,
  227. unsigned int height, unsigned int stride, u32 format,
  228. uint64_t modifier, unsigned int bufaddr);
  229. void ipu_pre_update(struct ipu_pre *pre, unsigned int bufaddr);
  230. struct ipu_prg *ipu_prg_lookup_by_phandle(struct device *dev, const char *name,
  231. int ipu_id);
  232. extern struct platform_driver ipu_pre_drv;
  233. extern struct platform_driver ipu_prg_drv;
  234. #endif /* __IPU_PRV_H__ */