irq-gic-common.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include <linux/irqchip/arm-gic.h>
  20. #include "irq-gic-common.h"
  21. static DEFINE_RAW_SPINLOCK(irq_controller_lock);
  22. static const struct gic_kvm_info *gic_kvm_info;
  23. const struct gic_kvm_info *gic_get_kvm_info(void)
  24. {
  25. return gic_kvm_info;
  26. }
  27. void gic_set_kvm_info(const struct gic_kvm_info *info)
  28. {
  29. BUG_ON(gic_kvm_info != NULL);
  30. gic_kvm_info = info;
  31. }
  32. void gic_enable_quirks(u32 iidr, const struct gic_quirk *quirks,
  33. void *data)
  34. {
  35. for (; quirks->desc; quirks++) {
  36. if (quirks->iidr != (quirks->mask & iidr))
  37. continue;
  38. if (quirks->init(data))
  39. pr_info("GIC: enabling workaround for %s\n",
  40. quirks->desc);
  41. }
  42. }
  43. int gic_configure_irq(unsigned int irq, unsigned int type,
  44. void __iomem *base, void (*sync_access)(void))
  45. {
  46. u32 confmask = 0x2 << ((irq % 16) * 2);
  47. u32 confoff = (irq / 16) * 4;
  48. u32 val, oldval;
  49. int ret = 0;
  50. unsigned long flags;
  51. /*
  52. * Read current configuration register, and insert the config
  53. * for "irq", depending on "type".
  54. */
  55. raw_spin_lock_irqsave(&irq_controller_lock, flags);
  56. val = oldval = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
  57. if (type & IRQ_TYPE_LEVEL_MASK)
  58. val &= ~confmask;
  59. else if (type & IRQ_TYPE_EDGE_BOTH)
  60. val |= confmask;
  61. /* If the current configuration is the same, then we are done */
  62. if (val == oldval) {
  63. raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
  64. return 0;
  65. }
  66. /*
  67. * Write back the new configuration, and possibly re-enable
  68. * the interrupt. If we fail to write a new configuration for
  69. * an SPI then WARN and return an error. If we fail to write the
  70. * configuration for a PPI this is most likely because the GIC
  71. * does not allow us to set the configuration or we are in a
  72. * non-secure mode, and hence it may not be catastrophic.
  73. */
  74. writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
  75. if (readl_relaxed(base + GIC_DIST_CONFIG + confoff) != val) {
  76. if (WARN_ON(irq >= 32))
  77. ret = -EINVAL;
  78. else
  79. pr_warn("GIC: PPI%d is secure or misconfigured\n",
  80. irq - 16);
  81. }
  82. raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
  83. if (sync_access)
  84. sync_access();
  85. return ret;
  86. }
  87. void gic_dist_config(void __iomem *base, int gic_irqs,
  88. void (*sync_access)(void))
  89. {
  90. unsigned int i;
  91. /*
  92. * Set all global interrupts to be level triggered, active low.
  93. */
  94. for (i = 32; i < gic_irqs; i += 16)
  95. writel_relaxed(GICD_INT_ACTLOW_LVLTRIG,
  96. base + GIC_DIST_CONFIG + i / 4);
  97. /*
  98. * Set priority on all global interrupts.
  99. */
  100. for (i = 32; i < gic_irqs; i += 4)
  101. writel_relaxed(GICD_INT_DEF_PRI_X4, base + GIC_DIST_PRI + i);
  102. /*
  103. * Deactivate and disable all SPIs. Leave the PPI and SGIs
  104. * alone as they are in the redistributor registers on GICv3.
  105. */
  106. for (i = 32; i < gic_irqs; i += 32) {
  107. writel_relaxed(GICD_INT_EN_CLR_X32,
  108. base + GIC_DIST_ACTIVE_CLEAR + i / 8);
  109. writel_relaxed(GICD_INT_EN_CLR_X32,
  110. base + GIC_DIST_ENABLE_CLEAR + i / 8);
  111. }
  112. if (sync_access)
  113. sync_access();
  114. }
  115. void gic_cpu_config(void __iomem *base, void (*sync_access)(void))
  116. {
  117. int i;
  118. /*
  119. * Deal with the banked PPI and SGI interrupts - disable all
  120. * PPI interrupts, ensure all SGI interrupts are enabled.
  121. * Make sure everything is deactivated.
  122. */
  123. writel_relaxed(GICD_INT_EN_CLR_X32, base + GIC_DIST_ACTIVE_CLEAR);
  124. writel_relaxed(GICD_INT_EN_CLR_PPI, base + GIC_DIST_ENABLE_CLEAR);
  125. writel_relaxed(GICD_INT_EN_SET_SGI, base + GIC_DIST_ENABLE_SET);
  126. /*
  127. * Set priority on PPI and SGI interrupts
  128. */
  129. for (i = 0; i < 32; i += 4)
  130. writel_relaxed(GICD_INT_DEF_PRI_X4,
  131. base + GIC_DIST_PRI + i * 4 / 4);
  132. if (sync_access)
  133. sync_access();
  134. }